fsl_lbc.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. */
  12. #ifndef __ASM_PPC_FSL_LBC_H
  13. #define __ASM_PPC_FSL_LBC_H
  14. #include <config.h>
  15. /* BR - Base Registers
  16. */
  17. #define BR0 0x5000 /* Register offset to immr */
  18. #define BR1 0x5008
  19. #define BR2 0x5010
  20. #define BR3 0x5018
  21. #define BR4 0x5020
  22. #define BR5 0x5028
  23. #define BR6 0x5030
  24. #define BR7 0x5038
  25. #define BR_BA 0xFFFF8000
  26. #define BR_BA_SHIFT 15
  27. #define BR_XBA 0x00006000
  28. #define BR_XBA_SHIFT 13
  29. #define BR_PS 0x00001800
  30. #define BR_PS_SHIFT 11
  31. #define BR_PS_8 0x00000800 /* Port Size 8 bit */
  32. #define BR_PS_16 0x00001000 /* Port Size 16 bit */
  33. #define BR_PS_32 0x00001800 /* Port Size 32 bit */
  34. #define BR_DECC 0x00000600
  35. #define BR_DECC_SHIFT 9
  36. #define BR_DECC_OFF 0x00000000
  37. #define BR_DECC_CHK 0x00000200
  38. #define BR_DECC_CHK_GEN 0x00000400
  39. #define BR_WP 0x00000100
  40. #define BR_WP_SHIFT 8
  41. #define BR_MSEL 0x000000E0
  42. #define BR_MSEL_SHIFT 5
  43. #define BR_MS_GPCM 0x00000000 /* GPCM */
  44. #define BR_MS_FCM 0x00000020 /* FCM */
  45. #ifdef CONFIG_MPC83xx
  46. #define BR_MS_SDRAM 0x00000060 /* SDRAM */
  47. #elif defined(CONFIG_MPC85xx)
  48. #define BR_MS_SDRAM 0x00000000 /* SDRAM */
  49. #endif
  50. #define BR_MS_UPMA 0x00000080 /* UPMA */
  51. #define BR_MS_UPMB 0x000000A0 /* UPMB */
  52. #define BR_MS_UPMC 0x000000C0 /* UPMC */
  53. #if !defined(CONFIG_MPC834x)
  54. #define BR_ATOM 0x0000000C
  55. #define BR_ATOM_SHIFT 2
  56. #endif
  57. #define BR_V 0x00000001
  58. #define BR_V_SHIFT 0
  59. #define UPMA 0
  60. #define UPMB 1
  61. #define UPMC 2
  62. #if defined(CONFIG_MPC834x)
  63. #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_V)
  64. #else
  65. #define BR_RES ~(BR_BA | BR_PS | BR_DECC | BR_WP | BR_MSEL | BR_ATOM | BR_V)
  66. #endif
  67. /* Convert an address into the right format for the BR registers */
  68. #if defined(CONFIG_PHYS_64BIT) && !defined(CONFIG_FSL_ELBC)
  69. #define BR_PHYS_ADDR(x) ((unsigned long)((x & 0x0ffff8000ULL) | \
  70. ((x & 0x300000000ULL) >> 19)))
  71. #else
  72. #define BR_PHYS_ADDR(x) (x & 0xffff8000)
  73. #endif
  74. /* OR - Option Registers
  75. */
  76. #define OR0 0x5004 /* Register offset to immr */
  77. #define OR1 0x500C
  78. #define OR2 0x5014
  79. #define OR3 0x501C
  80. #define OR4 0x5024
  81. #define OR5 0x502C
  82. #define OR6 0x5034
  83. #define OR7 0x503C
  84. #define OR_GPCM_AM 0xFFFF8000
  85. #define OR_GPCM_AM_SHIFT 15
  86. #define OR_GPCM_XAM 0x00006000
  87. #define OR_GPCM_XAM_SHIFT 13
  88. #define OR_GPCM_BCTLD 0x00001000
  89. #define OR_GPCM_BCTLD_SHIFT 12
  90. #define OR_GPCM_CSNT 0x00000800
  91. #define OR_GPCM_CSNT_SHIFT 11
  92. #define OR_GPCM_ACS 0x00000600
  93. #define OR_GPCM_ACS_SHIFT 9
  94. #define OR_GPCM_ACS_DIV2 0x00000600
  95. #define OR_GPCM_ACS_DIV4 0x00000400
  96. #define OR_GPCM_XACS 0x00000100
  97. #define OR_GPCM_XACS_SHIFT 8
  98. #define OR_GPCM_SCY 0x000000F0
  99. #define OR_GPCM_SCY_SHIFT 4
  100. #define OR_GPCM_SCY_1 0x00000010
  101. #define OR_GPCM_SCY_2 0x00000020
  102. #define OR_GPCM_SCY_3 0x00000030
  103. #define OR_GPCM_SCY_4 0x00000040
  104. #define OR_GPCM_SCY_5 0x00000050
  105. #define OR_GPCM_SCY_6 0x00000060
  106. #define OR_GPCM_SCY_7 0x00000070
  107. #define OR_GPCM_SCY_8 0x00000080
  108. #define OR_GPCM_SCY_9 0x00000090
  109. #define OR_GPCM_SCY_10 0x000000a0
  110. #define OR_GPCM_SCY_11 0x000000b0
  111. #define OR_GPCM_SCY_12 0x000000c0
  112. #define OR_GPCM_SCY_13 0x000000d0
  113. #define OR_GPCM_SCY_14 0x000000e0
  114. #define OR_GPCM_SCY_15 0x000000f0
  115. #define OR_GPCM_SETA 0x00000008
  116. #define OR_GPCM_SETA_SHIFT 3
  117. #define OR_GPCM_TRLX 0x00000004
  118. #define OR_GPCM_TRLX_SHIFT 2
  119. #define OR_GPCM_EHTR 0x00000002
  120. #define OR_GPCM_EHTR_SHIFT 1
  121. #define OR_GPCM_EAD 0x00000001
  122. #define OR_GPCM_EAD_SHIFT 0
  123. /* helpers to convert values into an OR address mask (GPCM mode) */
  124. #define P2SZ_TO_AM(s) ((~((s) - 1)) & 0xffff8000) /* must be pow of 2 */
  125. #define MEG_TO_AM(m) P2SZ_TO_AM((m) << 20)
  126. #define OR_FCM_AM 0xFFFF8000
  127. #define OR_FCM_AM_SHIFT 15
  128. #define OR_FCM_XAM 0x00006000
  129. #define OR_FCM_XAM_SHIFT 13
  130. #define OR_FCM_BCTLD 0x00001000
  131. #define OR_FCM_BCTLD_SHIFT 12
  132. #define OR_FCM_PGS 0x00000400
  133. #define OR_FCM_PGS_SHIFT 10
  134. #define OR_FCM_CSCT 0x00000200
  135. #define OR_FCM_CSCT_SHIFT 9
  136. #define OR_FCM_CST 0x00000100
  137. #define OR_FCM_CST_SHIFT 8
  138. #define OR_FCM_CHT 0x00000080
  139. #define OR_FCM_CHT_SHIFT 7
  140. #define OR_FCM_SCY 0x00000070
  141. #define OR_FCM_SCY_SHIFT 4
  142. #define OR_FCM_SCY_1 0x00000010
  143. #define OR_FCM_SCY_2 0x00000020
  144. #define OR_FCM_SCY_3 0x00000030
  145. #define OR_FCM_SCY_4 0x00000040
  146. #define OR_FCM_SCY_5 0x00000050
  147. #define OR_FCM_SCY_6 0x00000060
  148. #define OR_FCM_SCY_7 0x00000070
  149. #define OR_FCM_RST 0x00000008
  150. #define OR_FCM_RST_SHIFT 3
  151. #define OR_FCM_TRLX 0x00000004
  152. #define OR_FCM_TRLX_SHIFT 2
  153. #define OR_FCM_EHTR 0x00000002
  154. #define OR_FCM_EHTR_SHIFT 1
  155. #define OR_UPM_AM 0xFFFF8000
  156. #define OR_UPM_AM_SHIFT 15
  157. #define OR_UPM_XAM 0x00006000
  158. #define OR_UPM_XAM_SHIFT 13
  159. #define OR_UPM_BCTLD 0x00001000
  160. #define OR_UPM_BCTLD_SHIFT 12
  161. #define OR_UPM_BI 0x00000100
  162. #define OR_UPM_BI_SHIFT 8
  163. #define OR_UPM_TRLX 0x00000004
  164. #define OR_UPM_TRLX_SHIFT 2
  165. #define OR_UPM_EHTR 0x00000002
  166. #define OR_UPM_EHTR_SHIFT 1
  167. #define OR_UPM_EAD 0x00000001
  168. #define OR_UPM_EAD_SHIFT 0
  169. #define OR_SDRAM_AM 0xFFFF8000
  170. #define OR_SDRAM_AM_SHIFT 15
  171. #define OR_SDRAM_XAM 0x00006000
  172. #define OR_SDRAM_XAM_SHIFT 13
  173. #define OR_SDRAM_COLS 0x00001C00
  174. #define OR_SDRAM_COLS_SHIFT 10
  175. #define OR_SDRAM_ROWS 0x000001C0
  176. #define OR_SDRAM_ROWS_SHIFT 6
  177. #define OR_SDRAM_PMSEL 0x00000020
  178. #define OR_SDRAM_PMSEL_SHIFT 5
  179. #define OR_SDRAM_EAD 0x00000001
  180. #define OR_SDRAM_EAD_SHIFT 0
  181. #define OR_AM_32KB 0xFFFF8000
  182. #define OR_AM_64KB 0xFFFF0000
  183. #define OR_AM_128KB 0xFFFE0000
  184. #define OR_AM_256KB 0xFFFC0000
  185. #define OR_AM_512KB 0xFFF80000
  186. #define OR_AM_1MB 0xFFF00000
  187. #define OR_AM_2MB 0xFFE00000
  188. #define OR_AM_4MB 0xFFC00000
  189. #define OR_AM_8MB 0xFF800000
  190. #define OR_AM_16MB 0xFF000000
  191. #define OR_AM_32MB 0xFE000000
  192. #define OR_AM_64MB 0xFC000000
  193. #define OR_AM_128MB 0xF8000000
  194. #define OR_AM_256MB 0xF0000000
  195. #define OR_AM_512MB 0xE0000000
  196. #define OR_AM_1GB 0xC0000000
  197. #define OR_AM_2GB 0x80000000
  198. #define OR_AM_4GB 0x00000000
  199. /* MxMR - UPM Machine A/B/C Mode Registers
  200. */
  201. #define MxMR_MAD_MSK 0x0000003f /* Machine Address Mask */
  202. #define MxMR_TLFx_MSK 0x000003c0 /* Refresh Loop Field Mask */
  203. #define MxMR_WLFx_MSK 0x00003c00 /* Write Loop Field Mask */
  204. #define MxMR_WLFx_1X 0x00000400 /* executed 1 time */
  205. #define MxMR_WLFx_2X 0x00000800 /* executed 2 times */
  206. #define MxMR_WLFx_3X 0x00000c00 /* executed 3 times */
  207. #define MxMR_WLFx_4X 0x00001000 /* executed 4 times */
  208. #define MxMR_WLFx_5X 0x00001400 /* executed 5 times */
  209. #define MxMR_WLFx_6X 0x00001800 /* executed 6 times */
  210. #define MxMR_WLFx_7X 0x00001c00 /* executed 7 times */
  211. #define MxMR_WLFx_8X 0x00002000 /* executed 8 times */
  212. #define MxMR_WLFx_9X 0x00002400 /* executed 9 times */
  213. #define MxMR_WLFx_10X 0x00002800 /* executed 10 times */
  214. #define MxMR_WLFx_11X 0x00002c00 /* executed 11 times */
  215. #define MxMR_WLFx_12X 0x00003000 /* executed 12 times */
  216. #define MxMR_WLFx_13X 0x00003400 /* executed 13 times */
  217. #define MxMR_WLFx_14X 0x00003800 /* executed 14 times */
  218. #define MxMR_WLFx_15X 0x00003c00 /* executed 15 times */
  219. #define MxMR_WLFx_16X 0x00000000 /* executed 16 times */
  220. #define MxMR_RLFx_MSK 0x0003c000 /* Read Loop Field Mask */
  221. #define MxMR_GPL_x4DIS 0x00040000 /* GPL_A4 Ouput Line Disable */
  222. #define MxMR_G0CLx_MSK 0x00380000 /* General Line 0 Control Mask */
  223. #define MxMR_DSx_1_CYCL 0x00000000 /* 1 cycle Disable Period */
  224. #define MxMR_DSx_2_CYCL 0x00400000 /* 2 cycle Disable Period */
  225. #define MxMR_DSx_3_CYCL 0x00800000 /* 3 cycle Disable Period */
  226. #define MxMR_DSx_4_CYCL 0x00c00000 /* 4 cycle Disable Period */
  227. #define MxMR_DSx_MSK 0x00c00000 /* Disable Timer Period Mask */
  228. #define MxMR_AMx_MSK 0x07000000 /* Addess Multiplex Size Mask */
  229. #define MxMR_OP_NORM 0x00000000 /* Normal Operation */
  230. #define MxMR_OP_WARR 0x10000000 /* Write to Array */
  231. #define MxMR_OP_RARR 0x20000000 /* Read from Array */
  232. #define MxMR_OP_RUNP 0x30000000 /* Run Pattern */
  233. #define MxMR_OP_MSK 0x30000000 /* Command Opcode Mask */
  234. #define MxMR_RFEN 0x40000000 /* Refresh Enable */
  235. #define MxMR_BSEL 0x80000000 /* Bus Select */
  236. #define LBLAWAR_EN 0x80000000
  237. #define LBLAWAR_4KB 0x0000000B
  238. #define LBLAWAR_8KB 0x0000000C
  239. #define LBLAWAR_16KB 0x0000000D
  240. #define LBLAWAR_32KB 0x0000000E
  241. #define LBLAWAR_64KB 0x0000000F
  242. #define LBLAWAR_128KB 0x00000010
  243. #define LBLAWAR_256KB 0x00000011
  244. #define LBLAWAR_512KB 0x00000012
  245. #define LBLAWAR_1MB 0x00000013
  246. #define LBLAWAR_2MB 0x00000014
  247. #define LBLAWAR_4MB 0x00000015
  248. #define LBLAWAR_8MB 0x00000016
  249. #define LBLAWAR_16MB 0x00000017
  250. #define LBLAWAR_32MB 0x00000018
  251. #define LBLAWAR_64MB 0x00000019
  252. #define LBLAWAR_128MB 0x0000001A
  253. #define LBLAWAR_256MB 0x0000001B
  254. #define LBLAWAR_512MB 0x0000001C
  255. #define LBLAWAR_1GB 0x0000001D
  256. #define LBLAWAR_2GB 0x0000001E
  257. /* LBCR - Local Bus Configuration Register
  258. */
  259. #define LBCR_LDIS 0x80000000
  260. #define LBCR_LDIS_SHIFT 31
  261. #define LBCR_BCTLC 0x00C00000
  262. #define LBCR_BCTLC_SHIFT 22
  263. #define LBCR_LPBSE 0x00020000
  264. #define LBCR_LPBSE_SHIFT 17
  265. #define LBCR_EPAR 0x00010000
  266. #define LBCR_EPAR_SHIFT 16
  267. #define LBCR_BMT 0x0000FF00
  268. #define LBCR_BMT_SHIFT 8
  269. /* LCRR - Clock Ratio Register
  270. */
  271. #define LCRR_DBYP 0x80000000
  272. #define LCRR_DBYP_SHIFT 31
  273. #define LCRR_BUFCMDC 0x30000000
  274. #define LCRR_BUFCMDC_SHIFT 28
  275. #define LCRR_BUFCMDC_1 0x10000000
  276. #define LCRR_BUFCMDC_2 0x20000000
  277. #define LCRR_BUFCMDC_3 0x30000000
  278. #define LCRR_BUFCMDC_4 0x00000000
  279. #define LCRR_ECL 0x03000000
  280. #define LCRR_ECL_SHIFT 24
  281. #define LCRR_ECL_4 0x00000000
  282. #define LCRR_ECL_5 0x01000000
  283. #define LCRR_ECL_6 0x02000000
  284. #define LCRR_ECL_7 0x03000000
  285. #define LCRR_EADC 0x00030000
  286. #define LCRR_EADC_SHIFT 16
  287. #define LCRR_EADC_1 0x00010000
  288. #define LCRR_EADC_2 0x00020000
  289. #define LCRR_EADC_3 0x00030000
  290. #define LCRR_EADC_4 0x00000000
  291. /* CLKDIV is five bits only on 8536, 8572, and 8610, so far, but the fifth bit
  292. * should always be zero on older parts that have a four bit CLKDIV.
  293. */
  294. #define LCRR_CLKDIV 0x0000001F
  295. #define LCRR_CLKDIV_SHIFT 0
  296. #define LCRR_CLKDIV_2 0x00000002
  297. #define LCRR_CLKDIV_4 0x00000004
  298. #define LCRR_CLKDIV_8 0x00000008
  299. /* LTEDR - Transfer Error Check Disable Register
  300. */
  301. #define LTEDR_BMD 0x80000000 /* Bus monitor disable */
  302. #define LTEDR_PARD 0x20000000 /* Parity error checking disabled */
  303. #define LTEDR_WPD 0x04000000 /* Write protect error checking diable */
  304. #define LTEDR_WARA 0x00800000 /* Write-after-read-atomic error checking diable */
  305. #define LTEDR_RAWA 0x00400000 /* Read-after-write-atomic error checking disable */
  306. #define LTEDR_CSD 0x00080000 /* Chip select error checking disable */
  307. /* FMR - Flash Mode Register
  308. */
  309. #define FMR_CWTO 0x0000F000
  310. #define FMR_CWTO_SHIFT 12
  311. #define FMR_BOOT 0x00000800
  312. #define FMR_ECCM 0x00000100
  313. #define FMR_AL 0x00000030
  314. #define FMR_AL_SHIFT 4
  315. #define FMR_OP 0x00000003
  316. #define FMR_OP_SHIFT 0
  317. /* FIR - Flash Instruction Register
  318. */
  319. #define FIR_OP0 0xF0000000
  320. #define FIR_OP0_SHIFT 28
  321. #define FIR_OP1 0x0F000000
  322. #define FIR_OP1_SHIFT 24
  323. #define FIR_OP2 0x00F00000
  324. #define FIR_OP2_SHIFT 20
  325. #define FIR_OP3 0x000F0000
  326. #define FIR_OP3_SHIFT 16
  327. #define FIR_OP4 0x0000F000
  328. #define FIR_OP4_SHIFT 12
  329. #define FIR_OP5 0x00000F00
  330. #define FIR_OP5_SHIFT 8
  331. #define FIR_OP6 0x000000F0
  332. #define FIR_OP6_SHIFT 4
  333. #define FIR_OP7 0x0000000F
  334. #define FIR_OP7_SHIFT 0
  335. #define FIR_OP_NOP 0x0 /* No operation and end of sequence */
  336. #define FIR_OP_CA 0x1 /* Issue current column address */
  337. #define FIR_OP_PA 0x2 /* Issue current block+page address */
  338. #define FIR_OP_UA 0x3 /* Issue user defined address */
  339. #define FIR_OP_CM0 0x4 /* Issue command from FCR[CMD0] */
  340. #define FIR_OP_CM1 0x5 /* Issue command from FCR[CMD1] */
  341. #define FIR_OP_CM2 0x6 /* Issue command from FCR[CMD2] */
  342. #define FIR_OP_CM3 0x7 /* Issue command from FCR[CMD3] */
  343. #define FIR_OP_WB 0x8 /* Write FBCR bytes from FCM buffer */
  344. #define FIR_OP_WS 0x9 /* Write 1 or 2 bytes from MDR[AS] */
  345. #define FIR_OP_RB 0xA /* Read FBCR bytes to FCM buffer */
  346. #define FIR_OP_RS 0xB /* Read 1 or 2 bytes to MDR[AS] */
  347. #define FIR_OP_CW0 0xC /* Wait then issue FCR[CMD0] */
  348. #define FIR_OP_CW1 0xD /* Wait then issue FCR[CMD1] */
  349. #define FIR_OP_RBW 0xE /* Wait then read FBCR bytes */
  350. #define FIR_OP_RSW 0xF /* Wait then read 1 or 2 bytes */
  351. /* FCR - Flash Command Register
  352. */
  353. #define FCR_CMD0 0xFF000000
  354. #define FCR_CMD0_SHIFT 24
  355. #define FCR_CMD1 0x00FF0000
  356. #define FCR_CMD1_SHIFT 16
  357. #define FCR_CMD2 0x0000FF00
  358. #define FCR_CMD2_SHIFT 8
  359. #define FCR_CMD3 0x000000FF
  360. #define FCR_CMD3_SHIFT 0
  361. /* FBAR - Flash Block Address Register
  362. */
  363. #define FBAR_BLK 0x00FFFFFF
  364. /* FPAR - Flash Page Address Register
  365. */
  366. #define FPAR_SP_PI 0x00007C00
  367. #define FPAR_SP_PI_SHIFT 10
  368. #define FPAR_SP_MS 0x00000200
  369. #define FPAR_SP_CI 0x000001FF
  370. #define FPAR_SP_CI_SHIFT 0
  371. #define FPAR_LP_PI 0x0003F000
  372. #define FPAR_LP_PI_SHIFT 12
  373. #define FPAR_LP_MS 0x00000800
  374. #define FPAR_LP_CI 0x000007FF
  375. #define FPAR_LP_CI_SHIFT 0
  376. /* LSDMR - SDRAM Machine Mode Register
  377. */
  378. #define LSDMR_RFEN (1 << (31 - 1))
  379. #define LSDMR_BSMA1516 (3 << (31 - 10))
  380. #define LSDMR_BSMA1617 (4 << (31 - 10))
  381. #define LSDMR_RFCR5 (3 << (31 - 16))
  382. #define LSDMR_RFCR16 (7 << (31 - 16))
  383. #define LSDMR_PRETOACT3 (3 << (31 - 19))
  384. #define LSDMR_PRETOACT7 (7 << (31 - 19))
  385. #define LSDMR_ACTTORW3 (3 << (31 - 22))
  386. #define LSDMR_ACTTORW7 (7 << (31 - 22))
  387. #define LSDMR_ACTTORW6 (6 << (31 - 22))
  388. #define LSDMR_BL8 (1 << (31 - 23))
  389. #define LSDMR_WRC2 (2 << (31 - 27))
  390. #define LSDMR_WRC4 (0 << (31 - 27))
  391. #define LSDMR_BUFCMD (1 << (31 - 29))
  392. #define LSDMR_CL3 (3 << (31 - 31))
  393. #define LSDMR_OP_NORMAL (0 << (31 - 4))
  394. #define LSDMR_OP_ARFRSH (1 << (31 - 4))
  395. #define LSDMR_OP_SRFRSH (2 << (31 - 4))
  396. #define LSDMR_OP_MRW (3 << (31 - 4))
  397. #define LSDMR_OP_PRECH (4 << (31 - 4))
  398. #define LSDMR_OP_PCHALL (5 << (31 - 4))
  399. #define LSDMR_OP_ACTBNK (6 << (31 - 4))
  400. #define LSDMR_OP_RWINV (7 << (31 - 4))
  401. /* LTESR - Transfer Error Status Register
  402. */
  403. #define LTESR_BM 0x80000000
  404. #define LTESR_FCT 0x40000000
  405. #define LTESR_PAR 0x20000000
  406. #define LTESR_WP 0x04000000
  407. #define LTESR_ATMW 0x00800000
  408. #define LTESR_ATMR 0x00400000
  409. #define LTESR_CS 0x00080000
  410. #define LTESR_CC 0x00000001
  411. #ifndef __ASSEMBLY__
  412. /*
  413. * Local Bus Controller Registers.
  414. */
  415. typedef struct lbus_bank {
  416. u32 br; /* Base Register */
  417. u32 or; /* Option Register */
  418. } lbus_bank_t;
  419. typedef struct fsl_lbus {
  420. lbus_bank_t bank[8];
  421. u8 res0[0x28];
  422. u32 mar; /* UPM Address Register */
  423. u8 res1[0x4];
  424. u32 mamr; /* UPMA Mode Register */
  425. u32 mbmr; /* UPMB Mode Register */
  426. u32 mcmr; /* UPMC Mode Register */
  427. u8 res2[0x8];
  428. u32 mrtpr; /* Memory Refresh Timer Prescaler Register */
  429. u32 mdr; /* UPM Data Register */
  430. u8 res3[0x4];
  431. u32 lsor; /* Special Operation Initiation Register */
  432. u32 lsdmr; /* SDRAM Mode Register */
  433. u8 res4[0x8];
  434. u32 lurt; /* UPM Refresh Timer */
  435. u32 lsrt; /* SDRAM Refresh Timer */
  436. u8 res5[0x8];
  437. u32 ltesr; /* Transfer Error Status Register */
  438. u32 ltedr; /* Transfer Error Disable Register */
  439. u32 lteir; /* Transfer Error Interrupt Register */
  440. u32 lteatr; /* Transfer Error Attributes Register */
  441. u32 ltear; /* Transfer Error Address Register */
  442. u8 res6[0xC];
  443. u32 lbcr; /* Configuration Register */
  444. u32 lcrr; /* Clock Ratio Register */
  445. u8 res7[0x8];
  446. u32 fmr; /* Flash Mode Register */
  447. u32 fir; /* Flash Instruction Register */
  448. u32 fcr; /* Flash Command Register */
  449. u32 fbar; /* Flash Block Addr Register */
  450. u32 fpar; /* Flash Page Addr Register */
  451. u32 fbcr; /* Flash Byte Count Register */
  452. u8 res8[0xF08];
  453. } fsl_lbus_t;
  454. #endif /* __ASSEMBLY__ */
  455. #endif /* __ASM_PPC_FSL_LBC_H */