fsl_dma.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * Freescale DMA Controller
  3. *
  4. * Copyright 2006 Freescale Semiconductor, Inc.
  5. *
  6. * This software may be used and distributed according to the
  7. * terms of the GNU Public License, Version 2, incorporated
  8. * herein by reference.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * Version 2 as published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef _ASM_FSL_DMA_H_
  25. #define _ASM_FSL_DMA_H_
  26. #include <asm/types.h>
  27. #ifdef CONFIG_MPC83xx
  28. typedef struct fsl_dma {
  29. uint mr; /* DMA mode register */
  30. #define FSL_DMA_MR_CS 0x00000001 /* Channel start */
  31. #define FSL_DMA_MR_CC 0x00000002 /* Channel continue */
  32. #define FSL_DMA_MR_CTM 0x00000004 /* Channel xfer mode */
  33. #define FSL_DMA_MR_CTM_DIRECT 0x00000004 /* Direct channel xfer mode */
  34. #define FSL_DMA_MR_EOTIE 0x00000080 /* End-of-transfer interrupt en */
  35. #define FSL_DMA_MR_PRC_MASK 0x00000c00 /* PCI read command */
  36. #define FSL_DMA_MR_SAHE 0x00001000 /* Source addr hold enable */
  37. #define FSL_DMA_MR_DAHE 0x00002000 /* Dest addr hold enable */
  38. #define FSL_DMA_MR_SAHTS_MASK 0x0000c000 /* Source addr hold xfer size */
  39. #define FSL_DMA_MR_DAHTS_MASK 0x00030000 /* Dest addr hold xfer size */
  40. #define FSL_DMA_MR_EMS_EN 0x00040000 /* Ext master start en */
  41. #define FSL_DMA_MR_IRQS 0x00080000 /* Interrupt steer */
  42. #define FSL_DMA_MR_DMSEN 0x00100000 /* Direct mode snooping en */
  43. #define FSL_DMA_MR_BWC_MASK 0x00e00000 /* Bandwidth/pause ctl */
  44. #define FSL_DMA_MR_DRCNT 0x0f000000 /* DMA request count */
  45. uint sr; /* DMA status register */
  46. #define FSL_DMA_SR_EOCDI 0x00000001 /* End-of-chain/direct interrupt */
  47. #define FSL_DMA_SR_EOSI 0x00000002 /* End-of-segment interrupt */
  48. #define FSL_DMA_SR_CB 0x00000004 /* Channel busy */
  49. #define FSL_DMA_SR_TE 0x00000080 /* Transfer error */
  50. uint cdar; /* DMA current descriptor address register */
  51. char res0[4];
  52. uint sar; /* DMA source address register */
  53. char res1[4];
  54. uint dar; /* DMA destination address register */
  55. char res2[4];
  56. uint bcr; /* DMA byte count register */
  57. uint ndar; /* DMA next descriptor address register */
  58. uint gsr; /* DMA general status register (DMA3 ONLY!) */
  59. char res3[84];
  60. } fsl_dma_t;
  61. #else
  62. typedef struct fsl_dma {
  63. uint mr; /* DMA mode register */
  64. #define FSL_DMA_MR_CS 0x00000001 /* Channel start */
  65. #define FSL_DMA_MR_CC 0x00000002 /* Channel continue */
  66. #define FSL_DMA_MR_CTM 0x00000004 /* Channel xfer mode */
  67. #define FSL_DMA_MR_CTM_DIRECT 0x00000004 /* Direct channel xfer mode */
  68. #define FSL_DMA_MR_CA 0x00000008 /* Channel abort */
  69. #define FSL_DMA_MR_CDSM 0x00000010
  70. #define FSL_DMA_MR_XFE 0x00000020 /* Extended features en */
  71. #define FSL_DMA_MR_EIE 0x00000040 /* Error interrupt en */
  72. #define FSL_DMA_MR_EOLSIE 0x00000080 /* End-of-lists interrupt en */
  73. #define FSL_DMA_MR_EOLNIE 0x00000100 /* End-of-links interrupt en */
  74. #define FSL_DMA_MR_EOSIE 0x00000200 /* End-of-seg interrupt en */
  75. #define FSL_DMA_MR_SRW 0x00000400 /* Single register write */
  76. #define FSL_DMA_MR_SAHE 0x00001000 /* Source addr hold enable */
  77. #define FSL_DMA_MR_DAHE 0x00002000 /* Dest addr hold enable */
  78. #define FSL_DMA_MR_SAHTS_MASK 0x0000c000 /* Source addr hold xfer size */
  79. #define FSL_DMA_MR_DAHTS_MASK 0x00030000 /* Dest addr hold xfer size */
  80. #define FSL_DMA_MR_EMS_EN 0x00040000 /* Ext master start en */
  81. #define FSL_DMA_MR_EMP_EN 0x00200000 /* Ext master pause en */
  82. #define FSL_DMA_MR_BWC_MASK 0x0f000000 /* Bandwidth/pause ctl */
  83. #define FSL_DMA_MR_BWC_DIS 0x0f000000 /* Bandwidth/pause ctl disable */
  84. uint sr; /* DMA status register */
  85. #define FSL_DMA_SR_EOLSI 0x00000001 /* End-of-list interrupt */
  86. #define FSL_DMA_SR_EOSI 0x00000002 /* End-of-segment interrupt */
  87. #define FSL_DMA_SR_CB 0x00000004 /* Channel busy */
  88. #define FSL_DMA_SR_EOLNI 0x00000008 /* End-of-links interrupt */
  89. #define FSL_DMA_SR_PE 0x00000010 /* Programming error */
  90. #define FSL_DMA_SR_CH 0x00000020 /* Channel halted */
  91. #define FSL_DMA_SR_TE 0x00000080 /* Transfer error */
  92. char res0[4];
  93. uint clndar; /* DMA current link descriptor address register */
  94. uint satr; /* DMA source attributes register */
  95. #define FSL_DMA_SATR_ESAD_MASK 0x000001ff /* Extended source addr */
  96. #define FSL_DMA_SATR_SREAD_NO_SNOOP 0x00040000 /* Read, don't snoop */
  97. #define FSL_DMA_SATR_SREAD_SNOOP 0x00050000 /* Read, snoop */
  98. #define FSL_DMA_SATR_SREAD_UNLOCK 0x00070000 /* Read, unlock l2 */
  99. #define FSL_DMA_SATR_STRAN_MASK 0x00f00000 /* Source interface */
  100. #define FSL_DMA_SATR_SSME 0x01000000 /* Source stride en */
  101. #define FSL_DMA_SATR_SPCIORDER 0x02000000 /* PCI transaction order */
  102. #define FSL_DMA_SATR_STFLOWLVL_MASK 0x0c000000 /* RIO flow level */
  103. #define FSL_DMA_SATR_SBPATRMU 0x20000000 /* Bypass ATMU */
  104. uint sar; /* DMA source address register */
  105. uint datr; /* DMA destination attributes register */
  106. #define FSL_DMA_DATR_EDAD_MASK 0x000001ff /* Extended dest addr */
  107. #define FSL_DMA_DATR_DWRITE_NO_SNOOP 0x00040000 /* Write, don't snoop */
  108. #define FSL_DMA_DATR_DWRITE_SNOOP 0x00050000 /* Write, snoop */
  109. #define FSL_DMA_DATR_DWRITE_ALLOC 0x00060000 /* Write, alloc l2 */
  110. #define FSL_DMA_DATR_DWRITE_LOCK 0x00070000 /* Write, lock l2 */
  111. #define FSL_DMA_DATR_DTRAN_MASK 0x00f00000 /* Dest interface */
  112. #define FSL_DMA_DATR_DSME 0x01000000 /* Dest stride en */
  113. #define FSL_DMA_DATR_DPCIORDER 0x02000000 /* PCI transaction order */
  114. #define FSL_DMA_DATR_DTFLOWLVL_MASK 0x0c000000 /* RIO flow level */
  115. #define FSL_DMA_DATR_DBPATRMU 0x20000000 /* Bypass ATMU */
  116. uint dar; /* DMA destination address register */
  117. uint bcr; /* DMA byte count register */
  118. char res1[4];
  119. uint nlndar; /* DMA next link descriptor address register */
  120. char res2[8];
  121. uint clabdar; /* DMA current List - alternate base descriptor address Register */
  122. char res3[4];
  123. uint nlsdar; /* DMA next list descriptor address register */
  124. uint ssr; /* DMA source stride register */
  125. uint dsr; /* DMA destination stride register */
  126. char res4[56];
  127. } fsl_dma_t;
  128. #endif /* !CONFIG_MPC83xx */
  129. #ifdef CONFIG_FSL_DMA
  130. void dma_init(void);
  131. int dmacpy(phys_addr_t dest, phys_addr_t src, phys_size_t n);
  132. #if (defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER))
  133. void dma_meminit(uint val, uint size);
  134. #endif
  135. #endif
  136. #endif /* _ASM_DMA_H_ */