m5249.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * mcf5249.h -- Definitions for Motorola Coldfire 5249
  3. *
  4. * Based on mcf5272sim.h of uCLinux distribution:
  5. * (C) Copyright 1999, Greg Ungerer (gerg@snapgear.com)
  6. * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef mcf5249_h
  27. #define mcf5249_h
  28. /****************************************************************************/
  29. /*
  30. * useful definitions for reading/writing MBAR offset memory
  31. */
  32. #define mbar_readLong(x) *((volatile unsigned long *) (CONFIG_SYS_MBAR + x))
  33. #define mbar_writeLong(x,y) *((volatile unsigned long *) (CONFIG_SYS_MBAR + x)) = y
  34. #define mbar_writeShort(x,y) *((volatile unsigned short *) (CONFIG_SYS_MBAR + x)) = y
  35. #define mbar_writeByte(x,y) *((volatile unsigned char *) (CONFIG_SYS_MBAR + x)) = y
  36. #define mbar2_readLong(x) *((volatile unsigned long *) (CONFIG_SYS_MBAR2 + x))
  37. #define mbar2_writeLong(x,y) *((volatile unsigned long *) (CONFIG_SYS_MBAR2 + x)) = y
  38. #define mbar2_writeShort(x,y) *((volatile unsigned short *) (CONFIG_SYS_MBAR2 + x)) = y
  39. #define mbar2_writeByte(x,y) *((volatile unsigned char *) (CONFIG_SYS_MBAR2 + x)) = y
  40. /*
  41. * Size of internal RAM
  42. */
  43. #define INT_RAM_SIZE 32768 /* RAMBAR0 - 32k */
  44. #define INT_RAM_SIZE2 65536 /* RAMBAR1 - 64k */
  45. /*
  46. * Define the 5249 SIM register set addresses.
  47. */
  48. /*****************
  49. ***** MBAR1 *****
  50. *****************/
  51. #define MCFSIM_RSR 0x00 /* Reset Status reg (r/w) */
  52. #define MCFSIM_SYPCR 0x01 /* System Protection reg (r/w) */
  53. #define MCFSIM_SWIVR 0x02 /* SW Watchdog intr reg (r/w) */
  54. #define MCFSIM_SWSR 0x03 /* SW Watchdog service (r/w) */
  55. #define MCFSIM_MPARK 0x0c /* Bus master park register (r/w) */
  56. #define MCFSIM_SIMR 0x00 /* SIM Config reg (r/w) */
  57. #define MCFSIM_ICR0 0x4c /* Intr Ctrl reg 0 (r/w) */
  58. #define MCFSIM_ICR1 0x4d /* Intr Ctrl reg 1 (r/w) */
  59. #define MCFSIM_ICR2 0x4e /* Intr Ctrl reg 2 (r/w) */
  60. #define MCFSIM_ICR3 0x4f /* Intr Ctrl reg 3 (r/w) */
  61. #define MCFSIM_ICR4 0x50 /* Intr Ctrl reg 4 (r/w) */
  62. #define MCFSIM_ICR5 0x51 /* Intr Ctrl reg 5 (r/w) */
  63. #define MCFSIM_ICR6 0x52 /* Intr Ctrl reg 6 (r/w) */
  64. #define MCFSIM_ICR7 0x53 /* Intr Ctrl reg 7 (r/w) */
  65. #define MCFSIM_ICR8 0x54 /* Intr Ctrl reg 8 (r/w) */
  66. #define MCFSIM_ICR9 0x55 /* Intr Ctrl reg 9 (r/w) */
  67. #define MCFSIM_ICR10 0x56 /* Intr Ctrl reg 10 (r/w) */
  68. #define MCFSIM_ICR11 0x57 /* Intr Ctrl reg 11 (r/w) */
  69. #define MCFSIM_IPR 0x40 /* Interrupt Pend reg (r/w) */
  70. #define MCFSIM_IMR 0x44 /* Interrupt Mask reg (r/w) */
  71. #define MCFSIM_DCR 0x100 /* DRAM Control reg (r/w) */
  72. #define MCFSIM_DACR0 0x108 /* DRAM 0 Addr and Ctrl (r/w) */
  73. #define MCFSIM_DMR0 0x10c /* DRAM 0 Mask reg (r/w) */
  74. #define MCFSIM_DACR1 0x110 /* DRAM 1 Addr and Ctrl (r/w) */
  75. #define MCFSIM_DMR1 0x114 /* DRAM 1 Mask reg (r/w) */
  76. /*****************
  77. ***** MBAR2 *****
  78. *****************/
  79. /* GPIO Addresses
  80. * Note: These are offset from MBAR2!
  81. */
  82. #define MCFSIM_GPIO_READ 0x00 /* Read-Only access to gpio 0-31 (MBAR2) (r) */
  83. #define MCFSIM_GPIO_OUT 0x04 /* Output register for gpio 0-31 (MBAR2) (r/w) */
  84. #define MCFSIM_GPIO_EN 0x08 /* gpio 0-31 enable (r/w) */
  85. #define MCFSIM_GPIO_FUNC 0x0c /* gpio 0-31 function select (r/w) */
  86. #define MCFSIM_GPIO1_READ 0xb0 /* Read-Only access to gpio 32-63 (MBAR2) (r) */
  87. #define MCFSIM_GPIO1_OUT 0xb4 /* Output register for gpio 32-63 (MBAR2) (r/w) */
  88. #define MCFSIM_GPIO1_EN 0xb8 /* gpio 32-63 enable (r/w) */
  89. #define MCFSIM_GPIO1_FUNC 0xbc /* gpio 32-63 function select (r/w) */
  90. #define MCFSIM_GPIO_INT_STAT 0xc0 /* Secondary Interrupt status (r) */
  91. #define MCFSIM_GPIO_INT_CLEAR 0xc0 /* Secondary Interrupt status (w) */
  92. #define MCFSIM_GPIO_INT_EN 0xc4 /* Secondary Interrupt status (r/w) */
  93. #define MCFSIM_INT_STAT3 0xe0 /* 3rd Interrupt ctrl status (r) */
  94. #define MCFSIM_INT_CLEAR3 0xe0 /* 3rd Interrupt ctrl clear (w) */
  95. #define MCFSIM_INT_EN3 0xe4 /* 3rd Interrupt ctrl enable (r/w) */
  96. #define MCFSIM_INTLEV1 0x140 /* Interrupts 0 - 7 (r/w) */
  97. #define MCFSIM_INTLEV2 0x144 /* Interrupts 8 -15 (r/w) */
  98. #define MCFSIM_INTLEV3 0x148 /* Interrupts 16-23 (r/w) */
  99. #define MCFSIM_INTLEV4 0x14c /* Interrupts 24-31 (r/w) */
  100. #define MCFSIM_INTLEV5 0x150 /* Interrupts 32-39 (r/w) */
  101. #define MCFSIM_INTLEV6 0x154 /* Interrupts 40-47 (r/w) */
  102. #define MCFSIM_INTLEV7 0x158 /* Interrupts 48-55 (r/w) */
  103. #define MCFSIM_INTLEV8 0x15c /* Interrupts 56-63 (r/w) */
  104. #define MCFSIM_SPURVEC 0x167 /* Spurious Vector Register (r/w) */
  105. #define MCFSIM_INTBASE 0x16b /* Software interrupt base address (r/w) */
  106. #define MCFSIM_IDECONFIG1 0x18c /* IDE config register 1 (r/w) */
  107. #define MCFSIM_IDECONFIG2 0x190 /* IDE config register 1 (r/w) */
  108. #define MCFSIM_PLLCR 0x180 /* PLL Control register */
  109. /*
  110. * Some symbol defines for the above...
  111. */
  112. #define MCFSIM_SWDICR MCFSIM_ICR0 /* Watchdog timer ICR */
  113. #define MCFSIM_TIMER1ICR MCFSIM_ICR1 /* Timer 1 ICR */
  114. #define MCFSIM_TIMER2ICR MCFSIM_ICR2 /* Timer 2 ICR */
  115. #define MCFSIM_I2CICR MCFSIM_ICR3 /* I2C ICR */
  116. #define MCFSIM_UART1ICR MCFSIM_ICR4 /* UART 1 ICR */
  117. #define MCFSIM_UART2ICR MCFSIM_ICR5 /* UART 2 ICR */
  118. /* XXX - If needed, DMA ICRs go here */
  119. #define MCFSIM_QSPIICR MCFSIM_ICR10 /* QSPI ICR */
  120. /*
  121. * Bit definitions for the ICR family of registers.
  122. */
  123. #define MCFSIM_ICR_AUTOVEC 0x80 /* Auto-vectored intr */
  124. #define MCFSIM_ICR_LEVEL0 0x00 /* Level 0 intr */
  125. #define MCFSIM_ICR_LEVEL1 0x04 /* Level 1 intr */
  126. #define MCFSIM_ICR_LEVEL2 0x08 /* Level 2 intr */
  127. #define MCFSIM_ICR_LEVEL3 0x0c /* Level 3 intr */
  128. #define MCFSIM_ICR_LEVEL4 0x10 /* Level 4 intr */
  129. #define MCFSIM_ICR_LEVEL5 0x14 /* Level 5 intr */
  130. #define MCFSIM_ICR_LEVEL6 0x18 /* Level 6 intr */
  131. #define MCFSIM_ICR_LEVEL7 0x1c /* Level 7 intr */
  132. #define MCFSIM_ICR_PRI0 0x00 /* Priority 0 intr */
  133. #define MCFSIM_ICR_PRI1 0x01 /* Priority 1 intr */
  134. #define MCFSIM_ICR_PRI2 0x02 /* Priority 2 intr */
  135. #define MCFSIM_ICR_PRI3 0x03 /* Priority 3 intr */
  136. /*
  137. * Macros to read/set IMR register. It is 32 bits on the 5249.
  138. */
  139. #define mcf_getimr() \
  140. *((volatile unsigned long *) (MCF_MBAR + MCFSIM_IMR))
  141. #define mcf_setimr(imr) \
  142. *((volatile unsigned long *) (MCF_MBAR + MCFSIM_IMR)) = (imr);
  143. #endif /* mcf5249_h */