ADSP-EDN-DUAL-CORE-extended_def.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-def-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_DEF_ADSP_EDN_DUAL_CORE_extended__
  6. #define __BFIN_DEF_ADSP_EDN_DUAL_CORE_extended__
  7. #define PLL_CTL 0xFFC00000
  8. #define PLL_DIV 0xFFC00004
  9. #define VR_CTL 0xFFC00008
  10. #define PLL_STAT 0xFFC0000C
  11. #define PLL_LOCKCNT 0xFFC00010
  12. #define CHIPID 0xFFC00014
  13. #define SPI_CTL 0xFFC00500
  14. #define SPI_FLG 0xFFC00504
  15. #define SPI_STAT 0xFFC00508
  16. #define SPI_TDBR 0xFFC0050C
  17. #define SPI_RDBR 0xFFC00510
  18. #define SPI_BAUD 0xFFC00514
  19. #define SPI_SHADOW 0xFFC00518
  20. #define WDOGA_CTL 0xFFC00200
  21. #define WDOGA_CNT 0xFFC00204
  22. #define WDOGA_STAT 0xFFC00208
  23. #define WDOGB_CTL 0xFFC01200
  24. #define WDOGB_CNT 0xFFC01204
  25. #define WDOGB_STAT 0xFFC01208
  26. #define DMA1_TC_PER 0xFFC01B0C /* Traffic Control Periods */
  27. #define DMA1_TC_CNT 0xFFC01B10 /* Traffic Control Current Counts */
  28. #define DMA1_0_CONFIG 0xFFC01C08
  29. #define DMA1_0_NEXT_DESC_PTR 0xFFC01C00
  30. #define DMA1_0_START_ADDR 0xFFC01C04
  31. #define DMA1_0_X_COUNT 0xFFC01C10
  32. #define DMA1_0_Y_COUNT 0xFFC01C18
  33. #define DMA1_0_X_MODIFY 0xFFC01C14
  34. #define DMA1_0_Y_MODIFY 0xFFC01C1C
  35. #define DMA1_0_CURR_DESC_PTR 0xFFC01C20
  36. #define DMA1_0_CURR_ADDR 0xFFC01C24
  37. #define DMA1_0_CURR_X_COUNT 0xFFC01C30
  38. #define DMA1_0_CURR_Y_COUNT 0xFFC01C38
  39. #define DMA1_0_IRQ_STATUS 0xFFC01C28
  40. #define DMA1_0_PERIPHERAL_MAP 0xFFC01C2C
  41. #define DMA1_1_CONFIG 0xFFC01C48
  42. #define DMA1_1_NEXT_DESC_PTR 0xFFC01C40
  43. #define DMA1_1_START_ADDR 0xFFC01C44
  44. #define DMA1_1_X_COUNT 0xFFC01C50
  45. #define DMA1_1_Y_COUNT 0xFFC01C58
  46. #define DMA1_1_X_MODIFY 0xFFC01C54
  47. #define DMA1_1_Y_MODIFY 0xFFC01C5C
  48. #define DMA1_1_CURR_DESC_PTR 0xFFC01C60
  49. #define DMA1_1_CURR_ADDR 0xFFC01C64
  50. #define DMA1_1_CURR_X_COUNT 0xFFC01C70
  51. #define DMA1_1_CURR_Y_COUNT 0xFFC01C78
  52. #define DMA1_1_IRQ_STATUS 0xFFC01C68
  53. #define DMA1_1_PERIPHERAL_MAP 0xFFC01C6C
  54. #define DMA1_2_CONFIG 0xFFC01C88
  55. #define DMA1_2_NEXT_DESC_PTR 0xFFC01C80
  56. #define DMA1_2_START_ADDR 0xFFC01C84
  57. #define DMA1_2_X_COUNT 0xFFC01C90
  58. #define DMA1_2_Y_COUNT 0xFFC01C98
  59. #define DMA1_2_X_MODIFY 0xFFC01C94
  60. #define DMA1_2_Y_MODIFY 0xFFC01C9C
  61. #define DMA1_2_CURR_DESC_PTR 0xFFC01CA0
  62. #define DMA1_2_CURR_ADDR 0xFFC01CA4
  63. #define DMA1_2_CURR_X_COUNT 0xFFC01CB0
  64. #define DMA1_2_CURR_Y_COUNT 0xFFC01CB8
  65. #define DMA1_2_IRQ_STATUS 0xFFC01CA8
  66. #define DMA1_2_PERIPHERAL_MAP 0xFFC01CAC
  67. #define DMA1_3_CONFIG 0xFFC01CC8
  68. #define DMA1_3_NEXT_DESC_PTR 0xFFC01CC0
  69. #define DMA1_3_START_ADDR 0xFFC01CC4
  70. #define DMA1_3_X_COUNT 0xFFC01CD0
  71. #define DMA1_3_Y_COUNT 0xFFC01CD8
  72. #define DMA1_3_X_MODIFY 0xFFC01CD4
  73. #define DMA1_3_Y_MODIFY 0xFFC01CDC
  74. #define DMA1_3_CURR_DESC_PTR 0xFFC01CE0
  75. #define DMA1_3_CURR_ADDR 0xFFC01CE4
  76. #define DMA1_3_CURR_X_COUNT 0xFFC01CF0
  77. #define DMA1_3_CURR_Y_COUNT 0xFFC01CF8
  78. #define DMA1_3_IRQ_STATUS 0xFFC01CE8
  79. #define DMA1_3_PERIPHERAL_MAP 0xFFC01CEC
  80. #define DMA1_4_CONFIG 0xFFC01D08
  81. #define DMA1_4_NEXT_DESC_PTR 0xFFC01D00
  82. #define DMA1_4_START_ADDR 0xFFC01D04
  83. #define DMA1_4_X_COUNT 0xFFC01D10
  84. #define DMA1_4_Y_COUNT 0xFFC01D18
  85. #define DMA1_4_X_MODIFY 0xFFC01D14
  86. #define DMA1_4_Y_MODIFY 0xFFC01D1C
  87. #define DMA1_4_CURR_DESC_PTR 0xFFC01D20
  88. #define DMA1_4_CURR_ADDR 0xFFC01D24
  89. #define DMA1_4_CURR_X_COUNT 0xFFC01D30
  90. #define DMA1_4_CURR_Y_COUNT 0xFFC01D38
  91. #define DMA1_4_IRQ_STATUS 0xFFC01D28
  92. #define DMA1_4_PERIPHERAL_MAP 0xFFC01D2C
  93. #define DMA1_5_CONFIG 0xFFC01D48
  94. #define DMA1_5_NEXT_DESC_PTR 0xFFC01D40
  95. #define DMA1_5_START_ADDR 0xFFC01D44
  96. #define DMA1_5_X_COUNT 0xFFC01D50
  97. #define DMA1_5_Y_COUNT 0xFFC01D58
  98. #define DMA1_5_X_MODIFY 0xFFC01D54
  99. #define DMA1_5_Y_MODIFY 0xFFC01D5C
  100. #define DMA1_5_CURR_DESC_PTR 0xFFC01D60
  101. #define DMA1_5_CURR_ADDR 0xFFC01D64
  102. #define DMA1_5_CURR_X_COUNT 0xFFC01D70
  103. #define DMA1_5_CURR_Y_COUNT 0xFFC01D78
  104. #define DMA1_5_IRQ_STATUS 0xFFC01D68
  105. #define DMA1_5_PERIPHERAL_MAP 0xFFC01D6C
  106. #define DMA1_6_CONFIG 0xFFC01D88
  107. #define DMA1_6_NEXT_DESC_PTR 0xFFC01D80
  108. #define DMA1_6_START_ADDR 0xFFC01D84
  109. #define DMA1_6_X_COUNT 0xFFC01D90
  110. #define DMA1_6_Y_COUNT 0xFFC01D98
  111. #define DMA1_6_X_MODIFY 0xFFC01D94
  112. #define DMA1_6_Y_MODIFY 0xFFC01D9C
  113. #define DMA1_6_CURR_DESC_PTR 0xFFC01DA0
  114. #define DMA1_6_CURR_ADDR 0xFFC01DA4
  115. #define DMA1_6_CURR_X_COUNT 0xFFC01DB0
  116. #define DMA1_6_CURR_Y_COUNT 0xFFC01DB8
  117. #define DMA1_6_IRQ_STATUS 0xFFC01DA8
  118. #define DMA1_6_PERIPHERAL_MAP 0xFFC01DAC
  119. #define DMA1_7_CONFIG 0xFFC01DC8
  120. #define DMA1_7_NEXT_DESC_PTR 0xFFC01DC0
  121. #define DMA1_7_START_ADDR 0xFFC01DC4
  122. #define DMA1_7_X_COUNT 0xFFC01DD0
  123. #define DMA1_7_Y_COUNT 0xFFC01DD8
  124. #define DMA1_7_X_MODIFY 0xFFC01DD4
  125. #define DMA1_7_Y_MODIFY 0xFFC01DDC
  126. #define DMA1_7_CURR_DESC_PTR 0xFFC01DE0
  127. #define DMA1_7_CURR_ADDR 0xFFC01DE4
  128. #define DMA1_7_CURR_X_COUNT 0xFFC01DF0
  129. #define DMA1_7_CURR_Y_COUNT 0xFFC01DF8
  130. #define DMA1_7_IRQ_STATUS 0xFFC01DE8
  131. #define DMA1_7_PERIPHERAL_MAP 0xFFC01DEC
  132. #define DMA1_8_CONFIG 0xFFC01E08
  133. #define DMA1_8_NEXT_DESC_PTR 0xFFC01E00
  134. #define DMA1_8_START_ADDR 0xFFC01E04
  135. #define DMA1_8_X_COUNT 0xFFC01E10
  136. #define DMA1_8_Y_COUNT 0xFFC01E18
  137. #define DMA1_8_X_MODIFY 0xFFC01E14
  138. #define DMA1_8_Y_MODIFY 0xFFC01E1C
  139. #define DMA1_8_CURR_DESC_PTR 0xFFC01E20
  140. #define DMA1_8_CURR_ADDR 0xFFC01E24
  141. #define DMA1_8_CURR_X_COUNT 0xFFC01E30
  142. #define DMA1_8_CURR_Y_COUNT 0xFFC01E38
  143. #define DMA1_8_IRQ_STATUS 0xFFC01E28
  144. #define DMA1_8_PERIPHERAL_MAP 0xFFC01E2C
  145. #define DMA1_9_CONFIG 0xFFC01E48
  146. #define DMA1_9_NEXT_DESC_PTR 0xFFC01E40
  147. #define DMA1_9_START_ADDR 0xFFC01E44
  148. #define DMA1_9_X_COUNT 0xFFC01E50
  149. #define DMA1_9_Y_COUNT 0xFFC01E58
  150. #define DMA1_9_X_MODIFY 0xFFC01E54
  151. #define DMA1_9_Y_MODIFY 0xFFC01E5C
  152. #define DMA1_9_CURR_DESC_PTR 0xFFC01E60
  153. #define DMA1_9_CURR_ADDR 0xFFC01E64
  154. #define DMA1_9_CURR_X_COUNT 0xFFC01E70
  155. #define DMA1_9_CURR_Y_COUNT 0xFFC01E78
  156. #define DMA1_9_IRQ_STATUS 0xFFC01E68
  157. #define DMA1_9_PERIPHERAL_MAP 0xFFC01E6C
  158. #define DMA1_10_CONFIG 0xFFC01E88
  159. #define DMA1_10_NEXT_DESC_PTR 0xFFC01E80
  160. #define DMA1_10_START_ADDR 0xFFC01E84
  161. #define DMA1_10_X_COUNT 0xFFC01E90
  162. #define DMA1_10_Y_COUNT 0xFFC01E98
  163. #define DMA1_10_X_MODIFY 0xFFC01E94
  164. #define DMA1_10_Y_MODIFY 0xFFC01E9C
  165. #define DMA1_10_CURR_DESC_PTR 0xFFC01EA0
  166. #define DMA1_10_CURR_ADDR 0xFFC01EA4
  167. #define DMA1_10_CURR_X_COUNT 0xFFC01EB0
  168. #define DMA1_10_CURR_Y_COUNT 0xFFC01EB8
  169. #define DMA1_10_IRQ_STATUS 0xFFC01EA8
  170. #define DMA1_10_PERIPHERAL_MAP 0xFFC01EAC
  171. #define DMA1_11_CONFIG 0xFFC01EC8
  172. #define DMA1_11_NEXT_DESC_PTR 0xFFC01EC0
  173. #define DMA1_11_START_ADDR 0xFFC01EC4
  174. #define DMA1_11_X_COUNT 0xFFC01ED0
  175. #define DMA1_11_Y_COUNT 0xFFC01ED8
  176. #define DMA1_11_X_MODIFY 0xFFC01ED4
  177. #define DMA1_11_Y_MODIFY 0xFFC01EDC
  178. #define DMA1_11_CURR_DESC_PTR 0xFFC01EE0
  179. #define DMA1_11_CURR_ADDR 0xFFC01EE4
  180. #define DMA1_11_CURR_X_COUNT 0xFFC01EF0
  181. #define DMA1_11_CURR_Y_COUNT 0xFFC01EF8
  182. #define DMA1_11_IRQ_STATUS 0xFFC01EE8
  183. #define DMA1_11_PERIPHERAL_MAP 0xFFC01EEC
  184. #define DMA2_TC_PER 0xFFC00B0C
  185. #define DMA2_TC_CNT 0xFFC01B10 /* Traffic Control Current Counts */
  186. #define DMA2_0_CONFIG 0xFFC00C08
  187. #define DMA2_0_NEXT_DESC_PTR 0xFFC00C00
  188. #define DMA2_0_START_ADDR 0xFFC00C04
  189. #define DMA2_0_X_COUNT 0xFFC00C10
  190. #define DMA2_0_Y_COUNT 0xFFC00C18
  191. #define DMA2_0_X_MODIFY 0xFFC00C14
  192. #define DMA2_0_Y_MODIFY 0xFFC00C1C
  193. #define DMA2_0_CURR_DESC_PTR 0xFFC00C20
  194. #define DMA2_0_CURR_ADDR 0xFFC00C24
  195. #define DMA2_0_CURR_X_COUNT 0xFFC00C30
  196. #define DMA2_0_CURR_Y_COUNT 0xFFC00C38
  197. #define DMA2_0_IRQ_STATUS 0xFFC00C28
  198. #define DMA2_0_PERIPHERAL_MAP 0xFFC00C2C
  199. #define DMA2_1_CONFIG 0xFFC00C48
  200. #define DMA2_1_NEXT_DESC_PTR 0xFFC00C40
  201. #define DMA2_1_START_ADDR 0xFFC00C44
  202. #define DMA2_1_X_COUNT 0xFFC00C50
  203. #define DMA2_1_Y_COUNT 0xFFC00C58
  204. #define DMA2_1_X_MODIFY 0xFFC00C54
  205. #define DMA2_1_Y_MODIFY 0xFFC00C5C
  206. #define DMA2_1_CURR_DESC_PTR 0xFFC00C60
  207. #define DMA2_1_CURR_ADDR 0xFFC00C64
  208. #define DMA2_1_CURR_X_COUNT 0xFFC00C70
  209. #define DMA2_1_CURR_Y_COUNT 0xFFC00C78
  210. #define DMA2_1_IRQ_STATUS 0xFFC00C68
  211. #define DMA2_1_PERIPHERAL_MAP 0xFFC00C6C
  212. #define DMA2_2_CONFIG 0xFFC00C88
  213. #define DMA2_2_NEXT_DESC_PTR 0xFFC00C80
  214. #define DMA2_2_START_ADDR 0xFFC00C84
  215. #define DMA2_2_X_COUNT 0xFFC00C90
  216. #define DMA2_2_Y_COUNT 0xFFC00C98
  217. #define DMA2_2_X_MODIFY 0xFFC00C94
  218. #define DMA2_2_Y_MODIFY 0xFFC00C9C
  219. #define DMA2_2_CURR_DESC_PTR 0xFFC00CA0
  220. #define DMA2_2_CURR_ADDR 0xFFC00CA4
  221. #define DMA2_2_CURR_X_COUNT 0xFFC00CB0
  222. #define DMA2_2_CURR_Y_COUNT 0xFFC00CB8
  223. #define DMA2_2_IRQ_STATUS 0xFFC00CA8
  224. #define DMA2_2_PERIPHERAL_MAP 0xFFC00CAC
  225. #define DMA2_3_CONFIG 0xFFC00CC8
  226. #define DMA2_3_NEXT_DESC_PTR 0xFFC00CC0
  227. #define DMA2_3_START_ADDR 0xFFC00CC4
  228. #define DMA2_3_X_COUNT 0xFFC00CD0
  229. #define DMA2_3_Y_COUNT 0xFFC00CD8
  230. #define DMA2_3_X_MODIFY 0xFFC00CD4
  231. #define DMA2_3_Y_MODIFY 0xFFC00CDC
  232. #define DMA2_3_CURR_DESC_PTR 0xFFC00CE0
  233. #define DMA2_3_CURR_ADDR 0xFFC00CE4
  234. #define DMA2_3_CURR_X_COUNT 0xFFC00CF0
  235. #define DMA2_3_CURR_Y_COUNT 0xFFC00CF8
  236. #define DMA2_3_IRQ_STATUS 0xFFC00CE8
  237. #define DMA2_3_PERIPHERAL_MAP 0xFFC00CEC
  238. #define DMA2_4_CONFIG 0xFFC00D08
  239. #define DMA2_4_NEXT_DESC_PTR 0xFFC00D00
  240. #define DMA2_4_START_ADDR 0xFFC00D04
  241. #define DMA2_4_X_COUNT 0xFFC00D10
  242. #define DMA2_4_Y_COUNT 0xFFC00D18
  243. #define DMA2_4_X_MODIFY 0xFFC00D14
  244. #define DMA2_4_Y_MODIFY 0xFFC00D1C
  245. #define DMA2_4_CURR_DESC_PTR 0xFFC00D20
  246. #define DMA2_4_CURR_ADDR 0xFFC00D24
  247. #define DMA2_4_CURR_X_COUNT 0xFFC00D30
  248. #define DMA2_4_CURR_Y_COUNT 0xFFC00D38
  249. #define DMA2_4_IRQ_STATUS 0xFFC00D28
  250. #define DMA2_4_PERIPHERAL_MAP 0xFFC00D2C
  251. #define DMA2_5_CONFIG 0xFFC00D48
  252. #define DMA2_5_NEXT_DESC_PTR 0xFFC00D40
  253. #define DMA2_5_START_ADDR 0xFFC00D44
  254. #define DMA2_5_X_COUNT 0xFFC00D50
  255. #define DMA2_5_Y_COUNT 0xFFC00D58
  256. #define DMA2_5_X_MODIFY 0xFFC00D54
  257. #define DMA2_5_Y_MODIFY 0xFFC00D5C
  258. #define DMA2_5_CURR_DESC_PTR 0xFFC00D60
  259. #define DMA2_5_CURR_ADDR 0xFFC00D64
  260. #define DMA2_5_CURR_X_COUNT 0xFFC00D70
  261. #define DMA2_5_CURR_Y_COUNT 0xFFC00D78
  262. #define DMA2_5_IRQ_STATUS 0xFFC00D68
  263. #define DMA2_5_PERIPHERAL_MAP 0xFFC00D6C
  264. #define DMA2_6_CONFIG 0xFFC00D88
  265. #define DMA2_6_NEXT_DESC_PTR 0xFFC00D80
  266. #define DMA2_6_START_ADDR 0xFFC00D84
  267. #define DMA2_6_X_COUNT 0xFFC00D90
  268. #define DMA2_6_Y_COUNT 0xFFC00D98
  269. #define DMA2_6_X_MODIFY 0xFFC00D94
  270. #define DMA2_6_Y_MODIFY 0xFFC00D9C
  271. #define DMA2_6_CURR_DESC_PTR 0xFFC00DA0
  272. #define DMA2_6_CURR_ADDR 0xFFC00DA4
  273. #define DMA2_6_CURR_X_COUNT 0xFFC00DB0
  274. #define DMA2_6_CURR_Y_COUNT 0xFFC00DB8
  275. #define DMA2_6_IRQ_STATUS 0xFFC00DA8
  276. #define DMA2_6_PERIPHERAL_MAP 0xFFC00DAC
  277. #define DMA2_7_CONFIG 0xFFC00DC8
  278. #define DMA2_7_NEXT_DESC_PTR 0xFFC00DC0
  279. #define DMA2_7_START_ADDR 0xFFC00DC4
  280. #define DMA2_7_X_COUNT 0xFFC00DD0
  281. #define DMA2_7_Y_COUNT 0xFFC00DD8
  282. #define DMA2_7_X_MODIFY 0xFFC00DD4
  283. #define DMA2_7_Y_MODIFY 0xFFC00DDC
  284. #define DMA2_7_CURR_DESC_PTR 0xFFC00DE0
  285. #define DMA2_7_CURR_ADDR 0xFFC00DE4
  286. #define DMA2_7_CURR_X_COUNT 0xFFC00DF0
  287. #define DMA2_7_CURR_Y_COUNT 0xFFC00DF8
  288. #define DMA2_7_IRQ_STATUS 0xFFC00DE8
  289. #define DMA2_7_PERIPHERAL_MAP 0xFFC00DEC
  290. #define DMA2_8_CONFIG 0xFFC00E08
  291. #define DMA2_8_NEXT_DESC_PTR 0xFFC00E00
  292. #define DMA2_8_START_ADDR 0xFFC00E04
  293. #define DMA2_8_X_COUNT 0xFFC00E10
  294. #define DMA2_8_Y_COUNT 0xFFC00E18
  295. #define DMA2_8_X_MODIFY 0xFFC00E14
  296. #define DMA2_8_Y_MODIFY 0xFFC00E1C
  297. #define DMA2_8_CURR_DESC_PTR 0xFFC00E20
  298. #define DMA2_8_CURR_ADDR 0xFFC00E24
  299. #define DMA2_8_CURR_X_COUNT 0xFFC00E30
  300. #define DMA2_8_CURR_Y_COUNT 0xFFC00E38
  301. #define DMA2_8_IRQ_STATUS 0xFFC00E28
  302. #define DMA2_8_PERIPHERAL_MAP 0xFFC00E2C
  303. #define DMA2_9_CONFIG 0xFFC00E48
  304. #define DMA2_9_NEXT_DESC_PTR 0xFFC00E40
  305. #define DMA2_9_START_ADDR 0xFFC00E44
  306. #define DMA2_9_X_COUNT 0xFFC00E50
  307. #define DMA2_9_Y_COUNT 0xFFC00E58
  308. #define DMA2_9_X_MODIFY 0xFFC00E54
  309. #define DMA2_9_Y_MODIFY 0xFFC00E5C
  310. #define DMA2_9_CURR_DESC_PTR 0xFFC00E60
  311. #define DMA2_9_CURR_ADDR 0xFFC00E64
  312. #define DMA2_9_CURR_X_COUNT 0xFFC00E70
  313. #define DMA2_9_CURR_Y_COUNT 0xFFC00E78
  314. #define DMA2_9_IRQ_STATUS 0xFFC00E68
  315. #define DMA2_9_PERIPHERAL_MAP 0xFFC00E6C
  316. #define DMA2_10_CONFIG 0xFFC00E88
  317. #define DMA2_10_NEXT_DESC_PTR 0xFFC00E80
  318. #define DMA2_10_START_ADDR 0xFFC00E84
  319. #define DMA2_10_X_COUNT 0xFFC00E90
  320. #define DMA2_10_Y_COUNT 0xFFC00E98
  321. #define DMA2_10_X_MODIFY 0xFFC00E94
  322. #define DMA2_10_Y_MODIFY 0xFFC00E9C
  323. #define DMA2_10_CURR_DESC_PTR 0xFFC00EA0
  324. #define DMA2_10_CURR_ADDR 0xFFC00EA4
  325. #define DMA2_10_CURR_X_COUNT 0xFFC00EB0
  326. #define DMA2_10_CURR_Y_COUNT 0xFFC00EB8
  327. #define DMA2_10_IRQ_STATUS 0xFFC00EA8
  328. #define DMA2_10_PERIPHERAL_MAP 0xFFC00EAC
  329. #define DMA2_11_CONFIG 0xFFC00EC8
  330. #define DMA2_11_NEXT_DESC_PTR 0xFFC00EC0
  331. #define DMA2_11_START_ADDR 0xFFC00EC4
  332. #define DMA2_11_X_COUNT 0xFFC00ED0
  333. #define DMA2_11_Y_COUNT 0xFFC00ED8
  334. #define DMA2_11_X_MODIFY 0xFFC00ED4
  335. #define DMA2_11_Y_MODIFY 0xFFC00EDC
  336. #define DMA2_11_CURR_DESC_PTR 0xFFC00EE0
  337. #define DMA2_11_CURR_ADDR 0xFFC00EE4
  338. #define DMA2_11_CURR_X_COUNT 0xFFC00EF0
  339. #define DMA2_11_CURR_Y_COUNT 0xFFC00EF8
  340. #define DMA2_11_IRQ_STATUS 0xFFC00EE8
  341. #define DMA2_11_PERIPHERAL_MAP 0xFFC00EEC
  342. #define IMDMA_S0_CONFIG 0xFFC01848
  343. #define IMDMA_S0_NEXT_DESC_PTR 0xFFC01840
  344. #define IMDMA_S0_START_ADDR 0xFFC01844
  345. #define IMDMA_S0_X_COUNT 0xFFC01850
  346. #define IMDMA_S0_Y_COUNT 0xFFC01858
  347. #define IMDMA_S0_X_MODIFY 0xFFC01854
  348. #define IMDMA_S0_Y_MODIFY 0xFFC0185C
  349. #define IMDMA_S0_CURR_DESC_PTR 0xFFC01860
  350. #define IMDMA_S0_CURR_ADDR 0xFFC01864
  351. #define IMDMA_S0_CURR_X_COUNT 0xFFC01870
  352. #define IMDMA_S0_CURR_Y_COUNT 0xFFC01878
  353. #define IMDMA_S0_IRQ_STATUS 0xFFC01868
  354. #define IMDMA_D0_CONFIG 0xFFC01808
  355. #define IMDMA_D0_NEXT_DESC_PTR 0xFFC01800
  356. #define IMDMA_D0_START_ADDR 0xFFC01804
  357. #define IMDMA_D0_X_COUNT 0xFFC01810
  358. #define IMDMA_D0_Y_COUNT 0xFFC01818
  359. #define IMDMA_D0_X_MODIFY 0xFFC01814
  360. #define IMDMA_D0_Y_MODIFY 0xFFC0181C
  361. #define IMDMA_D0_CURR_DESC_PTR 0xFFC01820
  362. #define IMDMA_D0_CURR_ADDR 0xFFC01824
  363. #define IMDMA_D0_CURR_X_COUNT 0xFFC01830
  364. #define IMDMA_D0_CURR_Y_COUNT 0xFFC01838
  365. #define IMDMA_D0_IRQ_STATUS 0xFFC01828
  366. #define IMDMA_S1_CONFIG 0xFFC018C8
  367. #define IMDMA_S1_NEXT_DESC_PTR 0xFFC018C0
  368. #define IMDMA_S1_START_ADDR 0xFFC018C4
  369. #define IMDMA_S1_X_COUNT 0xFFC018D0
  370. #define IMDMA_S1_Y_COUNT 0xFFC018D8
  371. #define IMDMA_S1_X_MODIFY 0xFFC018D4
  372. #define IMDMA_S1_Y_MODIFY 0xFFC018DC
  373. #define IMDMA_S1_CURR_DESC_PTR 0xFFC018E0
  374. #define IMDMA_S1_CURR_ADDR 0xFFC018E4
  375. #define IMDMA_S1_CURR_X_COUNT 0xFFC018F0
  376. #define IMDMA_S1_CURR_Y_COUNT 0xFFC018F8
  377. #define IMDMA_S1_IRQ_STATUS 0xFFC018E8
  378. #define IMDMA_D1_CONFIG 0xFFC01888
  379. #define IMDMA_D1_NEXT_DESC_PTR 0xFFC01880
  380. #define IMDMA_D1_START_ADDR 0xFFC01884
  381. #define IMDMA_D1_X_COUNT 0xFFC01890
  382. #define IMDMA_D1_Y_COUNT 0xFFC01898
  383. #define IMDMA_D1_X_MODIFY 0xFFC01894
  384. #define IMDMA_D1_Y_MODIFY 0xFFC0189C
  385. #define IMDMA_D1_CURR_DESC_PTR 0xFFC018A0
  386. #define IMDMA_D1_CURR_ADDR 0xFFC018A4
  387. #define IMDMA_D1_CURR_X_COUNT 0xFFC018B0
  388. #define IMDMA_D1_CURR_Y_COUNT 0xFFC018B8
  389. #define IMDMA_D1_IRQ_STATUS 0xFFC018A8
  390. #define MDMA1_S0_CONFIG 0xFFC01F48
  391. #define MDMA1_S0_NEXT_DESC_PTR 0xFFC01F40
  392. #define MDMA1_S0_START_ADDR 0xFFC01F44
  393. #define MDMA1_S0_X_COUNT 0xFFC01F50
  394. #define MDMA1_S0_Y_COUNT 0xFFC01F58
  395. #define MDMA1_S0_X_MODIFY 0xFFC01F54
  396. #define MDMA1_S0_Y_MODIFY 0xFFC01F5C
  397. #define MDMA1_S0_CURR_DESC_PTR 0xFFC01F60
  398. #define MDMA1_S0_CURR_ADDR 0xFFC01F64
  399. #define MDMA1_S0_CURR_X_COUNT 0xFFC01F70
  400. #define MDMA1_S0_CURR_Y_COUNT 0xFFC01F78
  401. #define MDMA1_S0_IRQ_STATUS 0xFFC01F68
  402. #define MDMA1_S0_PERIPHERAL_MAP 0xFFC01F6C
  403. #define MDMA1_D0_CONFIG 0xFFC01F08
  404. #define MDMA1_D0_NEXT_DESC_PTR 0xFFC01F00
  405. #define MDMA1_D0_START_ADDR 0xFFC01F04
  406. #define MDMA1_D0_X_COUNT 0xFFC01F10
  407. #define MDMA1_D0_Y_COUNT 0xFFC01F18
  408. #define MDMA1_D0_X_MODIFY 0xFFC01F14
  409. #define MDMA1_D0_Y_MODIFY 0xFFC01F1C
  410. #define MDMA1_D0_CURR_DESC_PTR 0xFFC01F20
  411. #define MDMA1_D0_CURR_ADDR 0xFFC01F24
  412. #define MDMA1_D0_CURR_X_COUNT 0xFFC01F30
  413. #define MDMA1_D0_CURR_Y_COUNT 0xFFC01F38
  414. #define MDMA1_D0_IRQ_STATUS 0xFFC01F28
  415. #define MDMA1_D0_PERIPHERAL_MAP 0xFFC01F2C
  416. #define MDMA1_S1_CONFIG 0xFFC01FC8
  417. #define MDMA1_S1_NEXT_DESC_PTR 0xFFC01FC0
  418. #define MDMA1_S1_START_ADDR 0xFFC01FC4
  419. #define MDMA1_S1_X_COUNT 0xFFC01FD0
  420. #define MDMA1_S1_Y_COUNT 0xFFC01FD8
  421. #define MDMA1_S1_X_MODIFY 0xFFC01FD4
  422. #define MDMA1_S1_Y_MODIFY 0xFFC01FDC
  423. #define MDMA1_S1_CURR_DESC_PTR 0xFFC01FE0
  424. #define MDMA1_S1_CURR_ADDR 0xFFC01FE4
  425. #define MDMA1_S1_CURR_X_COUNT 0xFFC01FF0
  426. #define MDMA1_S1_CURR_Y_COUNT 0xFFC01FF8
  427. #define MDMA1_S1_IRQ_STATUS 0xFFC01FE8
  428. #define MDMA1_S1_PERIPHERAL_MAP 0xFFC01FEC
  429. #define MDMA1_D1_CONFIG 0xFFC01F88
  430. #define MDMA1_D1_NEXT_DESC_PTR 0xFFC01F80
  431. #define MDMA1_D1_START_ADDR 0xFFC01F84
  432. #define MDMA1_D1_X_COUNT 0xFFC01F90
  433. #define MDMA1_D1_Y_COUNT 0xFFC01F98
  434. #define MDMA1_D1_X_MODIFY 0xFFC01F94
  435. #define MDMA1_D1_Y_MODIFY 0xFFC01F9C
  436. #define MDMA1_D1_CURR_DESC_PTR 0xFFC01FA0
  437. #define MDMA1_D1_CURR_ADDR 0xFFC01FA4
  438. #define MDMA1_D1_CURR_X_COUNT 0xFFC01FB0
  439. #define MDMA1_D1_CURR_Y_COUNT 0xFFC01FB8
  440. #define MDMA1_D1_IRQ_STATUS 0xFFC01FA8
  441. #define MDMA1_D1_PERIPHERAL_MAP 0xFFC01FAC
  442. #define MDMA2_S0_CONFIG 0xFFC00F48
  443. #define MDMA2_S0_NEXT_DESC_PTR 0xFFC00F40
  444. #define MDMA2_S0_START_ADDR 0xFFC00F44
  445. #define MDMA2_S0_X_COUNT 0xFFC00F50
  446. #define MDMA2_S0_Y_COUNT 0xFFC00F58
  447. #define MDMA2_S0_X_MODIFY 0xFFC00F54
  448. #define MDMA2_S0_Y_MODIFY 0xFFC00F5C
  449. #define MDMA2_S0_CURR_DESC_PTR 0xFFC00F60
  450. #define MDMA2_S0_CURR_ADDR 0xFFC00F64
  451. #define MDMA2_S0_CURR_X_COUNT 0xFFC00F70
  452. #define MDMA2_S0_CURR_Y_COUNT 0xFFC00F78
  453. #define MDMA2_S0_IRQ_STATUS 0xFFC00F68
  454. #define MDMA2_S0_PERIPHERAL_MAP 0xFFC00F6C
  455. #define MDMA2_D0_CONFIG 0xFFC00F08
  456. #define MDMA2_D0_NEXT_DESC_PTR 0xFFC00F00
  457. #define MDMA2_D0_START_ADDR 0xFFC00F04
  458. #define MDMA2_D0_X_COUNT 0xFFC00F10
  459. #define MDMA2_D0_Y_COUNT 0xFFC00F18
  460. #define MDMA2_D0_X_MODIFY 0xFFC00F14
  461. #define MDMA2_D0_Y_MODIFY 0xFFC00F1C
  462. #define MDMA2_D0_CURR_DESC_PTR 0xFFC00F20
  463. #define MDMA2_D0_CURR_ADDR 0xFFC00F24
  464. #define MDMA2_D0_CURR_X_COUNT 0xFFC00F30
  465. #define MDMA2_D0_CURR_Y_COUNT 0xFFC00F38
  466. #define MDMA2_D0_IRQ_STATUS 0xFFC00F28
  467. #define MDMA2_D0_PERIPHERAL_MAP 0xFFC00F2C
  468. #define MDMA2_S1_CONFIG 0xFFC00FC8
  469. #define MDMA2_S1_NEXT_DESC_PTR 0xFFC00FC0
  470. #define MDMA2_S1_START_ADDR 0xFFC00FC4
  471. #define MDMA2_S1_X_COUNT 0xFFC00FD0
  472. #define MDMA2_S1_Y_COUNT 0xFFC00FD8
  473. #define MDMA2_S1_X_MODIFY 0xFFC00FD4
  474. #define MDMA2_S1_Y_MODIFY 0xFFC00FDC
  475. #define MDMA2_S1_CURR_DESC_PTR 0xFFC00FE0
  476. #define MDMA2_S1_CURR_ADDR 0xFFC00FE4
  477. #define MDMA2_S1_CURR_X_COUNT 0xFFC00FF0
  478. #define MDMA2_S1_CURR_Y_COUNT 0xFFC00FF8
  479. #define MDMA2_S1_IRQ_STATUS 0xFFC00FE8
  480. #define MDMA2_S1_PERIPHERAL_MAP 0xFFC00FEC
  481. #define MDMA2_D1_CONFIG 0xFFC00F88
  482. #define MDMA2_D1_NEXT_DESC_PTR 0xFFC00F80
  483. #define MDMA2_D1_START_ADDR 0xFFC00F84
  484. #define MDMA2_D1_X_COUNT 0xFFC00F90
  485. #define MDMA2_D1_Y_COUNT 0xFFC00F98
  486. #define MDMA2_D1_X_MODIFY 0xFFC00F94
  487. #define MDMA2_D1_Y_MODIFY 0xFFC00F9C
  488. #define MDMA2_D1_CURR_DESC_PTR 0xFFC00FA0
  489. #define MDMA2_D1_CURR_ADDR 0xFFC00FA4
  490. #define MDMA2_D1_CURR_X_COUNT 0xFFC00FB0
  491. #define MDMA2_D1_CURR_Y_COUNT 0xFFC00FB8
  492. #define MDMA2_D1_IRQ_STATUS 0xFFC00FA8
  493. #define MDMA2_D1_PERIPHERAL_MAP 0xFFC00FAC
  494. #define TIMER0_CONFIG 0xFFC00600
  495. #define TIMER0_COUNTER 0xFFC00604
  496. #define TIMER0_PERIOD 0xFFC00608
  497. #define TIMER0_WIDTH 0xFFC0060C
  498. #define TIMER1_CONFIG 0xFFC00610
  499. #define TIMER1_COUNTER 0xFFC00614
  500. #define TIMER1_PERIOD 0xFFC00618
  501. #define TIMER1_WIDTH 0xFFC0061C
  502. #define TIMER2_CONFIG 0xFFC00620
  503. #define TIMER2_COUNTER 0xFFC00624
  504. #define TIMER2_PERIOD 0xFFC00628
  505. #define TIMER2_WIDTH 0xFFC0062C
  506. #define TIMER3_CONFIG 0xFFC00630
  507. #define TIMER3_COUNTER 0xFFC00634
  508. #define TIMER3_PERIOD 0xFFC00638
  509. #define TIMER3_WIDTH 0xFFC0063C
  510. #define TIMER4_CONFIG 0xFFC00640
  511. #define TIMER4_COUNTER 0xFFC00644
  512. #define TIMER4_PERIOD 0xFFC00648
  513. #define TIMER4_WIDTH 0xFFC0064C
  514. #define TIMER5_CONFIG 0xFFC00650
  515. #define TIMER5_COUNTER 0xFFC00654
  516. #define TIMER5_PERIOD 0xFFC00658
  517. #define TIMER5_WIDTH 0xFFC0065C
  518. #define TIMER6_CONFIG 0xFFC00660
  519. #define TIMER6_COUNTER 0xFFC00664
  520. #define TIMER6_PERIOD 0xFFC00668
  521. #define TIMER6_WIDTH 0xFFC0066C
  522. #define TIMER7_CONFIG 0xFFC00670
  523. #define TIMER7_COUNTER 0xFFC00674
  524. #define TIMER7_PERIOD 0xFFC00678
  525. #define TIMER7_WIDTH 0xFFC0067C
  526. #define TIMER8_CONFIG 0xFFC01600
  527. #define TIMER8_COUNTER 0xFFC01604
  528. #define TIMER8_PERIOD 0xFFC01608
  529. #define TIMER8_WIDTH 0xFFC0160C
  530. #define TIMER9_CONFIG 0xFFC01610
  531. #define TIMER9_COUNTER 0xFFC01614
  532. #define TIMER9_PERIOD 0xFFC01618
  533. #define TIMER9_WIDTH 0xFFC0161C
  534. #define TIMER10_CONFIG 0xFFC01620
  535. #define TIMER10_COUNTER 0xFFC01624
  536. #define TIMER10_PERIOD 0xFFC01628
  537. #define TIMER10_WIDTH 0xFFC0162C
  538. #define TIMER11_CONFIG 0xFFC01630
  539. #define TIMER11_COUNTER 0xFFC01634
  540. #define TIMER11_PERIOD 0xFFC01638
  541. #define TIMER11_WIDTH 0xFFC0163C
  542. #define TMRS4_ENABLE 0xFFC01640
  543. #define TMRS4_DISABLE 0xFFC01644
  544. #define TMRS4_STATUS 0xFFC01648
  545. #define TMRS8_ENABLE 0xFFC00680
  546. #define TMRS8_DISABLE 0xFFC00684
  547. #define TMRS8_STATUS 0xFFC00688
  548. #define FIO0_FLAG_D 0xFFC00700
  549. #define FIO0_FLAG_C 0xFFC00704
  550. #define FIO0_FLAG_S 0xFFC00708
  551. #define FIO0_FLAG_T 0xFFC0070C
  552. #define FIO0_MASKA_D 0xFFC00710
  553. #define FIO0_MASKA_C 0xFFC00714
  554. #define FIO0_MASKA_S 0xFFC00718
  555. #define FIO0_MASKA_T 0xFFC0071C
  556. #define FIO0_MASKB_D 0xFFC00720
  557. #define FIO0_MASKB_C 0xFFC00724
  558. #define FIO0_MASKB_S 0xFFC00728
  559. #define FIO0_MASKB_T 0xFFC0072C
  560. #define FIO0_DIR 0xFFC00730
  561. #define FIO0_POLAR 0xFFC00734
  562. #define FIO0_EDGE 0xFFC00738
  563. #define FIO0_BOTH 0xFFC0073C
  564. #define FIO0_INEN 0xFFC00740
  565. #define FIO1_FLAG_D 0xFFC01500
  566. #define FIO1_FLAG_C 0xFFC01504
  567. #define FIO1_FLAG_S 0xFFC01508
  568. #define FIO1_FLAG_T 0xFFC0150C
  569. #define FIO1_MASKA_D 0xFFC01510
  570. #define FIO1_MASKA_C 0xFFC01514
  571. #define FIO1_MASKA_S 0xFFC01518
  572. #define FIO1_MASKA_T 0xFFC0151C
  573. #define FIO1_MASKB_D 0xFFC01520
  574. #define FIO1_MASKB_C 0xFFC01524
  575. #define FIO1_MASKB_S 0xFFC01528
  576. #define FIO1_MASKB_T 0xFFC0152C
  577. #define FIO1_DIR 0xFFC01530
  578. #define FIO1_POLAR 0xFFC01534
  579. #define FIO1_EDGE 0xFFC01538
  580. #define FIO1_BOTH 0xFFC0153C
  581. #define FIO1_INEN 0xFFC01540
  582. #define FIO2_FLAG_D 0xFFC01700
  583. #define FIO2_FLAG_C 0xFFC01704
  584. #define FIO2_FLAG_S 0xFFC01708
  585. #define FIO2_FLAG_T 0xFFC0170C
  586. #define FIO2_MASKA_D 0xFFC01710
  587. #define FIO2_MASKA_C 0xFFC01714
  588. #define FIO2_MASKA_S 0xFFC01718
  589. #define FIO2_MASKA_T 0xFFC0171C
  590. #define FIO2_MASKB_D 0xFFC01720
  591. #define FIO2_MASKB_C 0xFFC01724
  592. #define FIO2_MASKB_S 0xFFC01728
  593. #define FIO2_MASKB_T 0xFFC0172C
  594. #define FIO2_DIR 0xFFC01730
  595. #define FIO2_POLAR 0xFFC01734
  596. #define FIO2_EDGE 0xFFC01738
  597. #define FIO2_BOTH 0xFFC0173C
  598. #define FIO2_INEN 0xFFC01740
  599. #define SPORT0_TCR1 0xFFC00800
  600. #define SPORT0_TCR2 0xFFC00804
  601. #define SPORT0_TCLKDIV 0xFFC00808
  602. #define SPORT0_TFSDIV 0xFFC0080C
  603. #define SPORT0_TX 0xFFC00810
  604. #define SPORT0_RX 0xFFC00818
  605. #define SPORT0_RCR1 0xFFC00820
  606. #define SPORT0_RCR2 0xFFC00824
  607. #define SPORT0_RCLKDIV 0xFFC00828
  608. #define SPORT0_RFSDIV 0xFFC0082C
  609. #define SPORT0_STAT 0xFFC00830
  610. #define SPORT0_CHNL 0xFFC00834
  611. #define SPORT0_MCMC1 0xFFC00838
  612. #define SPORT0_MCMC2 0xFFC0083C
  613. #define SPORT0_MTCS0 0xFFC00840
  614. #define SPORT0_MTCS1 0xFFC00844
  615. #define SPORT0_MTCS2 0xFFC00848
  616. #define SPORT0_MTCS3 0xFFC0084C
  617. #define SPORT0_MRCS0 0xFFC00850
  618. #define SPORT0_MRCS1 0xFFC00854
  619. #define SPORT0_MRCS2 0xFFC00858
  620. #define SPORT0_MRCS3 0xFFC0085C
  621. #define SPORT1_TCR1 0xFFC00900
  622. #define SPORT1_TCR2 0xFFC00904
  623. #define SPORT1_TCLKDIV 0xFFC00908
  624. #define SPORT1_TFSDIV 0xFFC0090C
  625. #define SPORT1_TX 0xFFC00910
  626. #define SPORT1_RX 0xFFC00918
  627. #define SPORT1_RCR1 0xFFC00920
  628. #define SPORT1_RCR2 0xFFC00924
  629. #define SPORT1_RCLKDIV 0xFFC00928
  630. #define SPORT1_RFSDIV 0xFFC0092C
  631. #define SPORT1_STAT 0xFFC00930
  632. #define SPORT1_CHNL 0xFFC00934
  633. #define SPORT1_MCMC1 0xFFC00938
  634. #define SPORT1_MCMC2 0xFFC0093C
  635. #define SPORT1_MTCS0 0xFFC00940
  636. #define SPORT1_MTCS1 0xFFC00944
  637. #define SPORT1_MTCS2 0xFFC00948
  638. #define SPORT1_MTCS3 0xFFC0094C
  639. #define SPORT1_MRCS0 0xFFC00950
  640. #define SPORT1_MRCS1 0xFFC00954
  641. #define SPORT1_MRCS2 0xFFC00958
  642. #define SPORT1_MRCS3 0xFFC0095C
  643. #define EVT0 0xFFE02000
  644. #define EVT1 0xFFE02004
  645. #define EVT2 0xFFE02008
  646. #define EVT3 0xFFE0200C
  647. #define EVT4 0xFFE02010
  648. #define EVT5 0xFFE02014
  649. #define EVT6 0xFFE02018
  650. #define EVT7 0xFFE0201C
  651. #define EVT8 0xFFE02020
  652. #define EVT9 0xFFE02024
  653. #define EVT10 0xFFE02028
  654. #define EVT11 0xFFE0202C
  655. #define EVT12 0xFFE02030
  656. #define EVT13 0xFFE02034
  657. #define EVT14 0xFFE02038
  658. #define EVT15 0xFFE0203C
  659. #define ILAT 0xFFE0210C /* Interrupt Latch Register */
  660. #define IMASK 0xFFE02104 /* Interrupt Mask Register */
  661. #define IPEND 0xFFE02108 /* Interrupt Pending Register */
  662. #define IPRIO 0xFFE02110 /* Interrupt Priority Register */
  663. #define TCNTL 0xFFE03000
  664. #define TPERIOD 0xFFE03004
  665. #define TSCALE 0xFFE03008
  666. #define TCOUNT 0xFFE0300C
  667. #endif /* __BFIN_DEF_ADSP_EDN_DUAL_CORE_extended__ */