ADSP-EDN-DUAL-CORE-extended_cdef.h 145 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-cdef-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_CDEF_ADSP_EDN_DUAL_CORE_extended__
  6. #define __BFIN_CDEF_ADSP_EDN_DUAL_CORE_extended__
  7. #define pPLL_CTL ((uint16_t volatile *)PLL_CTL)
  8. #define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
  9. #define bfin_write_PLL_CTL(val) bfin_write16(PLL_CTL, val)
  10. #define pPLL_DIV ((uint16_t volatile *)PLL_DIV)
  11. #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
  12. #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val)
  13. #define pVR_CTL ((uint16_t volatile *)VR_CTL)
  14. #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
  15. #define bfin_write_VR_CTL(val) bfin_write16(VR_CTL, val)
  16. #define pPLL_STAT ((uint16_t volatile *)PLL_STAT)
  17. #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
  18. #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val)
  19. #define pPLL_LOCKCNT ((uint16_t volatile *)PLL_LOCKCNT)
  20. #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
  21. #define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT, val)
  22. #define pCHIPID ((uint32_t volatile *)CHIPID)
  23. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  24. #define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
  25. #define pSPI_CTL ((uint16_t volatile *)SPI_CTL)
  26. #define bfin_read_SPI_CTL() bfin_read16(SPI_CTL)
  27. #define bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL, val)
  28. #define pSPI_FLG ((uint16_t volatile *)SPI_FLG)
  29. #define bfin_read_SPI_FLG() bfin_read16(SPI_FLG)
  30. #define bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG, val)
  31. #define pSPI_STAT ((uint16_t volatile *)SPI_STAT)
  32. #define bfin_read_SPI_STAT() bfin_read16(SPI_STAT)
  33. #define bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT, val)
  34. #define pSPI_TDBR ((uint16_t volatile *)SPI_TDBR)
  35. #define bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR)
  36. #define bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR, val)
  37. #define pSPI_RDBR ((uint16_t volatile *)SPI_RDBR)
  38. #define bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR)
  39. #define bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR, val)
  40. #define pSPI_BAUD ((uint16_t volatile *)SPI_BAUD)
  41. #define bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD)
  42. #define bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD, val)
  43. #define pSPI_SHADOW ((uint16_t volatile *)SPI_SHADOW)
  44. #define bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW)
  45. #define bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW, val)
  46. #define pWDOGA_CTL ((uint16_t volatile *)WDOGA_CTL)
  47. #define bfin_read_WDOGA_CTL() bfin_read16(WDOGA_CTL)
  48. #define bfin_write_WDOGA_CTL(val) bfin_write16(WDOGA_CTL, val)
  49. #define pWDOGA_CNT ((uint32_t volatile *)WDOGA_CNT)
  50. #define bfin_read_WDOGA_CNT() bfin_read32(WDOGA_CNT)
  51. #define bfin_write_WDOGA_CNT(val) bfin_write32(WDOGA_CNT, val)
  52. #define pWDOGA_STAT ((uint32_t volatile *)WDOGA_STAT)
  53. #define bfin_read_WDOGA_STAT() bfin_read32(WDOGA_STAT)
  54. #define bfin_write_WDOGA_STAT(val) bfin_write32(WDOGA_STAT, val)
  55. #define pWDOGB_CTL ((uint16_t volatile *)WDOGB_CTL)
  56. #define bfin_read_WDOGB_CTL() bfin_read16(WDOGB_CTL)
  57. #define bfin_write_WDOGB_CTL(val) bfin_write16(WDOGB_CTL, val)
  58. #define pWDOGB_CNT ((uint32_t volatile *)WDOGB_CNT)
  59. #define bfin_read_WDOGB_CNT() bfin_read32(WDOGB_CNT)
  60. #define bfin_write_WDOGB_CNT(val) bfin_write32(WDOGB_CNT, val)
  61. #define pWDOGB_STAT ((uint32_t volatile *)WDOGB_STAT)
  62. #define bfin_read_WDOGB_STAT() bfin_read32(WDOGB_STAT)
  63. #define bfin_write_WDOGB_STAT(val) bfin_write32(WDOGB_STAT, val)
  64. #define pDMA1_TC_PER ((uint16_t volatile *)DMA1_TC_PER) /* Traffic Control Periods */
  65. #define bfin_read_DMA1_TC_PER() bfin_read16(DMA1_TC_PER)
  66. #define bfin_write_DMA1_TC_PER(val) bfin_write16(DMA1_TC_PER, val)
  67. #define pDMA1_TC_CNT ((uint16_t volatile *)DMA1_TC_CNT) /* Traffic Control Current Counts */
  68. #define bfin_read_DMA1_TC_CNT() bfin_read16(DMA1_TC_CNT)
  69. #define bfin_write_DMA1_TC_CNT(val) bfin_write16(DMA1_TC_CNT, val)
  70. #define pDMA1_0_CONFIG ((uint16_t volatile *)DMA1_0_CONFIG)
  71. #define bfin_read_DMA1_0_CONFIG() bfin_read16(DMA1_0_CONFIG)
  72. #define bfin_write_DMA1_0_CONFIG(val) bfin_write16(DMA1_0_CONFIG, val)
  73. #define pDMA1_0_NEXT_DESC_PTR ((void * volatile *)DMA1_0_NEXT_DESC_PTR)
  74. #define bfin_read_DMA1_0_NEXT_DESC_PTR() bfin_readPTR(DMA1_0_NEXT_DESC_PTR)
  75. #define bfin_write_DMA1_0_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_0_NEXT_DESC_PTR, val)
  76. #define pDMA1_0_START_ADDR ((void * volatile *)DMA1_0_START_ADDR)
  77. #define bfin_read_DMA1_0_START_ADDR() bfin_readPTR(DMA1_0_START_ADDR)
  78. #define bfin_write_DMA1_0_START_ADDR(val) bfin_writePTR(DMA1_0_START_ADDR, val)
  79. #define pDMA1_0_X_COUNT ((uint16_t volatile *)DMA1_0_X_COUNT)
  80. #define bfin_read_DMA1_0_X_COUNT() bfin_read16(DMA1_0_X_COUNT)
  81. #define bfin_write_DMA1_0_X_COUNT(val) bfin_write16(DMA1_0_X_COUNT, val)
  82. #define pDMA1_0_Y_COUNT ((uint16_t volatile *)DMA1_0_Y_COUNT)
  83. #define bfin_read_DMA1_0_Y_COUNT() bfin_read16(DMA1_0_Y_COUNT)
  84. #define bfin_write_DMA1_0_Y_COUNT(val) bfin_write16(DMA1_0_Y_COUNT, val)
  85. #define pDMA1_0_X_MODIFY ((uint16_t volatile *)DMA1_0_X_MODIFY)
  86. #define bfin_read_DMA1_0_X_MODIFY() bfin_read16(DMA1_0_X_MODIFY)
  87. #define bfin_write_DMA1_0_X_MODIFY(val) bfin_write16(DMA1_0_X_MODIFY, val)
  88. #define pDMA1_0_Y_MODIFY ((uint16_t volatile *)DMA1_0_Y_MODIFY)
  89. #define bfin_read_DMA1_0_Y_MODIFY() bfin_read16(DMA1_0_Y_MODIFY)
  90. #define bfin_write_DMA1_0_Y_MODIFY(val) bfin_write16(DMA1_0_Y_MODIFY, val)
  91. #define pDMA1_0_CURR_DESC_PTR ((void * volatile *)DMA1_0_CURR_DESC_PTR)
  92. #define bfin_read_DMA1_0_CURR_DESC_PTR() bfin_readPTR(DMA1_0_CURR_DESC_PTR)
  93. #define bfin_write_DMA1_0_CURR_DESC_PTR(val) bfin_writePTR(DMA1_0_CURR_DESC_PTR, val)
  94. #define pDMA1_0_CURR_ADDR ((void * volatile *)DMA1_0_CURR_ADDR)
  95. #define bfin_read_DMA1_0_CURR_ADDR() bfin_readPTR(DMA1_0_CURR_ADDR)
  96. #define bfin_write_DMA1_0_CURR_ADDR(val) bfin_writePTR(DMA1_0_CURR_ADDR, val)
  97. #define pDMA1_0_CURR_X_COUNT ((uint16_t volatile *)DMA1_0_CURR_X_COUNT)
  98. #define bfin_read_DMA1_0_CURR_X_COUNT() bfin_read16(DMA1_0_CURR_X_COUNT)
  99. #define bfin_write_DMA1_0_CURR_X_COUNT(val) bfin_write16(DMA1_0_CURR_X_COUNT, val)
  100. #define pDMA1_0_CURR_Y_COUNT ((uint16_t volatile *)DMA1_0_CURR_Y_COUNT)
  101. #define bfin_read_DMA1_0_CURR_Y_COUNT() bfin_read16(DMA1_0_CURR_Y_COUNT)
  102. #define bfin_write_DMA1_0_CURR_Y_COUNT(val) bfin_write16(DMA1_0_CURR_Y_COUNT, val)
  103. #define pDMA1_0_IRQ_STATUS ((uint16_t volatile *)DMA1_0_IRQ_STATUS)
  104. #define bfin_read_DMA1_0_IRQ_STATUS() bfin_read16(DMA1_0_IRQ_STATUS)
  105. #define bfin_write_DMA1_0_IRQ_STATUS(val) bfin_write16(DMA1_0_IRQ_STATUS, val)
  106. #define pDMA1_0_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_0_PERIPHERAL_MAP)
  107. #define bfin_read_DMA1_0_PERIPHERAL_MAP() bfin_read16(DMA1_0_PERIPHERAL_MAP)
  108. #define bfin_write_DMA1_0_PERIPHERAL_MAP(val) bfin_write16(DMA1_0_PERIPHERAL_MAP, val)
  109. #define pDMA1_1_CONFIG ((uint16_t volatile *)DMA1_1_CONFIG)
  110. #define bfin_read_DMA1_1_CONFIG() bfin_read16(DMA1_1_CONFIG)
  111. #define bfin_write_DMA1_1_CONFIG(val) bfin_write16(DMA1_1_CONFIG, val)
  112. #define pDMA1_1_NEXT_DESC_PTR ((void * volatile *)DMA1_1_NEXT_DESC_PTR)
  113. #define bfin_read_DMA1_1_NEXT_DESC_PTR() bfin_readPTR(DMA1_1_NEXT_DESC_PTR)
  114. #define bfin_write_DMA1_1_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_1_NEXT_DESC_PTR, val)
  115. #define pDMA1_1_START_ADDR ((void * volatile *)DMA1_1_START_ADDR)
  116. #define bfin_read_DMA1_1_START_ADDR() bfin_readPTR(DMA1_1_START_ADDR)
  117. #define bfin_write_DMA1_1_START_ADDR(val) bfin_writePTR(DMA1_1_START_ADDR, val)
  118. #define pDMA1_1_X_COUNT ((uint16_t volatile *)DMA1_1_X_COUNT)
  119. #define bfin_read_DMA1_1_X_COUNT() bfin_read16(DMA1_1_X_COUNT)
  120. #define bfin_write_DMA1_1_X_COUNT(val) bfin_write16(DMA1_1_X_COUNT, val)
  121. #define pDMA1_1_Y_COUNT ((uint16_t volatile *)DMA1_1_Y_COUNT)
  122. #define bfin_read_DMA1_1_Y_COUNT() bfin_read16(DMA1_1_Y_COUNT)
  123. #define bfin_write_DMA1_1_Y_COUNT(val) bfin_write16(DMA1_1_Y_COUNT, val)
  124. #define pDMA1_1_X_MODIFY ((uint16_t volatile *)DMA1_1_X_MODIFY)
  125. #define bfin_read_DMA1_1_X_MODIFY() bfin_read16(DMA1_1_X_MODIFY)
  126. #define bfin_write_DMA1_1_X_MODIFY(val) bfin_write16(DMA1_1_X_MODIFY, val)
  127. #define pDMA1_1_Y_MODIFY ((uint16_t volatile *)DMA1_1_Y_MODIFY)
  128. #define bfin_read_DMA1_1_Y_MODIFY() bfin_read16(DMA1_1_Y_MODIFY)
  129. #define bfin_write_DMA1_1_Y_MODIFY(val) bfin_write16(DMA1_1_Y_MODIFY, val)
  130. #define pDMA1_1_CURR_DESC_PTR ((void * volatile *)DMA1_1_CURR_DESC_PTR)
  131. #define bfin_read_DMA1_1_CURR_DESC_PTR() bfin_readPTR(DMA1_1_CURR_DESC_PTR)
  132. #define bfin_write_DMA1_1_CURR_DESC_PTR(val) bfin_writePTR(DMA1_1_CURR_DESC_PTR, val)
  133. #define pDMA1_1_CURR_ADDR ((void * volatile *)DMA1_1_CURR_ADDR)
  134. #define bfin_read_DMA1_1_CURR_ADDR() bfin_readPTR(DMA1_1_CURR_ADDR)
  135. #define bfin_write_DMA1_1_CURR_ADDR(val) bfin_writePTR(DMA1_1_CURR_ADDR, val)
  136. #define pDMA1_1_CURR_X_COUNT ((uint16_t volatile *)DMA1_1_CURR_X_COUNT)
  137. #define bfin_read_DMA1_1_CURR_X_COUNT() bfin_read16(DMA1_1_CURR_X_COUNT)
  138. #define bfin_write_DMA1_1_CURR_X_COUNT(val) bfin_write16(DMA1_1_CURR_X_COUNT, val)
  139. #define pDMA1_1_CURR_Y_COUNT ((uint16_t volatile *)DMA1_1_CURR_Y_COUNT)
  140. #define bfin_read_DMA1_1_CURR_Y_COUNT() bfin_read16(DMA1_1_CURR_Y_COUNT)
  141. #define bfin_write_DMA1_1_CURR_Y_COUNT(val) bfin_write16(DMA1_1_CURR_Y_COUNT, val)
  142. #define pDMA1_1_IRQ_STATUS ((uint16_t volatile *)DMA1_1_IRQ_STATUS)
  143. #define bfin_read_DMA1_1_IRQ_STATUS() bfin_read16(DMA1_1_IRQ_STATUS)
  144. #define bfin_write_DMA1_1_IRQ_STATUS(val) bfin_write16(DMA1_1_IRQ_STATUS, val)
  145. #define pDMA1_1_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_1_PERIPHERAL_MAP)
  146. #define bfin_read_DMA1_1_PERIPHERAL_MAP() bfin_read16(DMA1_1_PERIPHERAL_MAP)
  147. #define bfin_write_DMA1_1_PERIPHERAL_MAP(val) bfin_write16(DMA1_1_PERIPHERAL_MAP, val)
  148. #define pDMA1_2_CONFIG ((uint16_t volatile *)DMA1_2_CONFIG)
  149. #define bfin_read_DMA1_2_CONFIG() bfin_read16(DMA1_2_CONFIG)
  150. #define bfin_write_DMA1_2_CONFIG(val) bfin_write16(DMA1_2_CONFIG, val)
  151. #define pDMA1_2_NEXT_DESC_PTR ((void * volatile *)DMA1_2_NEXT_DESC_PTR)
  152. #define bfin_read_DMA1_2_NEXT_DESC_PTR() bfin_readPTR(DMA1_2_NEXT_DESC_PTR)
  153. #define bfin_write_DMA1_2_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_2_NEXT_DESC_PTR, val)
  154. #define pDMA1_2_START_ADDR ((void * volatile *)DMA1_2_START_ADDR)
  155. #define bfin_read_DMA1_2_START_ADDR() bfin_readPTR(DMA1_2_START_ADDR)
  156. #define bfin_write_DMA1_2_START_ADDR(val) bfin_writePTR(DMA1_2_START_ADDR, val)
  157. #define pDMA1_2_X_COUNT ((uint16_t volatile *)DMA1_2_X_COUNT)
  158. #define bfin_read_DMA1_2_X_COUNT() bfin_read16(DMA1_2_X_COUNT)
  159. #define bfin_write_DMA1_2_X_COUNT(val) bfin_write16(DMA1_2_X_COUNT, val)
  160. #define pDMA1_2_Y_COUNT ((uint16_t volatile *)DMA1_2_Y_COUNT)
  161. #define bfin_read_DMA1_2_Y_COUNT() bfin_read16(DMA1_2_Y_COUNT)
  162. #define bfin_write_DMA1_2_Y_COUNT(val) bfin_write16(DMA1_2_Y_COUNT, val)
  163. #define pDMA1_2_X_MODIFY ((uint16_t volatile *)DMA1_2_X_MODIFY)
  164. #define bfin_read_DMA1_2_X_MODIFY() bfin_read16(DMA1_2_X_MODIFY)
  165. #define bfin_write_DMA1_2_X_MODIFY(val) bfin_write16(DMA1_2_X_MODIFY, val)
  166. #define pDMA1_2_Y_MODIFY ((uint16_t volatile *)DMA1_2_Y_MODIFY)
  167. #define bfin_read_DMA1_2_Y_MODIFY() bfin_read16(DMA1_2_Y_MODIFY)
  168. #define bfin_write_DMA1_2_Y_MODIFY(val) bfin_write16(DMA1_2_Y_MODIFY, val)
  169. #define pDMA1_2_CURR_DESC_PTR ((void * volatile *)DMA1_2_CURR_DESC_PTR)
  170. #define bfin_read_DMA1_2_CURR_DESC_PTR() bfin_readPTR(DMA1_2_CURR_DESC_PTR)
  171. #define bfin_write_DMA1_2_CURR_DESC_PTR(val) bfin_writePTR(DMA1_2_CURR_DESC_PTR, val)
  172. #define pDMA1_2_CURR_ADDR ((void * volatile *)DMA1_2_CURR_ADDR)
  173. #define bfin_read_DMA1_2_CURR_ADDR() bfin_readPTR(DMA1_2_CURR_ADDR)
  174. #define bfin_write_DMA1_2_CURR_ADDR(val) bfin_writePTR(DMA1_2_CURR_ADDR, val)
  175. #define pDMA1_2_CURR_X_COUNT ((uint16_t volatile *)DMA1_2_CURR_X_COUNT)
  176. #define bfin_read_DMA1_2_CURR_X_COUNT() bfin_read16(DMA1_2_CURR_X_COUNT)
  177. #define bfin_write_DMA1_2_CURR_X_COUNT(val) bfin_write16(DMA1_2_CURR_X_COUNT, val)
  178. #define pDMA1_2_CURR_Y_COUNT ((uint16_t volatile *)DMA1_2_CURR_Y_COUNT)
  179. #define bfin_read_DMA1_2_CURR_Y_COUNT() bfin_read16(DMA1_2_CURR_Y_COUNT)
  180. #define bfin_write_DMA1_2_CURR_Y_COUNT(val) bfin_write16(DMA1_2_CURR_Y_COUNT, val)
  181. #define pDMA1_2_IRQ_STATUS ((uint16_t volatile *)DMA1_2_IRQ_STATUS)
  182. #define bfin_read_DMA1_2_IRQ_STATUS() bfin_read16(DMA1_2_IRQ_STATUS)
  183. #define bfin_write_DMA1_2_IRQ_STATUS(val) bfin_write16(DMA1_2_IRQ_STATUS, val)
  184. #define pDMA1_2_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_2_PERIPHERAL_MAP)
  185. #define bfin_read_DMA1_2_PERIPHERAL_MAP() bfin_read16(DMA1_2_PERIPHERAL_MAP)
  186. #define bfin_write_DMA1_2_PERIPHERAL_MAP(val) bfin_write16(DMA1_2_PERIPHERAL_MAP, val)
  187. #define pDMA1_3_CONFIG ((uint16_t volatile *)DMA1_3_CONFIG)
  188. #define bfin_read_DMA1_3_CONFIG() bfin_read16(DMA1_3_CONFIG)
  189. #define bfin_write_DMA1_3_CONFIG(val) bfin_write16(DMA1_3_CONFIG, val)
  190. #define pDMA1_3_NEXT_DESC_PTR ((void * volatile *)DMA1_3_NEXT_DESC_PTR)
  191. #define bfin_read_DMA1_3_NEXT_DESC_PTR() bfin_readPTR(DMA1_3_NEXT_DESC_PTR)
  192. #define bfin_write_DMA1_3_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_3_NEXT_DESC_PTR, val)
  193. #define pDMA1_3_START_ADDR ((void * volatile *)DMA1_3_START_ADDR)
  194. #define bfin_read_DMA1_3_START_ADDR() bfin_readPTR(DMA1_3_START_ADDR)
  195. #define bfin_write_DMA1_3_START_ADDR(val) bfin_writePTR(DMA1_3_START_ADDR, val)
  196. #define pDMA1_3_X_COUNT ((uint16_t volatile *)DMA1_3_X_COUNT)
  197. #define bfin_read_DMA1_3_X_COUNT() bfin_read16(DMA1_3_X_COUNT)
  198. #define bfin_write_DMA1_3_X_COUNT(val) bfin_write16(DMA1_3_X_COUNT, val)
  199. #define pDMA1_3_Y_COUNT ((uint16_t volatile *)DMA1_3_Y_COUNT)
  200. #define bfin_read_DMA1_3_Y_COUNT() bfin_read16(DMA1_3_Y_COUNT)
  201. #define bfin_write_DMA1_3_Y_COUNT(val) bfin_write16(DMA1_3_Y_COUNT, val)
  202. #define pDMA1_3_X_MODIFY ((uint16_t volatile *)DMA1_3_X_MODIFY)
  203. #define bfin_read_DMA1_3_X_MODIFY() bfin_read16(DMA1_3_X_MODIFY)
  204. #define bfin_write_DMA1_3_X_MODIFY(val) bfin_write16(DMA1_3_X_MODIFY, val)
  205. #define pDMA1_3_Y_MODIFY ((uint16_t volatile *)DMA1_3_Y_MODIFY)
  206. #define bfin_read_DMA1_3_Y_MODIFY() bfin_read16(DMA1_3_Y_MODIFY)
  207. #define bfin_write_DMA1_3_Y_MODIFY(val) bfin_write16(DMA1_3_Y_MODIFY, val)
  208. #define pDMA1_3_CURR_DESC_PTR ((void * volatile *)DMA1_3_CURR_DESC_PTR)
  209. #define bfin_read_DMA1_3_CURR_DESC_PTR() bfin_readPTR(DMA1_3_CURR_DESC_PTR)
  210. #define bfin_write_DMA1_3_CURR_DESC_PTR(val) bfin_writePTR(DMA1_3_CURR_DESC_PTR, val)
  211. #define pDMA1_3_CURR_ADDR ((void * volatile *)DMA1_3_CURR_ADDR)
  212. #define bfin_read_DMA1_3_CURR_ADDR() bfin_readPTR(DMA1_3_CURR_ADDR)
  213. #define bfin_write_DMA1_3_CURR_ADDR(val) bfin_writePTR(DMA1_3_CURR_ADDR, val)
  214. #define pDMA1_3_CURR_X_COUNT ((uint16_t volatile *)DMA1_3_CURR_X_COUNT)
  215. #define bfin_read_DMA1_3_CURR_X_COUNT() bfin_read16(DMA1_3_CURR_X_COUNT)
  216. #define bfin_write_DMA1_3_CURR_X_COUNT(val) bfin_write16(DMA1_3_CURR_X_COUNT, val)
  217. #define pDMA1_3_CURR_Y_COUNT ((uint16_t volatile *)DMA1_3_CURR_Y_COUNT)
  218. #define bfin_read_DMA1_3_CURR_Y_COUNT() bfin_read16(DMA1_3_CURR_Y_COUNT)
  219. #define bfin_write_DMA1_3_CURR_Y_COUNT(val) bfin_write16(DMA1_3_CURR_Y_COUNT, val)
  220. #define pDMA1_3_IRQ_STATUS ((uint16_t volatile *)DMA1_3_IRQ_STATUS)
  221. #define bfin_read_DMA1_3_IRQ_STATUS() bfin_read16(DMA1_3_IRQ_STATUS)
  222. #define bfin_write_DMA1_3_IRQ_STATUS(val) bfin_write16(DMA1_3_IRQ_STATUS, val)
  223. #define pDMA1_3_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_3_PERIPHERAL_MAP)
  224. #define bfin_read_DMA1_3_PERIPHERAL_MAP() bfin_read16(DMA1_3_PERIPHERAL_MAP)
  225. #define bfin_write_DMA1_3_PERIPHERAL_MAP(val) bfin_write16(DMA1_3_PERIPHERAL_MAP, val)
  226. #define pDMA1_4_CONFIG ((uint16_t volatile *)DMA1_4_CONFIG)
  227. #define bfin_read_DMA1_4_CONFIG() bfin_read16(DMA1_4_CONFIG)
  228. #define bfin_write_DMA1_4_CONFIG(val) bfin_write16(DMA1_4_CONFIG, val)
  229. #define pDMA1_4_NEXT_DESC_PTR ((void * volatile *)DMA1_4_NEXT_DESC_PTR)
  230. #define bfin_read_DMA1_4_NEXT_DESC_PTR() bfin_readPTR(DMA1_4_NEXT_DESC_PTR)
  231. #define bfin_write_DMA1_4_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_4_NEXT_DESC_PTR, val)
  232. #define pDMA1_4_START_ADDR ((void * volatile *)DMA1_4_START_ADDR)
  233. #define bfin_read_DMA1_4_START_ADDR() bfin_readPTR(DMA1_4_START_ADDR)
  234. #define bfin_write_DMA1_4_START_ADDR(val) bfin_writePTR(DMA1_4_START_ADDR, val)
  235. #define pDMA1_4_X_COUNT ((uint16_t volatile *)DMA1_4_X_COUNT)
  236. #define bfin_read_DMA1_4_X_COUNT() bfin_read16(DMA1_4_X_COUNT)
  237. #define bfin_write_DMA1_4_X_COUNT(val) bfin_write16(DMA1_4_X_COUNT, val)
  238. #define pDMA1_4_Y_COUNT ((uint16_t volatile *)DMA1_4_Y_COUNT)
  239. #define bfin_read_DMA1_4_Y_COUNT() bfin_read16(DMA1_4_Y_COUNT)
  240. #define bfin_write_DMA1_4_Y_COUNT(val) bfin_write16(DMA1_4_Y_COUNT, val)
  241. #define pDMA1_4_X_MODIFY ((uint16_t volatile *)DMA1_4_X_MODIFY)
  242. #define bfin_read_DMA1_4_X_MODIFY() bfin_read16(DMA1_4_X_MODIFY)
  243. #define bfin_write_DMA1_4_X_MODIFY(val) bfin_write16(DMA1_4_X_MODIFY, val)
  244. #define pDMA1_4_Y_MODIFY ((uint16_t volatile *)DMA1_4_Y_MODIFY)
  245. #define bfin_read_DMA1_4_Y_MODIFY() bfin_read16(DMA1_4_Y_MODIFY)
  246. #define bfin_write_DMA1_4_Y_MODIFY(val) bfin_write16(DMA1_4_Y_MODIFY, val)
  247. #define pDMA1_4_CURR_DESC_PTR ((void * volatile *)DMA1_4_CURR_DESC_PTR)
  248. #define bfin_read_DMA1_4_CURR_DESC_PTR() bfin_readPTR(DMA1_4_CURR_DESC_PTR)
  249. #define bfin_write_DMA1_4_CURR_DESC_PTR(val) bfin_writePTR(DMA1_4_CURR_DESC_PTR, val)
  250. #define pDMA1_4_CURR_ADDR ((void * volatile *)DMA1_4_CURR_ADDR)
  251. #define bfin_read_DMA1_4_CURR_ADDR() bfin_readPTR(DMA1_4_CURR_ADDR)
  252. #define bfin_write_DMA1_4_CURR_ADDR(val) bfin_writePTR(DMA1_4_CURR_ADDR, val)
  253. #define pDMA1_4_CURR_X_COUNT ((uint16_t volatile *)DMA1_4_CURR_X_COUNT)
  254. #define bfin_read_DMA1_4_CURR_X_COUNT() bfin_read16(DMA1_4_CURR_X_COUNT)
  255. #define bfin_write_DMA1_4_CURR_X_COUNT(val) bfin_write16(DMA1_4_CURR_X_COUNT, val)
  256. #define pDMA1_4_CURR_Y_COUNT ((uint16_t volatile *)DMA1_4_CURR_Y_COUNT)
  257. #define bfin_read_DMA1_4_CURR_Y_COUNT() bfin_read16(DMA1_4_CURR_Y_COUNT)
  258. #define bfin_write_DMA1_4_CURR_Y_COUNT(val) bfin_write16(DMA1_4_CURR_Y_COUNT, val)
  259. #define pDMA1_4_IRQ_STATUS ((uint16_t volatile *)DMA1_4_IRQ_STATUS)
  260. #define bfin_read_DMA1_4_IRQ_STATUS() bfin_read16(DMA1_4_IRQ_STATUS)
  261. #define bfin_write_DMA1_4_IRQ_STATUS(val) bfin_write16(DMA1_4_IRQ_STATUS, val)
  262. #define pDMA1_4_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_4_PERIPHERAL_MAP)
  263. #define bfin_read_DMA1_4_PERIPHERAL_MAP() bfin_read16(DMA1_4_PERIPHERAL_MAP)
  264. #define bfin_write_DMA1_4_PERIPHERAL_MAP(val) bfin_write16(DMA1_4_PERIPHERAL_MAP, val)
  265. #define pDMA1_5_CONFIG ((uint16_t volatile *)DMA1_5_CONFIG)
  266. #define bfin_read_DMA1_5_CONFIG() bfin_read16(DMA1_5_CONFIG)
  267. #define bfin_write_DMA1_5_CONFIG(val) bfin_write16(DMA1_5_CONFIG, val)
  268. #define pDMA1_5_NEXT_DESC_PTR ((void * volatile *)DMA1_5_NEXT_DESC_PTR)
  269. #define bfin_read_DMA1_5_NEXT_DESC_PTR() bfin_readPTR(DMA1_5_NEXT_DESC_PTR)
  270. #define bfin_write_DMA1_5_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_5_NEXT_DESC_PTR, val)
  271. #define pDMA1_5_START_ADDR ((void * volatile *)DMA1_5_START_ADDR)
  272. #define bfin_read_DMA1_5_START_ADDR() bfin_readPTR(DMA1_5_START_ADDR)
  273. #define bfin_write_DMA1_5_START_ADDR(val) bfin_writePTR(DMA1_5_START_ADDR, val)
  274. #define pDMA1_5_X_COUNT ((uint16_t volatile *)DMA1_5_X_COUNT)
  275. #define bfin_read_DMA1_5_X_COUNT() bfin_read16(DMA1_5_X_COUNT)
  276. #define bfin_write_DMA1_5_X_COUNT(val) bfin_write16(DMA1_5_X_COUNT, val)
  277. #define pDMA1_5_Y_COUNT ((uint16_t volatile *)DMA1_5_Y_COUNT)
  278. #define bfin_read_DMA1_5_Y_COUNT() bfin_read16(DMA1_5_Y_COUNT)
  279. #define bfin_write_DMA1_5_Y_COUNT(val) bfin_write16(DMA1_5_Y_COUNT, val)
  280. #define pDMA1_5_X_MODIFY ((uint16_t volatile *)DMA1_5_X_MODIFY)
  281. #define bfin_read_DMA1_5_X_MODIFY() bfin_read16(DMA1_5_X_MODIFY)
  282. #define bfin_write_DMA1_5_X_MODIFY(val) bfin_write16(DMA1_5_X_MODIFY, val)
  283. #define pDMA1_5_Y_MODIFY ((uint16_t volatile *)DMA1_5_Y_MODIFY)
  284. #define bfin_read_DMA1_5_Y_MODIFY() bfin_read16(DMA1_5_Y_MODIFY)
  285. #define bfin_write_DMA1_5_Y_MODIFY(val) bfin_write16(DMA1_5_Y_MODIFY, val)
  286. #define pDMA1_5_CURR_DESC_PTR ((void * volatile *)DMA1_5_CURR_DESC_PTR)
  287. #define bfin_read_DMA1_5_CURR_DESC_PTR() bfin_readPTR(DMA1_5_CURR_DESC_PTR)
  288. #define bfin_write_DMA1_5_CURR_DESC_PTR(val) bfin_writePTR(DMA1_5_CURR_DESC_PTR, val)
  289. #define pDMA1_5_CURR_ADDR ((void * volatile *)DMA1_5_CURR_ADDR)
  290. #define bfin_read_DMA1_5_CURR_ADDR() bfin_readPTR(DMA1_5_CURR_ADDR)
  291. #define bfin_write_DMA1_5_CURR_ADDR(val) bfin_writePTR(DMA1_5_CURR_ADDR, val)
  292. #define pDMA1_5_CURR_X_COUNT ((uint16_t volatile *)DMA1_5_CURR_X_COUNT)
  293. #define bfin_read_DMA1_5_CURR_X_COUNT() bfin_read16(DMA1_5_CURR_X_COUNT)
  294. #define bfin_write_DMA1_5_CURR_X_COUNT(val) bfin_write16(DMA1_5_CURR_X_COUNT, val)
  295. #define pDMA1_5_CURR_Y_COUNT ((uint16_t volatile *)DMA1_5_CURR_Y_COUNT)
  296. #define bfin_read_DMA1_5_CURR_Y_COUNT() bfin_read16(DMA1_5_CURR_Y_COUNT)
  297. #define bfin_write_DMA1_5_CURR_Y_COUNT(val) bfin_write16(DMA1_5_CURR_Y_COUNT, val)
  298. #define pDMA1_5_IRQ_STATUS ((uint16_t volatile *)DMA1_5_IRQ_STATUS)
  299. #define bfin_read_DMA1_5_IRQ_STATUS() bfin_read16(DMA1_5_IRQ_STATUS)
  300. #define bfin_write_DMA1_5_IRQ_STATUS(val) bfin_write16(DMA1_5_IRQ_STATUS, val)
  301. #define pDMA1_5_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_5_PERIPHERAL_MAP)
  302. #define bfin_read_DMA1_5_PERIPHERAL_MAP() bfin_read16(DMA1_5_PERIPHERAL_MAP)
  303. #define bfin_write_DMA1_5_PERIPHERAL_MAP(val) bfin_write16(DMA1_5_PERIPHERAL_MAP, val)
  304. #define pDMA1_6_CONFIG ((uint16_t volatile *)DMA1_6_CONFIG)
  305. #define bfin_read_DMA1_6_CONFIG() bfin_read16(DMA1_6_CONFIG)
  306. #define bfin_write_DMA1_6_CONFIG(val) bfin_write16(DMA1_6_CONFIG, val)
  307. #define pDMA1_6_NEXT_DESC_PTR ((void * volatile *)DMA1_6_NEXT_DESC_PTR)
  308. #define bfin_read_DMA1_6_NEXT_DESC_PTR() bfin_readPTR(DMA1_6_NEXT_DESC_PTR)
  309. #define bfin_write_DMA1_6_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_6_NEXT_DESC_PTR, val)
  310. #define pDMA1_6_START_ADDR ((void * volatile *)DMA1_6_START_ADDR)
  311. #define bfin_read_DMA1_6_START_ADDR() bfin_readPTR(DMA1_6_START_ADDR)
  312. #define bfin_write_DMA1_6_START_ADDR(val) bfin_writePTR(DMA1_6_START_ADDR, val)
  313. #define pDMA1_6_X_COUNT ((uint16_t volatile *)DMA1_6_X_COUNT)
  314. #define bfin_read_DMA1_6_X_COUNT() bfin_read16(DMA1_6_X_COUNT)
  315. #define bfin_write_DMA1_6_X_COUNT(val) bfin_write16(DMA1_6_X_COUNT, val)
  316. #define pDMA1_6_Y_COUNT ((uint16_t volatile *)DMA1_6_Y_COUNT)
  317. #define bfin_read_DMA1_6_Y_COUNT() bfin_read16(DMA1_6_Y_COUNT)
  318. #define bfin_write_DMA1_6_Y_COUNT(val) bfin_write16(DMA1_6_Y_COUNT, val)
  319. #define pDMA1_6_X_MODIFY ((uint16_t volatile *)DMA1_6_X_MODIFY)
  320. #define bfin_read_DMA1_6_X_MODIFY() bfin_read16(DMA1_6_X_MODIFY)
  321. #define bfin_write_DMA1_6_X_MODIFY(val) bfin_write16(DMA1_6_X_MODIFY, val)
  322. #define pDMA1_6_Y_MODIFY ((uint16_t volatile *)DMA1_6_Y_MODIFY)
  323. #define bfin_read_DMA1_6_Y_MODIFY() bfin_read16(DMA1_6_Y_MODIFY)
  324. #define bfin_write_DMA1_6_Y_MODIFY(val) bfin_write16(DMA1_6_Y_MODIFY, val)
  325. #define pDMA1_6_CURR_DESC_PTR ((void * volatile *)DMA1_6_CURR_DESC_PTR)
  326. #define bfin_read_DMA1_6_CURR_DESC_PTR() bfin_readPTR(DMA1_6_CURR_DESC_PTR)
  327. #define bfin_write_DMA1_6_CURR_DESC_PTR(val) bfin_writePTR(DMA1_6_CURR_DESC_PTR, val)
  328. #define pDMA1_6_CURR_ADDR ((void * volatile *)DMA1_6_CURR_ADDR)
  329. #define bfin_read_DMA1_6_CURR_ADDR() bfin_readPTR(DMA1_6_CURR_ADDR)
  330. #define bfin_write_DMA1_6_CURR_ADDR(val) bfin_writePTR(DMA1_6_CURR_ADDR, val)
  331. #define pDMA1_6_CURR_X_COUNT ((uint16_t volatile *)DMA1_6_CURR_X_COUNT)
  332. #define bfin_read_DMA1_6_CURR_X_COUNT() bfin_read16(DMA1_6_CURR_X_COUNT)
  333. #define bfin_write_DMA1_6_CURR_X_COUNT(val) bfin_write16(DMA1_6_CURR_X_COUNT, val)
  334. #define pDMA1_6_CURR_Y_COUNT ((uint16_t volatile *)DMA1_6_CURR_Y_COUNT)
  335. #define bfin_read_DMA1_6_CURR_Y_COUNT() bfin_read16(DMA1_6_CURR_Y_COUNT)
  336. #define bfin_write_DMA1_6_CURR_Y_COUNT(val) bfin_write16(DMA1_6_CURR_Y_COUNT, val)
  337. #define pDMA1_6_IRQ_STATUS ((uint16_t volatile *)DMA1_6_IRQ_STATUS)
  338. #define bfin_read_DMA1_6_IRQ_STATUS() bfin_read16(DMA1_6_IRQ_STATUS)
  339. #define bfin_write_DMA1_6_IRQ_STATUS(val) bfin_write16(DMA1_6_IRQ_STATUS, val)
  340. #define pDMA1_6_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_6_PERIPHERAL_MAP)
  341. #define bfin_read_DMA1_6_PERIPHERAL_MAP() bfin_read16(DMA1_6_PERIPHERAL_MAP)
  342. #define bfin_write_DMA1_6_PERIPHERAL_MAP(val) bfin_write16(DMA1_6_PERIPHERAL_MAP, val)
  343. #define pDMA1_7_CONFIG ((uint16_t volatile *)DMA1_7_CONFIG)
  344. #define bfin_read_DMA1_7_CONFIG() bfin_read16(DMA1_7_CONFIG)
  345. #define bfin_write_DMA1_7_CONFIG(val) bfin_write16(DMA1_7_CONFIG, val)
  346. #define pDMA1_7_NEXT_DESC_PTR ((void * volatile *)DMA1_7_NEXT_DESC_PTR)
  347. #define bfin_read_DMA1_7_NEXT_DESC_PTR() bfin_readPTR(DMA1_7_NEXT_DESC_PTR)
  348. #define bfin_write_DMA1_7_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_7_NEXT_DESC_PTR, val)
  349. #define pDMA1_7_START_ADDR ((void * volatile *)DMA1_7_START_ADDR)
  350. #define bfin_read_DMA1_7_START_ADDR() bfin_readPTR(DMA1_7_START_ADDR)
  351. #define bfin_write_DMA1_7_START_ADDR(val) bfin_writePTR(DMA1_7_START_ADDR, val)
  352. #define pDMA1_7_X_COUNT ((uint16_t volatile *)DMA1_7_X_COUNT)
  353. #define bfin_read_DMA1_7_X_COUNT() bfin_read16(DMA1_7_X_COUNT)
  354. #define bfin_write_DMA1_7_X_COUNT(val) bfin_write16(DMA1_7_X_COUNT, val)
  355. #define pDMA1_7_Y_COUNT ((uint16_t volatile *)DMA1_7_Y_COUNT)
  356. #define bfin_read_DMA1_7_Y_COUNT() bfin_read16(DMA1_7_Y_COUNT)
  357. #define bfin_write_DMA1_7_Y_COUNT(val) bfin_write16(DMA1_7_Y_COUNT, val)
  358. #define pDMA1_7_X_MODIFY ((uint16_t volatile *)DMA1_7_X_MODIFY)
  359. #define bfin_read_DMA1_7_X_MODIFY() bfin_read16(DMA1_7_X_MODIFY)
  360. #define bfin_write_DMA1_7_X_MODIFY(val) bfin_write16(DMA1_7_X_MODIFY, val)
  361. #define pDMA1_7_Y_MODIFY ((uint16_t volatile *)DMA1_7_Y_MODIFY)
  362. #define bfin_read_DMA1_7_Y_MODIFY() bfin_read16(DMA1_7_Y_MODIFY)
  363. #define bfin_write_DMA1_7_Y_MODIFY(val) bfin_write16(DMA1_7_Y_MODIFY, val)
  364. #define pDMA1_7_CURR_DESC_PTR ((void * volatile *)DMA1_7_CURR_DESC_PTR)
  365. #define bfin_read_DMA1_7_CURR_DESC_PTR() bfin_readPTR(DMA1_7_CURR_DESC_PTR)
  366. #define bfin_write_DMA1_7_CURR_DESC_PTR(val) bfin_writePTR(DMA1_7_CURR_DESC_PTR, val)
  367. #define pDMA1_7_CURR_ADDR ((void * volatile *)DMA1_7_CURR_ADDR)
  368. #define bfin_read_DMA1_7_CURR_ADDR() bfin_readPTR(DMA1_7_CURR_ADDR)
  369. #define bfin_write_DMA1_7_CURR_ADDR(val) bfin_writePTR(DMA1_7_CURR_ADDR, val)
  370. #define pDMA1_7_CURR_X_COUNT ((uint16_t volatile *)DMA1_7_CURR_X_COUNT)
  371. #define bfin_read_DMA1_7_CURR_X_COUNT() bfin_read16(DMA1_7_CURR_X_COUNT)
  372. #define bfin_write_DMA1_7_CURR_X_COUNT(val) bfin_write16(DMA1_7_CURR_X_COUNT, val)
  373. #define pDMA1_7_CURR_Y_COUNT ((uint16_t volatile *)DMA1_7_CURR_Y_COUNT)
  374. #define bfin_read_DMA1_7_CURR_Y_COUNT() bfin_read16(DMA1_7_CURR_Y_COUNT)
  375. #define bfin_write_DMA1_7_CURR_Y_COUNT(val) bfin_write16(DMA1_7_CURR_Y_COUNT, val)
  376. #define pDMA1_7_IRQ_STATUS ((uint16_t volatile *)DMA1_7_IRQ_STATUS)
  377. #define bfin_read_DMA1_7_IRQ_STATUS() bfin_read16(DMA1_7_IRQ_STATUS)
  378. #define bfin_write_DMA1_7_IRQ_STATUS(val) bfin_write16(DMA1_7_IRQ_STATUS, val)
  379. #define pDMA1_7_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_7_PERIPHERAL_MAP)
  380. #define bfin_read_DMA1_7_PERIPHERAL_MAP() bfin_read16(DMA1_7_PERIPHERAL_MAP)
  381. #define bfin_write_DMA1_7_PERIPHERAL_MAP(val) bfin_write16(DMA1_7_PERIPHERAL_MAP, val)
  382. #define pDMA1_8_CONFIG ((uint16_t volatile *)DMA1_8_CONFIG)
  383. #define bfin_read_DMA1_8_CONFIG() bfin_read16(DMA1_8_CONFIG)
  384. #define bfin_write_DMA1_8_CONFIG(val) bfin_write16(DMA1_8_CONFIG, val)
  385. #define pDMA1_8_NEXT_DESC_PTR ((void * volatile *)DMA1_8_NEXT_DESC_PTR)
  386. #define bfin_read_DMA1_8_NEXT_DESC_PTR() bfin_readPTR(DMA1_8_NEXT_DESC_PTR)
  387. #define bfin_write_DMA1_8_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_8_NEXT_DESC_PTR, val)
  388. #define pDMA1_8_START_ADDR ((void * volatile *)DMA1_8_START_ADDR)
  389. #define bfin_read_DMA1_8_START_ADDR() bfin_readPTR(DMA1_8_START_ADDR)
  390. #define bfin_write_DMA1_8_START_ADDR(val) bfin_writePTR(DMA1_8_START_ADDR, val)
  391. #define pDMA1_8_X_COUNT ((uint16_t volatile *)DMA1_8_X_COUNT)
  392. #define bfin_read_DMA1_8_X_COUNT() bfin_read16(DMA1_8_X_COUNT)
  393. #define bfin_write_DMA1_8_X_COUNT(val) bfin_write16(DMA1_8_X_COUNT, val)
  394. #define pDMA1_8_Y_COUNT ((uint16_t volatile *)DMA1_8_Y_COUNT)
  395. #define bfin_read_DMA1_8_Y_COUNT() bfin_read16(DMA1_8_Y_COUNT)
  396. #define bfin_write_DMA1_8_Y_COUNT(val) bfin_write16(DMA1_8_Y_COUNT, val)
  397. #define pDMA1_8_X_MODIFY ((uint16_t volatile *)DMA1_8_X_MODIFY)
  398. #define bfin_read_DMA1_8_X_MODIFY() bfin_read16(DMA1_8_X_MODIFY)
  399. #define bfin_write_DMA1_8_X_MODIFY(val) bfin_write16(DMA1_8_X_MODIFY, val)
  400. #define pDMA1_8_Y_MODIFY ((uint16_t volatile *)DMA1_8_Y_MODIFY)
  401. #define bfin_read_DMA1_8_Y_MODIFY() bfin_read16(DMA1_8_Y_MODIFY)
  402. #define bfin_write_DMA1_8_Y_MODIFY(val) bfin_write16(DMA1_8_Y_MODIFY, val)
  403. #define pDMA1_8_CURR_DESC_PTR ((void * volatile *)DMA1_8_CURR_DESC_PTR)
  404. #define bfin_read_DMA1_8_CURR_DESC_PTR() bfin_readPTR(DMA1_8_CURR_DESC_PTR)
  405. #define bfin_write_DMA1_8_CURR_DESC_PTR(val) bfin_writePTR(DMA1_8_CURR_DESC_PTR, val)
  406. #define pDMA1_8_CURR_ADDR ((void * volatile *)DMA1_8_CURR_ADDR)
  407. #define bfin_read_DMA1_8_CURR_ADDR() bfin_readPTR(DMA1_8_CURR_ADDR)
  408. #define bfin_write_DMA1_8_CURR_ADDR(val) bfin_writePTR(DMA1_8_CURR_ADDR, val)
  409. #define pDMA1_8_CURR_X_COUNT ((uint16_t volatile *)DMA1_8_CURR_X_COUNT)
  410. #define bfin_read_DMA1_8_CURR_X_COUNT() bfin_read16(DMA1_8_CURR_X_COUNT)
  411. #define bfin_write_DMA1_8_CURR_X_COUNT(val) bfin_write16(DMA1_8_CURR_X_COUNT, val)
  412. #define pDMA1_8_CURR_Y_COUNT ((uint16_t volatile *)DMA1_8_CURR_Y_COUNT)
  413. #define bfin_read_DMA1_8_CURR_Y_COUNT() bfin_read16(DMA1_8_CURR_Y_COUNT)
  414. #define bfin_write_DMA1_8_CURR_Y_COUNT(val) bfin_write16(DMA1_8_CURR_Y_COUNT, val)
  415. #define pDMA1_8_IRQ_STATUS ((uint16_t volatile *)DMA1_8_IRQ_STATUS)
  416. #define bfin_read_DMA1_8_IRQ_STATUS() bfin_read16(DMA1_8_IRQ_STATUS)
  417. #define bfin_write_DMA1_8_IRQ_STATUS(val) bfin_write16(DMA1_8_IRQ_STATUS, val)
  418. #define pDMA1_8_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_8_PERIPHERAL_MAP)
  419. #define bfin_read_DMA1_8_PERIPHERAL_MAP() bfin_read16(DMA1_8_PERIPHERAL_MAP)
  420. #define bfin_write_DMA1_8_PERIPHERAL_MAP(val) bfin_write16(DMA1_8_PERIPHERAL_MAP, val)
  421. #define pDMA1_9_CONFIG ((uint16_t volatile *)DMA1_9_CONFIG)
  422. #define bfin_read_DMA1_9_CONFIG() bfin_read16(DMA1_9_CONFIG)
  423. #define bfin_write_DMA1_9_CONFIG(val) bfin_write16(DMA1_9_CONFIG, val)
  424. #define pDMA1_9_NEXT_DESC_PTR ((void * volatile *)DMA1_9_NEXT_DESC_PTR)
  425. #define bfin_read_DMA1_9_NEXT_DESC_PTR() bfin_readPTR(DMA1_9_NEXT_DESC_PTR)
  426. #define bfin_write_DMA1_9_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_9_NEXT_DESC_PTR, val)
  427. #define pDMA1_9_START_ADDR ((void * volatile *)DMA1_9_START_ADDR)
  428. #define bfin_read_DMA1_9_START_ADDR() bfin_readPTR(DMA1_9_START_ADDR)
  429. #define bfin_write_DMA1_9_START_ADDR(val) bfin_writePTR(DMA1_9_START_ADDR, val)
  430. #define pDMA1_9_X_COUNT ((uint16_t volatile *)DMA1_9_X_COUNT)
  431. #define bfin_read_DMA1_9_X_COUNT() bfin_read16(DMA1_9_X_COUNT)
  432. #define bfin_write_DMA1_9_X_COUNT(val) bfin_write16(DMA1_9_X_COUNT, val)
  433. #define pDMA1_9_Y_COUNT ((uint16_t volatile *)DMA1_9_Y_COUNT)
  434. #define bfin_read_DMA1_9_Y_COUNT() bfin_read16(DMA1_9_Y_COUNT)
  435. #define bfin_write_DMA1_9_Y_COUNT(val) bfin_write16(DMA1_9_Y_COUNT, val)
  436. #define pDMA1_9_X_MODIFY ((uint16_t volatile *)DMA1_9_X_MODIFY)
  437. #define bfin_read_DMA1_9_X_MODIFY() bfin_read16(DMA1_9_X_MODIFY)
  438. #define bfin_write_DMA1_9_X_MODIFY(val) bfin_write16(DMA1_9_X_MODIFY, val)
  439. #define pDMA1_9_Y_MODIFY ((uint16_t volatile *)DMA1_9_Y_MODIFY)
  440. #define bfin_read_DMA1_9_Y_MODIFY() bfin_read16(DMA1_9_Y_MODIFY)
  441. #define bfin_write_DMA1_9_Y_MODIFY(val) bfin_write16(DMA1_9_Y_MODIFY, val)
  442. #define pDMA1_9_CURR_DESC_PTR ((void * volatile *)DMA1_9_CURR_DESC_PTR)
  443. #define bfin_read_DMA1_9_CURR_DESC_PTR() bfin_readPTR(DMA1_9_CURR_DESC_PTR)
  444. #define bfin_write_DMA1_9_CURR_DESC_PTR(val) bfin_writePTR(DMA1_9_CURR_DESC_PTR, val)
  445. #define pDMA1_9_CURR_ADDR ((void * volatile *)DMA1_9_CURR_ADDR)
  446. #define bfin_read_DMA1_9_CURR_ADDR() bfin_readPTR(DMA1_9_CURR_ADDR)
  447. #define bfin_write_DMA1_9_CURR_ADDR(val) bfin_writePTR(DMA1_9_CURR_ADDR, val)
  448. #define pDMA1_9_CURR_X_COUNT ((uint16_t volatile *)DMA1_9_CURR_X_COUNT)
  449. #define bfin_read_DMA1_9_CURR_X_COUNT() bfin_read16(DMA1_9_CURR_X_COUNT)
  450. #define bfin_write_DMA1_9_CURR_X_COUNT(val) bfin_write16(DMA1_9_CURR_X_COUNT, val)
  451. #define pDMA1_9_CURR_Y_COUNT ((uint16_t volatile *)DMA1_9_CURR_Y_COUNT)
  452. #define bfin_read_DMA1_9_CURR_Y_COUNT() bfin_read16(DMA1_9_CURR_Y_COUNT)
  453. #define bfin_write_DMA1_9_CURR_Y_COUNT(val) bfin_write16(DMA1_9_CURR_Y_COUNT, val)
  454. #define pDMA1_9_IRQ_STATUS ((uint16_t volatile *)DMA1_9_IRQ_STATUS)
  455. #define bfin_read_DMA1_9_IRQ_STATUS() bfin_read16(DMA1_9_IRQ_STATUS)
  456. #define bfin_write_DMA1_9_IRQ_STATUS(val) bfin_write16(DMA1_9_IRQ_STATUS, val)
  457. #define pDMA1_9_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_9_PERIPHERAL_MAP)
  458. #define bfin_read_DMA1_9_PERIPHERAL_MAP() bfin_read16(DMA1_9_PERIPHERAL_MAP)
  459. #define bfin_write_DMA1_9_PERIPHERAL_MAP(val) bfin_write16(DMA1_9_PERIPHERAL_MAP, val)
  460. #define pDMA1_10_CONFIG ((uint16_t volatile *)DMA1_10_CONFIG)
  461. #define bfin_read_DMA1_10_CONFIG() bfin_read16(DMA1_10_CONFIG)
  462. #define bfin_write_DMA1_10_CONFIG(val) bfin_write16(DMA1_10_CONFIG, val)
  463. #define pDMA1_10_NEXT_DESC_PTR ((void * volatile *)DMA1_10_NEXT_DESC_PTR)
  464. #define bfin_read_DMA1_10_NEXT_DESC_PTR() bfin_readPTR(DMA1_10_NEXT_DESC_PTR)
  465. #define bfin_write_DMA1_10_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_10_NEXT_DESC_PTR, val)
  466. #define pDMA1_10_START_ADDR ((void * volatile *)DMA1_10_START_ADDR)
  467. #define bfin_read_DMA1_10_START_ADDR() bfin_readPTR(DMA1_10_START_ADDR)
  468. #define bfin_write_DMA1_10_START_ADDR(val) bfin_writePTR(DMA1_10_START_ADDR, val)
  469. #define pDMA1_10_X_COUNT ((uint16_t volatile *)DMA1_10_X_COUNT)
  470. #define bfin_read_DMA1_10_X_COUNT() bfin_read16(DMA1_10_X_COUNT)
  471. #define bfin_write_DMA1_10_X_COUNT(val) bfin_write16(DMA1_10_X_COUNT, val)
  472. #define pDMA1_10_Y_COUNT ((uint16_t volatile *)DMA1_10_Y_COUNT)
  473. #define bfin_read_DMA1_10_Y_COUNT() bfin_read16(DMA1_10_Y_COUNT)
  474. #define bfin_write_DMA1_10_Y_COUNT(val) bfin_write16(DMA1_10_Y_COUNT, val)
  475. #define pDMA1_10_X_MODIFY ((uint16_t volatile *)DMA1_10_X_MODIFY)
  476. #define bfin_read_DMA1_10_X_MODIFY() bfin_read16(DMA1_10_X_MODIFY)
  477. #define bfin_write_DMA1_10_X_MODIFY(val) bfin_write16(DMA1_10_X_MODIFY, val)
  478. #define pDMA1_10_Y_MODIFY ((uint16_t volatile *)DMA1_10_Y_MODIFY)
  479. #define bfin_read_DMA1_10_Y_MODIFY() bfin_read16(DMA1_10_Y_MODIFY)
  480. #define bfin_write_DMA1_10_Y_MODIFY(val) bfin_write16(DMA1_10_Y_MODIFY, val)
  481. #define pDMA1_10_CURR_DESC_PTR ((void * volatile *)DMA1_10_CURR_DESC_PTR)
  482. #define bfin_read_DMA1_10_CURR_DESC_PTR() bfin_readPTR(DMA1_10_CURR_DESC_PTR)
  483. #define bfin_write_DMA1_10_CURR_DESC_PTR(val) bfin_writePTR(DMA1_10_CURR_DESC_PTR, val)
  484. #define pDMA1_10_CURR_ADDR ((void * volatile *)DMA1_10_CURR_ADDR)
  485. #define bfin_read_DMA1_10_CURR_ADDR() bfin_readPTR(DMA1_10_CURR_ADDR)
  486. #define bfin_write_DMA1_10_CURR_ADDR(val) bfin_writePTR(DMA1_10_CURR_ADDR, val)
  487. #define pDMA1_10_CURR_X_COUNT ((uint16_t volatile *)DMA1_10_CURR_X_COUNT)
  488. #define bfin_read_DMA1_10_CURR_X_COUNT() bfin_read16(DMA1_10_CURR_X_COUNT)
  489. #define bfin_write_DMA1_10_CURR_X_COUNT(val) bfin_write16(DMA1_10_CURR_X_COUNT, val)
  490. #define pDMA1_10_CURR_Y_COUNT ((uint16_t volatile *)DMA1_10_CURR_Y_COUNT)
  491. #define bfin_read_DMA1_10_CURR_Y_COUNT() bfin_read16(DMA1_10_CURR_Y_COUNT)
  492. #define bfin_write_DMA1_10_CURR_Y_COUNT(val) bfin_write16(DMA1_10_CURR_Y_COUNT, val)
  493. #define pDMA1_10_IRQ_STATUS ((uint16_t volatile *)DMA1_10_IRQ_STATUS)
  494. #define bfin_read_DMA1_10_IRQ_STATUS() bfin_read16(DMA1_10_IRQ_STATUS)
  495. #define bfin_write_DMA1_10_IRQ_STATUS(val) bfin_write16(DMA1_10_IRQ_STATUS, val)
  496. #define pDMA1_10_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_10_PERIPHERAL_MAP)
  497. #define bfin_read_DMA1_10_PERIPHERAL_MAP() bfin_read16(DMA1_10_PERIPHERAL_MAP)
  498. #define bfin_write_DMA1_10_PERIPHERAL_MAP(val) bfin_write16(DMA1_10_PERIPHERAL_MAP, val)
  499. #define pDMA1_11_CONFIG ((uint16_t volatile *)DMA1_11_CONFIG)
  500. #define bfin_read_DMA1_11_CONFIG() bfin_read16(DMA1_11_CONFIG)
  501. #define bfin_write_DMA1_11_CONFIG(val) bfin_write16(DMA1_11_CONFIG, val)
  502. #define pDMA1_11_NEXT_DESC_PTR ((void * volatile *)DMA1_11_NEXT_DESC_PTR)
  503. #define bfin_read_DMA1_11_NEXT_DESC_PTR() bfin_readPTR(DMA1_11_NEXT_DESC_PTR)
  504. #define bfin_write_DMA1_11_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_11_NEXT_DESC_PTR, val)
  505. #define pDMA1_11_START_ADDR ((void * volatile *)DMA1_11_START_ADDR)
  506. #define bfin_read_DMA1_11_START_ADDR() bfin_readPTR(DMA1_11_START_ADDR)
  507. #define bfin_write_DMA1_11_START_ADDR(val) bfin_writePTR(DMA1_11_START_ADDR, val)
  508. #define pDMA1_11_X_COUNT ((uint16_t volatile *)DMA1_11_X_COUNT)
  509. #define bfin_read_DMA1_11_X_COUNT() bfin_read16(DMA1_11_X_COUNT)
  510. #define bfin_write_DMA1_11_X_COUNT(val) bfin_write16(DMA1_11_X_COUNT, val)
  511. #define pDMA1_11_Y_COUNT ((uint16_t volatile *)DMA1_11_Y_COUNT)
  512. #define bfin_read_DMA1_11_Y_COUNT() bfin_read16(DMA1_11_Y_COUNT)
  513. #define bfin_write_DMA1_11_Y_COUNT(val) bfin_write16(DMA1_11_Y_COUNT, val)
  514. #define pDMA1_11_X_MODIFY ((uint16_t volatile *)DMA1_11_X_MODIFY)
  515. #define bfin_read_DMA1_11_X_MODIFY() bfin_read16(DMA1_11_X_MODIFY)
  516. #define bfin_write_DMA1_11_X_MODIFY(val) bfin_write16(DMA1_11_X_MODIFY, val)
  517. #define pDMA1_11_Y_MODIFY ((uint16_t volatile *)DMA1_11_Y_MODIFY)
  518. #define bfin_read_DMA1_11_Y_MODIFY() bfin_read16(DMA1_11_Y_MODIFY)
  519. #define bfin_write_DMA1_11_Y_MODIFY(val) bfin_write16(DMA1_11_Y_MODIFY, val)
  520. #define pDMA1_11_CURR_DESC_PTR ((void * volatile *)DMA1_11_CURR_DESC_PTR)
  521. #define bfin_read_DMA1_11_CURR_DESC_PTR() bfin_readPTR(DMA1_11_CURR_DESC_PTR)
  522. #define bfin_write_DMA1_11_CURR_DESC_PTR(val) bfin_writePTR(DMA1_11_CURR_DESC_PTR, val)
  523. #define pDMA1_11_CURR_ADDR ((void * volatile *)DMA1_11_CURR_ADDR)
  524. #define bfin_read_DMA1_11_CURR_ADDR() bfin_readPTR(DMA1_11_CURR_ADDR)
  525. #define bfin_write_DMA1_11_CURR_ADDR(val) bfin_writePTR(DMA1_11_CURR_ADDR, val)
  526. #define pDMA1_11_CURR_X_COUNT ((uint16_t volatile *)DMA1_11_CURR_X_COUNT)
  527. #define bfin_read_DMA1_11_CURR_X_COUNT() bfin_read16(DMA1_11_CURR_X_COUNT)
  528. #define bfin_write_DMA1_11_CURR_X_COUNT(val) bfin_write16(DMA1_11_CURR_X_COUNT, val)
  529. #define pDMA1_11_CURR_Y_COUNT ((uint16_t volatile *)DMA1_11_CURR_Y_COUNT)
  530. #define bfin_read_DMA1_11_CURR_Y_COUNT() bfin_read16(DMA1_11_CURR_Y_COUNT)
  531. #define bfin_write_DMA1_11_CURR_Y_COUNT(val) bfin_write16(DMA1_11_CURR_Y_COUNT, val)
  532. #define pDMA1_11_IRQ_STATUS ((uint16_t volatile *)DMA1_11_IRQ_STATUS)
  533. #define bfin_read_DMA1_11_IRQ_STATUS() bfin_read16(DMA1_11_IRQ_STATUS)
  534. #define bfin_write_DMA1_11_IRQ_STATUS(val) bfin_write16(DMA1_11_IRQ_STATUS, val)
  535. #define pDMA1_11_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_11_PERIPHERAL_MAP)
  536. #define bfin_read_DMA1_11_PERIPHERAL_MAP() bfin_read16(DMA1_11_PERIPHERAL_MAP)
  537. #define bfin_write_DMA1_11_PERIPHERAL_MAP(val) bfin_write16(DMA1_11_PERIPHERAL_MAP, val)
  538. #define pDMA2_TC_PER ((uint16_t volatile *)DMA2_TC_PER)
  539. #define bfin_read_DMA2_TC_PER() bfin_read16(DMA2_TC_PER)
  540. #define bfin_write_DMA2_TC_PER(val) bfin_write16(DMA2_TC_PER, val)
  541. #define pDMA2_TC_CNT ((uint16_t volatile *)DMA2_TC_CNT) /* Traffic Control Current Counts */
  542. #define bfin_read_DMA2_TC_CNT() bfin_read16(DMA2_TC_CNT)
  543. #define bfin_write_DMA2_TC_CNT(val) bfin_write16(DMA2_TC_CNT, val)
  544. #define pDMA2_0_CONFIG ((uint16_t volatile *)DMA2_0_CONFIG)
  545. #define bfin_read_DMA2_0_CONFIG() bfin_read16(DMA2_0_CONFIG)
  546. #define bfin_write_DMA2_0_CONFIG(val) bfin_write16(DMA2_0_CONFIG, val)
  547. #define pDMA2_0_NEXT_DESC_PTR ((void * volatile *)DMA2_0_NEXT_DESC_PTR)
  548. #define bfin_read_DMA2_0_NEXT_DESC_PTR() bfin_readPTR(DMA2_0_NEXT_DESC_PTR)
  549. #define bfin_write_DMA2_0_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_0_NEXT_DESC_PTR, val)
  550. #define pDMA2_0_START_ADDR ((void * volatile *)DMA2_0_START_ADDR)
  551. #define bfin_read_DMA2_0_START_ADDR() bfin_readPTR(DMA2_0_START_ADDR)
  552. #define bfin_write_DMA2_0_START_ADDR(val) bfin_writePTR(DMA2_0_START_ADDR, val)
  553. #define pDMA2_0_X_COUNT ((uint16_t volatile *)DMA2_0_X_COUNT)
  554. #define bfin_read_DMA2_0_X_COUNT() bfin_read16(DMA2_0_X_COUNT)
  555. #define bfin_write_DMA2_0_X_COUNT(val) bfin_write16(DMA2_0_X_COUNT, val)
  556. #define pDMA2_0_Y_COUNT ((uint16_t volatile *)DMA2_0_Y_COUNT)
  557. #define bfin_read_DMA2_0_Y_COUNT() bfin_read16(DMA2_0_Y_COUNT)
  558. #define bfin_write_DMA2_0_Y_COUNT(val) bfin_write16(DMA2_0_Y_COUNT, val)
  559. #define pDMA2_0_X_MODIFY ((uint16_t volatile *)DMA2_0_X_MODIFY)
  560. #define bfin_read_DMA2_0_X_MODIFY() bfin_read16(DMA2_0_X_MODIFY)
  561. #define bfin_write_DMA2_0_X_MODIFY(val) bfin_write16(DMA2_0_X_MODIFY, val)
  562. #define pDMA2_0_Y_MODIFY ((uint16_t volatile *)DMA2_0_Y_MODIFY)
  563. #define bfin_read_DMA2_0_Y_MODIFY() bfin_read16(DMA2_0_Y_MODIFY)
  564. #define bfin_write_DMA2_0_Y_MODIFY(val) bfin_write16(DMA2_0_Y_MODIFY, val)
  565. #define pDMA2_0_CURR_DESC_PTR ((void * volatile *)DMA2_0_CURR_DESC_PTR)
  566. #define bfin_read_DMA2_0_CURR_DESC_PTR() bfin_readPTR(DMA2_0_CURR_DESC_PTR)
  567. #define bfin_write_DMA2_0_CURR_DESC_PTR(val) bfin_writePTR(DMA2_0_CURR_DESC_PTR, val)
  568. #define pDMA2_0_CURR_ADDR ((void * volatile *)DMA2_0_CURR_ADDR)
  569. #define bfin_read_DMA2_0_CURR_ADDR() bfin_readPTR(DMA2_0_CURR_ADDR)
  570. #define bfin_write_DMA2_0_CURR_ADDR(val) bfin_writePTR(DMA2_0_CURR_ADDR, val)
  571. #define pDMA2_0_CURR_X_COUNT ((uint16_t volatile *)DMA2_0_CURR_X_COUNT)
  572. #define bfin_read_DMA2_0_CURR_X_COUNT() bfin_read16(DMA2_0_CURR_X_COUNT)
  573. #define bfin_write_DMA2_0_CURR_X_COUNT(val) bfin_write16(DMA2_0_CURR_X_COUNT, val)
  574. #define pDMA2_0_CURR_Y_COUNT ((uint16_t volatile *)DMA2_0_CURR_Y_COUNT)
  575. #define bfin_read_DMA2_0_CURR_Y_COUNT() bfin_read16(DMA2_0_CURR_Y_COUNT)
  576. #define bfin_write_DMA2_0_CURR_Y_COUNT(val) bfin_write16(DMA2_0_CURR_Y_COUNT, val)
  577. #define pDMA2_0_IRQ_STATUS ((uint16_t volatile *)DMA2_0_IRQ_STATUS)
  578. #define bfin_read_DMA2_0_IRQ_STATUS() bfin_read16(DMA2_0_IRQ_STATUS)
  579. #define bfin_write_DMA2_0_IRQ_STATUS(val) bfin_write16(DMA2_0_IRQ_STATUS, val)
  580. #define pDMA2_0_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_0_PERIPHERAL_MAP)
  581. #define bfin_read_DMA2_0_PERIPHERAL_MAP() bfin_read16(DMA2_0_PERIPHERAL_MAP)
  582. #define bfin_write_DMA2_0_PERIPHERAL_MAP(val) bfin_write16(DMA2_0_PERIPHERAL_MAP, val)
  583. #define pDMA2_1_CONFIG ((uint16_t volatile *)DMA2_1_CONFIG)
  584. #define bfin_read_DMA2_1_CONFIG() bfin_read16(DMA2_1_CONFIG)
  585. #define bfin_write_DMA2_1_CONFIG(val) bfin_write16(DMA2_1_CONFIG, val)
  586. #define pDMA2_1_NEXT_DESC_PTR ((void * volatile *)DMA2_1_NEXT_DESC_PTR)
  587. #define bfin_read_DMA2_1_NEXT_DESC_PTR() bfin_readPTR(DMA2_1_NEXT_DESC_PTR)
  588. #define bfin_write_DMA2_1_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_1_NEXT_DESC_PTR, val)
  589. #define pDMA2_1_START_ADDR ((void * volatile *)DMA2_1_START_ADDR)
  590. #define bfin_read_DMA2_1_START_ADDR() bfin_readPTR(DMA2_1_START_ADDR)
  591. #define bfin_write_DMA2_1_START_ADDR(val) bfin_writePTR(DMA2_1_START_ADDR, val)
  592. #define pDMA2_1_X_COUNT ((uint16_t volatile *)DMA2_1_X_COUNT)
  593. #define bfin_read_DMA2_1_X_COUNT() bfin_read16(DMA2_1_X_COUNT)
  594. #define bfin_write_DMA2_1_X_COUNT(val) bfin_write16(DMA2_1_X_COUNT, val)
  595. #define pDMA2_1_Y_COUNT ((uint16_t volatile *)DMA2_1_Y_COUNT)
  596. #define bfin_read_DMA2_1_Y_COUNT() bfin_read16(DMA2_1_Y_COUNT)
  597. #define bfin_write_DMA2_1_Y_COUNT(val) bfin_write16(DMA2_1_Y_COUNT, val)
  598. #define pDMA2_1_X_MODIFY ((uint16_t volatile *)DMA2_1_X_MODIFY)
  599. #define bfin_read_DMA2_1_X_MODIFY() bfin_read16(DMA2_1_X_MODIFY)
  600. #define bfin_write_DMA2_1_X_MODIFY(val) bfin_write16(DMA2_1_X_MODIFY, val)
  601. #define pDMA2_1_Y_MODIFY ((uint16_t volatile *)DMA2_1_Y_MODIFY)
  602. #define bfin_read_DMA2_1_Y_MODIFY() bfin_read16(DMA2_1_Y_MODIFY)
  603. #define bfin_write_DMA2_1_Y_MODIFY(val) bfin_write16(DMA2_1_Y_MODIFY, val)
  604. #define pDMA2_1_CURR_DESC_PTR ((void * volatile *)DMA2_1_CURR_DESC_PTR)
  605. #define bfin_read_DMA2_1_CURR_DESC_PTR() bfin_readPTR(DMA2_1_CURR_DESC_PTR)
  606. #define bfin_write_DMA2_1_CURR_DESC_PTR(val) bfin_writePTR(DMA2_1_CURR_DESC_PTR, val)
  607. #define pDMA2_1_CURR_ADDR ((void * volatile *)DMA2_1_CURR_ADDR)
  608. #define bfin_read_DMA2_1_CURR_ADDR() bfin_readPTR(DMA2_1_CURR_ADDR)
  609. #define bfin_write_DMA2_1_CURR_ADDR(val) bfin_writePTR(DMA2_1_CURR_ADDR, val)
  610. #define pDMA2_1_CURR_X_COUNT ((uint16_t volatile *)DMA2_1_CURR_X_COUNT)
  611. #define bfin_read_DMA2_1_CURR_X_COUNT() bfin_read16(DMA2_1_CURR_X_COUNT)
  612. #define bfin_write_DMA2_1_CURR_X_COUNT(val) bfin_write16(DMA2_1_CURR_X_COUNT, val)
  613. #define pDMA2_1_CURR_Y_COUNT ((uint16_t volatile *)DMA2_1_CURR_Y_COUNT)
  614. #define bfin_read_DMA2_1_CURR_Y_COUNT() bfin_read16(DMA2_1_CURR_Y_COUNT)
  615. #define bfin_write_DMA2_1_CURR_Y_COUNT(val) bfin_write16(DMA2_1_CURR_Y_COUNT, val)
  616. #define pDMA2_1_IRQ_STATUS ((uint16_t volatile *)DMA2_1_IRQ_STATUS)
  617. #define bfin_read_DMA2_1_IRQ_STATUS() bfin_read16(DMA2_1_IRQ_STATUS)
  618. #define bfin_write_DMA2_1_IRQ_STATUS(val) bfin_write16(DMA2_1_IRQ_STATUS, val)
  619. #define pDMA2_1_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_1_PERIPHERAL_MAP)
  620. #define bfin_read_DMA2_1_PERIPHERAL_MAP() bfin_read16(DMA2_1_PERIPHERAL_MAP)
  621. #define bfin_write_DMA2_1_PERIPHERAL_MAP(val) bfin_write16(DMA2_1_PERIPHERAL_MAP, val)
  622. #define pDMA2_2_CONFIG ((uint16_t volatile *)DMA2_2_CONFIG)
  623. #define bfin_read_DMA2_2_CONFIG() bfin_read16(DMA2_2_CONFIG)
  624. #define bfin_write_DMA2_2_CONFIG(val) bfin_write16(DMA2_2_CONFIG, val)
  625. #define pDMA2_2_NEXT_DESC_PTR ((void * volatile *)DMA2_2_NEXT_DESC_PTR)
  626. #define bfin_read_DMA2_2_NEXT_DESC_PTR() bfin_readPTR(DMA2_2_NEXT_DESC_PTR)
  627. #define bfin_write_DMA2_2_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_2_NEXT_DESC_PTR, val)
  628. #define pDMA2_2_START_ADDR ((void * volatile *)DMA2_2_START_ADDR)
  629. #define bfin_read_DMA2_2_START_ADDR() bfin_readPTR(DMA2_2_START_ADDR)
  630. #define bfin_write_DMA2_2_START_ADDR(val) bfin_writePTR(DMA2_2_START_ADDR, val)
  631. #define pDMA2_2_X_COUNT ((uint16_t volatile *)DMA2_2_X_COUNT)
  632. #define bfin_read_DMA2_2_X_COUNT() bfin_read16(DMA2_2_X_COUNT)
  633. #define bfin_write_DMA2_2_X_COUNT(val) bfin_write16(DMA2_2_X_COUNT, val)
  634. #define pDMA2_2_Y_COUNT ((uint16_t volatile *)DMA2_2_Y_COUNT)
  635. #define bfin_read_DMA2_2_Y_COUNT() bfin_read16(DMA2_2_Y_COUNT)
  636. #define bfin_write_DMA2_2_Y_COUNT(val) bfin_write16(DMA2_2_Y_COUNT, val)
  637. #define pDMA2_2_X_MODIFY ((uint16_t volatile *)DMA2_2_X_MODIFY)
  638. #define bfin_read_DMA2_2_X_MODIFY() bfin_read16(DMA2_2_X_MODIFY)
  639. #define bfin_write_DMA2_2_X_MODIFY(val) bfin_write16(DMA2_2_X_MODIFY, val)
  640. #define pDMA2_2_Y_MODIFY ((uint16_t volatile *)DMA2_2_Y_MODIFY)
  641. #define bfin_read_DMA2_2_Y_MODIFY() bfin_read16(DMA2_2_Y_MODIFY)
  642. #define bfin_write_DMA2_2_Y_MODIFY(val) bfin_write16(DMA2_2_Y_MODIFY, val)
  643. #define pDMA2_2_CURR_DESC_PTR ((void * volatile *)DMA2_2_CURR_DESC_PTR)
  644. #define bfin_read_DMA2_2_CURR_DESC_PTR() bfin_readPTR(DMA2_2_CURR_DESC_PTR)
  645. #define bfin_write_DMA2_2_CURR_DESC_PTR(val) bfin_writePTR(DMA2_2_CURR_DESC_PTR, val)
  646. #define pDMA2_2_CURR_ADDR ((void * volatile *)DMA2_2_CURR_ADDR)
  647. #define bfin_read_DMA2_2_CURR_ADDR() bfin_readPTR(DMA2_2_CURR_ADDR)
  648. #define bfin_write_DMA2_2_CURR_ADDR(val) bfin_writePTR(DMA2_2_CURR_ADDR, val)
  649. #define pDMA2_2_CURR_X_COUNT ((uint16_t volatile *)DMA2_2_CURR_X_COUNT)
  650. #define bfin_read_DMA2_2_CURR_X_COUNT() bfin_read16(DMA2_2_CURR_X_COUNT)
  651. #define bfin_write_DMA2_2_CURR_X_COUNT(val) bfin_write16(DMA2_2_CURR_X_COUNT, val)
  652. #define pDMA2_2_CURR_Y_COUNT ((uint16_t volatile *)DMA2_2_CURR_Y_COUNT)
  653. #define bfin_read_DMA2_2_CURR_Y_COUNT() bfin_read16(DMA2_2_CURR_Y_COUNT)
  654. #define bfin_write_DMA2_2_CURR_Y_COUNT(val) bfin_write16(DMA2_2_CURR_Y_COUNT, val)
  655. #define pDMA2_2_IRQ_STATUS ((uint16_t volatile *)DMA2_2_IRQ_STATUS)
  656. #define bfin_read_DMA2_2_IRQ_STATUS() bfin_read16(DMA2_2_IRQ_STATUS)
  657. #define bfin_write_DMA2_2_IRQ_STATUS(val) bfin_write16(DMA2_2_IRQ_STATUS, val)
  658. #define pDMA2_2_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_2_PERIPHERAL_MAP)
  659. #define bfin_read_DMA2_2_PERIPHERAL_MAP() bfin_read16(DMA2_2_PERIPHERAL_MAP)
  660. #define bfin_write_DMA2_2_PERIPHERAL_MAP(val) bfin_write16(DMA2_2_PERIPHERAL_MAP, val)
  661. #define pDMA2_3_CONFIG ((uint16_t volatile *)DMA2_3_CONFIG)
  662. #define bfin_read_DMA2_3_CONFIG() bfin_read16(DMA2_3_CONFIG)
  663. #define bfin_write_DMA2_3_CONFIG(val) bfin_write16(DMA2_3_CONFIG, val)
  664. #define pDMA2_3_NEXT_DESC_PTR ((void * volatile *)DMA2_3_NEXT_DESC_PTR)
  665. #define bfin_read_DMA2_3_NEXT_DESC_PTR() bfin_readPTR(DMA2_3_NEXT_DESC_PTR)
  666. #define bfin_write_DMA2_3_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_3_NEXT_DESC_PTR, val)
  667. #define pDMA2_3_START_ADDR ((void * volatile *)DMA2_3_START_ADDR)
  668. #define bfin_read_DMA2_3_START_ADDR() bfin_readPTR(DMA2_3_START_ADDR)
  669. #define bfin_write_DMA2_3_START_ADDR(val) bfin_writePTR(DMA2_3_START_ADDR, val)
  670. #define pDMA2_3_X_COUNT ((uint16_t volatile *)DMA2_3_X_COUNT)
  671. #define bfin_read_DMA2_3_X_COUNT() bfin_read16(DMA2_3_X_COUNT)
  672. #define bfin_write_DMA2_3_X_COUNT(val) bfin_write16(DMA2_3_X_COUNT, val)
  673. #define pDMA2_3_Y_COUNT ((uint16_t volatile *)DMA2_3_Y_COUNT)
  674. #define bfin_read_DMA2_3_Y_COUNT() bfin_read16(DMA2_3_Y_COUNT)
  675. #define bfin_write_DMA2_3_Y_COUNT(val) bfin_write16(DMA2_3_Y_COUNT, val)
  676. #define pDMA2_3_X_MODIFY ((uint16_t volatile *)DMA2_3_X_MODIFY)
  677. #define bfin_read_DMA2_3_X_MODIFY() bfin_read16(DMA2_3_X_MODIFY)
  678. #define bfin_write_DMA2_3_X_MODIFY(val) bfin_write16(DMA2_3_X_MODIFY, val)
  679. #define pDMA2_3_Y_MODIFY ((uint16_t volatile *)DMA2_3_Y_MODIFY)
  680. #define bfin_read_DMA2_3_Y_MODIFY() bfin_read16(DMA2_3_Y_MODIFY)
  681. #define bfin_write_DMA2_3_Y_MODIFY(val) bfin_write16(DMA2_3_Y_MODIFY, val)
  682. #define pDMA2_3_CURR_DESC_PTR ((void * volatile *)DMA2_3_CURR_DESC_PTR)
  683. #define bfin_read_DMA2_3_CURR_DESC_PTR() bfin_readPTR(DMA2_3_CURR_DESC_PTR)
  684. #define bfin_write_DMA2_3_CURR_DESC_PTR(val) bfin_writePTR(DMA2_3_CURR_DESC_PTR, val)
  685. #define pDMA2_3_CURR_ADDR ((void * volatile *)DMA2_3_CURR_ADDR)
  686. #define bfin_read_DMA2_3_CURR_ADDR() bfin_readPTR(DMA2_3_CURR_ADDR)
  687. #define bfin_write_DMA2_3_CURR_ADDR(val) bfin_writePTR(DMA2_3_CURR_ADDR, val)
  688. #define pDMA2_3_CURR_X_COUNT ((uint16_t volatile *)DMA2_3_CURR_X_COUNT)
  689. #define bfin_read_DMA2_3_CURR_X_COUNT() bfin_read16(DMA2_3_CURR_X_COUNT)
  690. #define bfin_write_DMA2_3_CURR_X_COUNT(val) bfin_write16(DMA2_3_CURR_X_COUNT, val)
  691. #define pDMA2_3_CURR_Y_COUNT ((uint16_t volatile *)DMA2_3_CURR_Y_COUNT)
  692. #define bfin_read_DMA2_3_CURR_Y_COUNT() bfin_read16(DMA2_3_CURR_Y_COUNT)
  693. #define bfin_write_DMA2_3_CURR_Y_COUNT(val) bfin_write16(DMA2_3_CURR_Y_COUNT, val)
  694. #define pDMA2_3_IRQ_STATUS ((uint16_t volatile *)DMA2_3_IRQ_STATUS)
  695. #define bfin_read_DMA2_3_IRQ_STATUS() bfin_read16(DMA2_3_IRQ_STATUS)
  696. #define bfin_write_DMA2_3_IRQ_STATUS(val) bfin_write16(DMA2_3_IRQ_STATUS, val)
  697. #define pDMA2_3_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_3_PERIPHERAL_MAP)
  698. #define bfin_read_DMA2_3_PERIPHERAL_MAP() bfin_read16(DMA2_3_PERIPHERAL_MAP)
  699. #define bfin_write_DMA2_3_PERIPHERAL_MAP(val) bfin_write16(DMA2_3_PERIPHERAL_MAP, val)
  700. #define pDMA2_4_CONFIG ((uint16_t volatile *)DMA2_4_CONFIG)
  701. #define bfin_read_DMA2_4_CONFIG() bfin_read16(DMA2_4_CONFIG)
  702. #define bfin_write_DMA2_4_CONFIG(val) bfin_write16(DMA2_4_CONFIG, val)
  703. #define pDMA2_4_NEXT_DESC_PTR ((void * volatile *)DMA2_4_NEXT_DESC_PTR)
  704. #define bfin_read_DMA2_4_NEXT_DESC_PTR() bfin_readPTR(DMA2_4_NEXT_DESC_PTR)
  705. #define bfin_write_DMA2_4_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_4_NEXT_DESC_PTR, val)
  706. #define pDMA2_4_START_ADDR ((void * volatile *)DMA2_4_START_ADDR)
  707. #define bfin_read_DMA2_4_START_ADDR() bfin_readPTR(DMA2_4_START_ADDR)
  708. #define bfin_write_DMA2_4_START_ADDR(val) bfin_writePTR(DMA2_4_START_ADDR, val)
  709. #define pDMA2_4_X_COUNT ((uint16_t volatile *)DMA2_4_X_COUNT)
  710. #define bfin_read_DMA2_4_X_COUNT() bfin_read16(DMA2_4_X_COUNT)
  711. #define bfin_write_DMA2_4_X_COUNT(val) bfin_write16(DMA2_4_X_COUNT, val)
  712. #define pDMA2_4_Y_COUNT ((uint16_t volatile *)DMA2_4_Y_COUNT)
  713. #define bfin_read_DMA2_4_Y_COUNT() bfin_read16(DMA2_4_Y_COUNT)
  714. #define bfin_write_DMA2_4_Y_COUNT(val) bfin_write16(DMA2_4_Y_COUNT, val)
  715. #define pDMA2_4_X_MODIFY ((uint16_t volatile *)DMA2_4_X_MODIFY)
  716. #define bfin_read_DMA2_4_X_MODIFY() bfin_read16(DMA2_4_X_MODIFY)
  717. #define bfin_write_DMA2_4_X_MODIFY(val) bfin_write16(DMA2_4_X_MODIFY, val)
  718. #define pDMA2_4_Y_MODIFY ((uint16_t volatile *)DMA2_4_Y_MODIFY)
  719. #define bfin_read_DMA2_4_Y_MODIFY() bfin_read16(DMA2_4_Y_MODIFY)
  720. #define bfin_write_DMA2_4_Y_MODIFY(val) bfin_write16(DMA2_4_Y_MODIFY, val)
  721. #define pDMA2_4_CURR_DESC_PTR ((void * volatile *)DMA2_4_CURR_DESC_PTR)
  722. #define bfin_read_DMA2_4_CURR_DESC_PTR() bfin_readPTR(DMA2_4_CURR_DESC_PTR)
  723. #define bfin_write_DMA2_4_CURR_DESC_PTR(val) bfin_writePTR(DMA2_4_CURR_DESC_PTR, val)
  724. #define pDMA2_4_CURR_ADDR ((void * volatile *)DMA2_4_CURR_ADDR)
  725. #define bfin_read_DMA2_4_CURR_ADDR() bfin_readPTR(DMA2_4_CURR_ADDR)
  726. #define bfin_write_DMA2_4_CURR_ADDR(val) bfin_writePTR(DMA2_4_CURR_ADDR, val)
  727. #define pDMA2_4_CURR_X_COUNT ((uint16_t volatile *)DMA2_4_CURR_X_COUNT)
  728. #define bfin_read_DMA2_4_CURR_X_COUNT() bfin_read16(DMA2_4_CURR_X_COUNT)
  729. #define bfin_write_DMA2_4_CURR_X_COUNT(val) bfin_write16(DMA2_4_CURR_X_COUNT, val)
  730. #define pDMA2_4_CURR_Y_COUNT ((uint16_t volatile *)DMA2_4_CURR_Y_COUNT)
  731. #define bfin_read_DMA2_4_CURR_Y_COUNT() bfin_read16(DMA2_4_CURR_Y_COUNT)
  732. #define bfin_write_DMA2_4_CURR_Y_COUNT(val) bfin_write16(DMA2_4_CURR_Y_COUNT, val)
  733. #define pDMA2_4_IRQ_STATUS ((uint16_t volatile *)DMA2_4_IRQ_STATUS)
  734. #define bfin_read_DMA2_4_IRQ_STATUS() bfin_read16(DMA2_4_IRQ_STATUS)
  735. #define bfin_write_DMA2_4_IRQ_STATUS(val) bfin_write16(DMA2_4_IRQ_STATUS, val)
  736. #define pDMA2_4_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_4_PERIPHERAL_MAP)
  737. #define bfin_read_DMA2_4_PERIPHERAL_MAP() bfin_read16(DMA2_4_PERIPHERAL_MAP)
  738. #define bfin_write_DMA2_4_PERIPHERAL_MAP(val) bfin_write16(DMA2_4_PERIPHERAL_MAP, val)
  739. #define pDMA2_5_CONFIG ((uint16_t volatile *)DMA2_5_CONFIG)
  740. #define bfin_read_DMA2_5_CONFIG() bfin_read16(DMA2_5_CONFIG)
  741. #define bfin_write_DMA2_5_CONFIG(val) bfin_write16(DMA2_5_CONFIG, val)
  742. #define pDMA2_5_NEXT_DESC_PTR ((void * volatile *)DMA2_5_NEXT_DESC_PTR)
  743. #define bfin_read_DMA2_5_NEXT_DESC_PTR() bfin_readPTR(DMA2_5_NEXT_DESC_PTR)
  744. #define bfin_write_DMA2_5_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_5_NEXT_DESC_PTR, val)
  745. #define pDMA2_5_START_ADDR ((void * volatile *)DMA2_5_START_ADDR)
  746. #define bfin_read_DMA2_5_START_ADDR() bfin_readPTR(DMA2_5_START_ADDR)
  747. #define bfin_write_DMA2_5_START_ADDR(val) bfin_writePTR(DMA2_5_START_ADDR, val)
  748. #define pDMA2_5_X_COUNT ((uint16_t volatile *)DMA2_5_X_COUNT)
  749. #define bfin_read_DMA2_5_X_COUNT() bfin_read16(DMA2_5_X_COUNT)
  750. #define bfin_write_DMA2_5_X_COUNT(val) bfin_write16(DMA2_5_X_COUNT, val)
  751. #define pDMA2_5_Y_COUNT ((uint16_t volatile *)DMA2_5_Y_COUNT)
  752. #define bfin_read_DMA2_5_Y_COUNT() bfin_read16(DMA2_5_Y_COUNT)
  753. #define bfin_write_DMA2_5_Y_COUNT(val) bfin_write16(DMA2_5_Y_COUNT, val)
  754. #define pDMA2_5_X_MODIFY ((uint16_t volatile *)DMA2_5_X_MODIFY)
  755. #define bfin_read_DMA2_5_X_MODIFY() bfin_read16(DMA2_5_X_MODIFY)
  756. #define bfin_write_DMA2_5_X_MODIFY(val) bfin_write16(DMA2_5_X_MODIFY, val)
  757. #define pDMA2_5_Y_MODIFY ((uint16_t volatile *)DMA2_5_Y_MODIFY)
  758. #define bfin_read_DMA2_5_Y_MODIFY() bfin_read16(DMA2_5_Y_MODIFY)
  759. #define bfin_write_DMA2_5_Y_MODIFY(val) bfin_write16(DMA2_5_Y_MODIFY, val)
  760. #define pDMA2_5_CURR_DESC_PTR ((void * volatile *)DMA2_5_CURR_DESC_PTR)
  761. #define bfin_read_DMA2_5_CURR_DESC_PTR() bfin_readPTR(DMA2_5_CURR_DESC_PTR)
  762. #define bfin_write_DMA2_5_CURR_DESC_PTR(val) bfin_writePTR(DMA2_5_CURR_DESC_PTR, val)
  763. #define pDMA2_5_CURR_ADDR ((void * volatile *)DMA2_5_CURR_ADDR)
  764. #define bfin_read_DMA2_5_CURR_ADDR() bfin_readPTR(DMA2_5_CURR_ADDR)
  765. #define bfin_write_DMA2_5_CURR_ADDR(val) bfin_writePTR(DMA2_5_CURR_ADDR, val)
  766. #define pDMA2_5_CURR_X_COUNT ((uint16_t volatile *)DMA2_5_CURR_X_COUNT)
  767. #define bfin_read_DMA2_5_CURR_X_COUNT() bfin_read16(DMA2_5_CURR_X_COUNT)
  768. #define bfin_write_DMA2_5_CURR_X_COUNT(val) bfin_write16(DMA2_5_CURR_X_COUNT, val)
  769. #define pDMA2_5_CURR_Y_COUNT ((uint16_t volatile *)DMA2_5_CURR_Y_COUNT)
  770. #define bfin_read_DMA2_5_CURR_Y_COUNT() bfin_read16(DMA2_5_CURR_Y_COUNT)
  771. #define bfin_write_DMA2_5_CURR_Y_COUNT(val) bfin_write16(DMA2_5_CURR_Y_COUNT, val)
  772. #define pDMA2_5_IRQ_STATUS ((uint16_t volatile *)DMA2_5_IRQ_STATUS)
  773. #define bfin_read_DMA2_5_IRQ_STATUS() bfin_read16(DMA2_5_IRQ_STATUS)
  774. #define bfin_write_DMA2_5_IRQ_STATUS(val) bfin_write16(DMA2_5_IRQ_STATUS, val)
  775. #define pDMA2_5_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_5_PERIPHERAL_MAP)
  776. #define bfin_read_DMA2_5_PERIPHERAL_MAP() bfin_read16(DMA2_5_PERIPHERAL_MAP)
  777. #define bfin_write_DMA2_5_PERIPHERAL_MAP(val) bfin_write16(DMA2_5_PERIPHERAL_MAP, val)
  778. #define pDMA2_6_CONFIG ((uint16_t volatile *)DMA2_6_CONFIG)
  779. #define bfin_read_DMA2_6_CONFIG() bfin_read16(DMA2_6_CONFIG)
  780. #define bfin_write_DMA2_6_CONFIG(val) bfin_write16(DMA2_6_CONFIG, val)
  781. #define pDMA2_6_NEXT_DESC_PTR ((void * volatile *)DMA2_6_NEXT_DESC_PTR)
  782. #define bfin_read_DMA2_6_NEXT_DESC_PTR() bfin_readPTR(DMA2_6_NEXT_DESC_PTR)
  783. #define bfin_write_DMA2_6_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_6_NEXT_DESC_PTR, val)
  784. #define pDMA2_6_START_ADDR ((void * volatile *)DMA2_6_START_ADDR)
  785. #define bfin_read_DMA2_6_START_ADDR() bfin_readPTR(DMA2_6_START_ADDR)
  786. #define bfin_write_DMA2_6_START_ADDR(val) bfin_writePTR(DMA2_6_START_ADDR, val)
  787. #define pDMA2_6_X_COUNT ((uint16_t volatile *)DMA2_6_X_COUNT)
  788. #define bfin_read_DMA2_6_X_COUNT() bfin_read16(DMA2_6_X_COUNT)
  789. #define bfin_write_DMA2_6_X_COUNT(val) bfin_write16(DMA2_6_X_COUNT, val)
  790. #define pDMA2_6_Y_COUNT ((uint16_t volatile *)DMA2_6_Y_COUNT)
  791. #define bfin_read_DMA2_6_Y_COUNT() bfin_read16(DMA2_6_Y_COUNT)
  792. #define bfin_write_DMA2_6_Y_COUNT(val) bfin_write16(DMA2_6_Y_COUNT, val)
  793. #define pDMA2_6_X_MODIFY ((uint16_t volatile *)DMA2_6_X_MODIFY)
  794. #define bfin_read_DMA2_6_X_MODIFY() bfin_read16(DMA2_6_X_MODIFY)
  795. #define bfin_write_DMA2_6_X_MODIFY(val) bfin_write16(DMA2_6_X_MODIFY, val)
  796. #define pDMA2_6_Y_MODIFY ((uint16_t volatile *)DMA2_6_Y_MODIFY)
  797. #define bfin_read_DMA2_6_Y_MODIFY() bfin_read16(DMA2_6_Y_MODIFY)
  798. #define bfin_write_DMA2_6_Y_MODIFY(val) bfin_write16(DMA2_6_Y_MODIFY, val)
  799. #define pDMA2_6_CURR_DESC_PTR ((void * volatile *)DMA2_6_CURR_DESC_PTR)
  800. #define bfin_read_DMA2_6_CURR_DESC_PTR() bfin_readPTR(DMA2_6_CURR_DESC_PTR)
  801. #define bfin_write_DMA2_6_CURR_DESC_PTR(val) bfin_writePTR(DMA2_6_CURR_DESC_PTR, val)
  802. #define pDMA2_6_CURR_ADDR ((void * volatile *)DMA2_6_CURR_ADDR)
  803. #define bfin_read_DMA2_6_CURR_ADDR() bfin_readPTR(DMA2_6_CURR_ADDR)
  804. #define bfin_write_DMA2_6_CURR_ADDR(val) bfin_writePTR(DMA2_6_CURR_ADDR, val)
  805. #define pDMA2_6_CURR_X_COUNT ((uint16_t volatile *)DMA2_6_CURR_X_COUNT)
  806. #define bfin_read_DMA2_6_CURR_X_COUNT() bfin_read16(DMA2_6_CURR_X_COUNT)
  807. #define bfin_write_DMA2_6_CURR_X_COUNT(val) bfin_write16(DMA2_6_CURR_X_COUNT, val)
  808. #define pDMA2_6_CURR_Y_COUNT ((uint16_t volatile *)DMA2_6_CURR_Y_COUNT)
  809. #define bfin_read_DMA2_6_CURR_Y_COUNT() bfin_read16(DMA2_6_CURR_Y_COUNT)
  810. #define bfin_write_DMA2_6_CURR_Y_COUNT(val) bfin_write16(DMA2_6_CURR_Y_COUNT, val)
  811. #define pDMA2_6_IRQ_STATUS ((uint16_t volatile *)DMA2_6_IRQ_STATUS)
  812. #define bfin_read_DMA2_6_IRQ_STATUS() bfin_read16(DMA2_6_IRQ_STATUS)
  813. #define bfin_write_DMA2_6_IRQ_STATUS(val) bfin_write16(DMA2_6_IRQ_STATUS, val)
  814. #define pDMA2_6_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_6_PERIPHERAL_MAP)
  815. #define bfin_read_DMA2_6_PERIPHERAL_MAP() bfin_read16(DMA2_6_PERIPHERAL_MAP)
  816. #define bfin_write_DMA2_6_PERIPHERAL_MAP(val) bfin_write16(DMA2_6_PERIPHERAL_MAP, val)
  817. #define pDMA2_7_CONFIG ((uint16_t volatile *)DMA2_7_CONFIG)
  818. #define bfin_read_DMA2_7_CONFIG() bfin_read16(DMA2_7_CONFIG)
  819. #define bfin_write_DMA2_7_CONFIG(val) bfin_write16(DMA2_7_CONFIG, val)
  820. #define pDMA2_7_NEXT_DESC_PTR ((void * volatile *)DMA2_7_NEXT_DESC_PTR)
  821. #define bfin_read_DMA2_7_NEXT_DESC_PTR() bfin_readPTR(DMA2_7_NEXT_DESC_PTR)
  822. #define bfin_write_DMA2_7_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_7_NEXT_DESC_PTR, val)
  823. #define pDMA2_7_START_ADDR ((void * volatile *)DMA2_7_START_ADDR)
  824. #define bfin_read_DMA2_7_START_ADDR() bfin_readPTR(DMA2_7_START_ADDR)
  825. #define bfin_write_DMA2_7_START_ADDR(val) bfin_writePTR(DMA2_7_START_ADDR, val)
  826. #define pDMA2_7_X_COUNT ((uint16_t volatile *)DMA2_7_X_COUNT)
  827. #define bfin_read_DMA2_7_X_COUNT() bfin_read16(DMA2_7_X_COUNT)
  828. #define bfin_write_DMA2_7_X_COUNT(val) bfin_write16(DMA2_7_X_COUNT, val)
  829. #define pDMA2_7_Y_COUNT ((uint16_t volatile *)DMA2_7_Y_COUNT)
  830. #define bfin_read_DMA2_7_Y_COUNT() bfin_read16(DMA2_7_Y_COUNT)
  831. #define bfin_write_DMA2_7_Y_COUNT(val) bfin_write16(DMA2_7_Y_COUNT, val)
  832. #define pDMA2_7_X_MODIFY ((uint16_t volatile *)DMA2_7_X_MODIFY)
  833. #define bfin_read_DMA2_7_X_MODIFY() bfin_read16(DMA2_7_X_MODIFY)
  834. #define bfin_write_DMA2_7_X_MODIFY(val) bfin_write16(DMA2_7_X_MODIFY, val)
  835. #define pDMA2_7_Y_MODIFY ((uint16_t volatile *)DMA2_7_Y_MODIFY)
  836. #define bfin_read_DMA2_7_Y_MODIFY() bfin_read16(DMA2_7_Y_MODIFY)
  837. #define bfin_write_DMA2_7_Y_MODIFY(val) bfin_write16(DMA2_7_Y_MODIFY, val)
  838. #define pDMA2_7_CURR_DESC_PTR ((void * volatile *)DMA2_7_CURR_DESC_PTR)
  839. #define bfin_read_DMA2_7_CURR_DESC_PTR() bfin_readPTR(DMA2_7_CURR_DESC_PTR)
  840. #define bfin_write_DMA2_7_CURR_DESC_PTR(val) bfin_writePTR(DMA2_7_CURR_DESC_PTR, val)
  841. #define pDMA2_7_CURR_ADDR ((void * volatile *)DMA2_7_CURR_ADDR)
  842. #define bfin_read_DMA2_7_CURR_ADDR() bfin_readPTR(DMA2_7_CURR_ADDR)
  843. #define bfin_write_DMA2_7_CURR_ADDR(val) bfin_writePTR(DMA2_7_CURR_ADDR, val)
  844. #define pDMA2_7_CURR_X_COUNT ((uint16_t volatile *)DMA2_7_CURR_X_COUNT)
  845. #define bfin_read_DMA2_7_CURR_X_COUNT() bfin_read16(DMA2_7_CURR_X_COUNT)
  846. #define bfin_write_DMA2_7_CURR_X_COUNT(val) bfin_write16(DMA2_7_CURR_X_COUNT, val)
  847. #define pDMA2_7_CURR_Y_COUNT ((uint16_t volatile *)DMA2_7_CURR_Y_COUNT)
  848. #define bfin_read_DMA2_7_CURR_Y_COUNT() bfin_read16(DMA2_7_CURR_Y_COUNT)
  849. #define bfin_write_DMA2_7_CURR_Y_COUNT(val) bfin_write16(DMA2_7_CURR_Y_COUNT, val)
  850. #define pDMA2_7_IRQ_STATUS ((uint16_t volatile *)DMA2_7_IRQ_STATUS)
  851. #define bfin_read_DMA2_7_IRQ_STATUS() bfin_read16(DMA2_7_IRQ_STATUS)
  852. #define bfin_write_DMA2_7_IRQ_STATUS(val) bfin_write16(DMA2_7_IRQ_STATUS, val)
  853. #define pDMA2_7_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_7_PERIPHERAL_MAP)
  854. #define bfin_read_DMA2_7_PERIPHERAL_MAP() bfin_read16(DMA2_7_PERIPHERAL_MAP)
  855. #define bfin_write_DMA2_7_PERIPHERAL_MAP(val) bfin_write16(DMA2_7_PERIPHERAL_MAP, val)
  856. #define pDMA2_8_CONFIG ((uint16_t volatile *)DMA2_8_CONFIG)
  857. #define bfin_read_DMA2_8_CONFIG() bfin_read16(DMA2_8_CONFIG)
  858. #define bfin_write_DMA2_8_CONFIG(val) bfin_write16(DMA2_8_CONFIG, val)
  859. #define pDMA2_8_NEXT_DESC_PTR ((void * volatile *)DMA2_8_NEXT_DESC_PTR)
  860. #define bfin_read_DMA2_8_NEXT_DESC_PTR() bfin_readPTR(DMA2_8_NEXT_DESC_PTR)
  861. #define bfin_write_DMA2_8_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_8_NEXT_DESC_PTR, val)
  862. #define pDMA2_8_START_ADDR ((void * volatile *)DMA2_8_START_ADDR)
  863. #define bfin_read_DMA2_8_START_ADDR() bfin_readPTR(DMA2_8_START_ADDR)
  864. #define bfin_write_DMA2_8_START_ADDR(val) bfin_writePTR(DMA2_8_START_ADDR, val)
  865. #define pDMA2_8_X_COUNT ((uint16_t volatile *)DMA2_8_X_COUNT)
  866. #define bfin_read_DMA2_8_X_COUNT() bfin_read16(DMA2_8_X_COUNT)
  867. #define bfin_write_DMA2_8_X_COUNT(val) bfin_write16(DMA2_8_X_COUNT, val)
  868. #define pDMA2_8_Y_COUNT ((uint16_t volatile *)DMA2_8_Y_COUNT)
  869. #define bfin_read_DMA2_8_Y_COUNT() bfin_read16(DMA2_8_Y_COUNT)
  870. #define bfin_write_DMA2_8_Y_COUNT(val) bfin_write16(DMA2_8_Y_COUNT, val)
  871. #define pDMA2_8_X_MODIFY ((uint16_t volatile *)DMA2_8_X_MODIFY)
  872. #define bfin_read_DMA2_8_X_MODIFY() bfin_read16(DMA2_8_X_MODIFY)
  873. #define bfin_write_DMA2_8_X_MODIFY(val) bfin_write16(DMA2_8_X_MODIFY, val)
  874. #define pDMA2_8_Y_MODIFY ((uint16_t volatile *)DMA2_8_Y_MODIFY)
  875. #define bfin_read_DMA2_8_Y_MODIFY() bfin_read16(DMA2_8_Y_MODIFY)
  876. #define bfin_write_DMA2_8_Y_MODIFY(val) bfin_write16(DMA2_8_Y_MODIFY, val)
  877. #define pDMA2_8_CURR_DESC_PTR ((void * volatile *)DMA2_8_CURR_DESC_PTR)
  878. #define bfin_read_DMA2_8_CURR_DESC_PTR() bfin_readPTR(DMA2_8_CURR_DESC_PTR)
  879. #define bfin_write_DMA2_8_CURR_DESC_PTR(val) bfin_writePTR(DMA2_8_CURR_DESC_PTR, val)
  880. #define pDMA2_8_CURR_ADDR ((void * volatile *)DMA2_8_CURR_ADDR)
  881. #define bfin_read_DMA2_8_CURR_ADDR() bfin_readPTR(DMA2_8_CURR_ADDR)
  882. #define bfin_write_DMA2_8_CURR_ADDR(val) bfin_writePTR(DMA2_8_CURR_ADDR, val)
  883. #define pDMA2_8_CURR_X_COUNT ((uint16_t volatile *)DMA2_8_CURR_X_COUNT)
  884. #define bfin_read_DMA2_8_CURR_X_COUNT() bfin_read16(DMA2_8_CURR_X_COUNT)
  885. #define bfin_write_DMA2_8_CURR_X_COUNT(val) bfin_write16(DMA2_8_CURR_X_COUNT, val)
  886. #define pDMA2_8_CURR_Y_COUNT ((uint16_t volatile *)DMA2_8_CURR_Y_COUNT)
  887. #define bfin_read_DMA2_8_CURR_Y_COUNT() bfin_read16(DMA2_8_CURR_Y_COUNT)
  888. #define bfin_write_DMA2_8_CURR_Y_COUNT(val) bfin_write16(DMA2_8_CURR_Y_COUNT, val)
  889. #define pDMA2_8_IRQ_STATUS ((uint16_t volatile *)DMA2_8_IRQ_STATUS)
  890. #define bfin_read_DMA2_8_IRQ_STATUS() bfin_read16(DMA2_8_IRQ_STATUS)
  891. #define bfin_write_DMA2_8_IRQ_STATUS(val) bfin_write16(DMA2_8_IRQ_STATUS, val)
  892. #define pDMA2_8_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_8_PERIPHERAL_MAP)
  893. #define bfin_read_DMA2_8_PERIPHERAL_MAP() bfin_read16(DMA2_8_PERIPHERAL_MAP)
  894. #define bfin_write_DMA2_8_PERIPHERAL_MAP(val) bfin_write16(DMA2_8_PERIPHERAL_MAP, val)
  895. #define pDMA2_9_CONFIG ((uint16_t volatile *)DMA2_9_CONFIG)
  896. #define bfin_read_DMA2_9_CONFIG() bfin_read16(DMA2_9_CONFIG)
  897. #define bfin_write_DMA2_9_CONFIG(val) bfin_write16(DMA2_9_CONFIG, val)
  898. #define pDMA2_9_NEXT_DESC_PTR ((void * volatile *)DMA2_9_NEXT_DESC_PTR)
  899. #define bfin_read_DMA2_9_NEXT_DESC_PTR() bfin_readPTR(DMA2_9_NEXT_DESC_PTR)
  900. #define bfin_write_DMA2_9_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_9_NEXT_DESC_PTR, val)
  901. #define pDMA2_9_START_ADDR ((void * volatile *)DMA2_9_START_ADDR)
  902. #define bfin_read_DMA2_9_START_ADDR() bfin_readPTR(DMA2_9_START_ADDR)
  903. #define bfin_write_DMA2_9_START_ADDR(val) bfin_writePTR(DMA2_9_START_ADDR, val)
  904. #define pDMA2_9_X_COUNT ((uint16_t volatile *)DMA2_9_X_COUNT)
  905. #define bfin_read_DMA2_9_X_COUNT() bfin_read16(DMA2_9_X_COUNT)
  906. #define bfin_write_DMA2_9_X_COUNT(val) bfin_write16(DMA2_9_X_COUNT, val)
  907. #define pDMA2_9_Y_COUNT ((uint16_t volatile *)DMA2_9_Y_COUNT)
  908. #define bfin_read_DMA2_9_Y_COUNT() bfin_read16(DMA2_9_Y_COUNT)
  909. #define bfin_write_DMA2_9_Y_COUNT(val) bfin_write16(DMA2_9_Y_COUNT, val)
  910. #define pDMA2_9_X_MODIFY ((uint16_t volatile *)DMA2_9_X_MODIFY)
  911. #define bfin_read_DMA2_9_X_MODIFY() bfin_read16(DMA2_9_X_MODIFY)
  912. #define bfin_write_DMA2_9_X_MODIFY(val) bfin_write16(DMA2_9_X_MODIFY, val)
  913. #define pDMA2_9_Y_MODIFY ((uint16_t volatile *)DMA2_9_Y_MODIFY)
  914. #define bfin_read_DMA2_9_Y_MODIFY() bfin_read16(DMA2_9_Y_MODIFY)
  915. #define bfin_write_DMA2_9_Y_MODIFY(val) bfin_write16(DMA2_9_Y_MODIFY, val)
  916. #define pDMA2_9_CURR_DESC_PTR ((void * volatile *)DMA2_9_CURR_DESC_PTR)
  917. #define bfin_read_DMA2_9_CURR_DESC_PTR() bfin_readPTR(DMA2_9_CURR_DESC_PTR)
  918. #define bfin_write_DMA2_9_CURR_DESC_PTR(val) bfin_writePTR(DMA2_9_CURR_DESC_PTR, val)
  919. #define pDMA2_9_CURR_ADDR ((void * volatile *)DMA2_9_CURR_ADDR)
  920. #define bfin_read_DMA2_9_CURR_ADDR() bfin_readPTR(DMA2_9_CURR_ADDR)
  921. #define bfin_write_DMA2_9_CURR_ADDR(val) bfin_writePTR(DMA2_9_CURR_ADDR, val)
  922. #define pDMA2_9_CURR_X_COUNT ((uint16_t volatile *)DMA2_9_CURR_X_COUNT)
  923. #define bfin_read_DMA2_9_CURR_X_COUNT() bfin_read16(DMA2_9_CURR_X_COUNT)
  924. #define bfin_write_DMA2_9_CURR_X_COUNT(val) bfin_write16(DMA2_9_CURR_X_COUNT, val)
  925. #define pDMA2_9_CURR_Y_COUNT ((uint16_t volatile *)DMA2_9_CURR_Y_COUNT)
  926. #define bfin_read_DMA2_9_CURR_Y_COUNT() bfin_read16(DMA2_9_CURR_Y_COUNT)
  927. #define bfin_write_DMA2_9_CURR_Y_COUNT(val) bfin_write16(DMA2_9_CURR_Y_COUNT, val)
  928. #define pDMA2_9_IRQ_STATUS ((uint16_t volatile *)DMA2_9_IRQ_STATUS)
  929. #define bfin_read_DMA2_9_IRQ_STATUS() bfin_read16(DMA2_9_IRQ_STATUS)
  930. #define bfin_write_DMA2_9_IRQ_STATUS(val) bfin_write16(DMA2_9_IRQ_STATUS, val)
  931. #define pDMA2_9_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_9_PERIPHERAL_MAP)
  932. #define bfin_read_DMA2_9_PERIPHERAL_MAP() bfin_read16(DMA2_9_PERIPHERAL_MAP)
  933. #define bfin_write_DMA2_9_PERIPHERAL_MAP(val) bfin_write16(DMA2_9_PERIPHERAL_MAP, val)
  934. #define pDMA2_10_CONFIG ((uint16_t volatile *)DMA2_10_CONFIG)
  935. #define bfin_read_DMA2_10_CONFIG() bfin_read16(DMA2_10_CONFIG)
  936. #define bfin_write_DMA2_10_CONFIG(val) bfin_write16(DMA2_10_CONFIG, val)
  937. #define pDMA2_10_NEXT_DESC_PTR ((void * volatile *)DMA2_10_NEXT_DESC_PTR)
  938. #define bfin_read_DMA2_10_NEXT_DESC_PTR() bfin_readPTR(DMA2_10_NEXT_DESC_PTR)
  939. #define bfin_write_DMA2_10_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_10_NEXT_DESC_PTR, val)
  940. #define pDMA2_10_START_ADDR ((void * volatile *)DMA2_10_START_ADDR)
  941. #define bfin_read_DMA2_10_START_ADDR() bfin_readPTR(DMA2_10_START_ADDR)
  942. #define bfin_write_DMA2_10_START_ADDR(val) bfin_writePTR(DMA2_10_START_ADDR, val)
  943. #define pDMA2_10_X_COUNT ((uint16_t volatile *)DMA2_10_X_COUNT)
  944. #define bfin_read_DMA2_10_X_COUNT() bfin_read16(DMA2_10_X_COUNT)
  945. #define bfin_write_DMA2_10_X_COUNT(val) bfin_write16(DMA2_10_X_COUNT, val)
  946. #define pDMA2_10_Y_COUNT ((uint16_t volatile *)DMA2_10_Y_COUNT)
  947. #define bfin_read_DMA2_10_Y_COUNT() bfin_read16(DMA2_10_Y_COUNT)
  948. #define bfin_write_DMA2_10_Y_COUNT(val) bfin_write16(DMA2_10_Y_COUNT, val)
  949. #define pDMA2_10_X_MODIFY ((uint16_t volatile *)DMA2_10_X_MODIFY)
  950. #define bfin_read_DMA2_10_X_MODIFY() bfin_read16(DMA2_10_X_MODIFY)
  951. #define bfin_write_DMA2_10_X_MODIFY(val) bfin_write16(DMA2_10_X_MODIFY, val)
  952. #define pDMA2_10_Y_MODIFY ((uint16_t volatile *)DMA2_10_Y_MODIFY)
  953. #define bfin_read_DMA2_10_Y_MODIFY() bfin_read16(DMA2_10_Y_MODIFY)
  954. #define bfin_write_DMA2_10_Y_MODIFY(val) bfin_write16(DMA2_10_Y_MODIFY, val)
  955. #define pDMA2_10_CURR_DESC_PTR ((void * volatile *)DMA2_10_CURR_DESC_PTR)
  956. #define bfin_read_DMA2_10_CURR_DESC_PTR() bfin_readPTR(DMA2_10_CURR_DESC_PTR)
  957. #define bfin_write_DMA2_10_CURR_DESC_PTR(val) bfin_writePTR(DMA2_10_CURR_DESC_PTR, val)
  958. #define pDMA2_10_CURR_ADDR ((void * volatile *)DMA2_10_CURR_ADDR)
  959. #define bfin_read_DMA2_10_CURR_ADDR() bfin_readPTR(DMA2_10_CURR_ADDR)
  960. #define bfin_write_DMA2_10_CURR_ADDR(val) bfin_writePTR(DMA2_10_CURR_ADDR, val)
  961. #define pDMA2_10_CURR_X_COUNT ((uint16_t volatile *)DMA2_10_CURR_X_COUNT)
  962. #define bfin_read_DMA2_10_CURR_X_COUNT() bfin_read16(DMA2_10_CURR_X_COUNT)
  963. #define bfin_write_DMA2_10_CURR_X_COUNT(val) bfin_write16(DMA2_10_CURR_X_COUNT, val)
  964. #define pDMA2_10_CURR_Y_COUNT ((uint16_t volatile *)DMA2_10_CURR_Y_COUNT)
  965. #define bfin_read_DMA2_10_CURR_Y_COUNT() bfin_read16(DMA2_10_CURR_Y_COUNT)
  966. #define bfin_write_DMA2_10_CURR_Y_COUNT(val) bfin_write16(DMA2_10_CURR_Y_COUNT, val)
  967. #define pDMA2_10_IRQ_STATUS ((uint16_t volatile *)DMA2_10_IRQ_STATUS)
  968. #define bfin_read_DMA2_10_IRQ_STATUS() bfin_read16(DMA2_10_IRQ_STATUS)
  969. #define bfin_write_DMA2_10_IRQ_STATUS(val) bfin_write16(DMA2_10_IRQ_STATUS, val)
  970. #define pDMA2_10_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_10_PERIPHERAL_MAP)
  971. #define bfin_read_DMA2_10_PERIPHERAL_MAP() bfin_read16(DMA2_10_PERIPHERAL_MAP)
  972. #define bfin_write_DMA2_10_PERIPHERAL_MAP(val) bfin_write16(DMA2_10_PERIPHERAL_MAP, val)
  973. #define pDMA2_11_CONFIG ((uint16_t volatile *)DMA2_11_CONFIG)
  974. #define bfin_read_DMA2_11_CONFIG() bfin_read16(DMA2_11_CONFIG)
  975. #define bfin_write_DMA2_11_CONFIG(val) bfin_write16(DMA2_11_CONFIG, val)
  976. #define pDMA2_11_NEXT_DESC_PTR ((void * volatile *)DMA2_11_NEXT_DESC_PTR)
  977. #define bfin_read_DMA2_11_NEXT_DESC_PTR() bfin_readPTR(DMA2_11_NEXT_DESC_PTR)
  978. #define bfin_write_DMA2_11_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_11_NEXT_DESC_PTR, val)
  979. #define pDMA2_11_START_ADDR ((void * volatile *)DMA2_11_START_ADDR)
  980. #define bfin_read_DMA2_11_START_ADDR() bfin_readPTR(DMA2_11_START_ADDR)
  981. #define bfin_write_DMA2_11_START_ADDR(val) bfin_writePTR(DMA2_11_START_ADDR, val)
  982. #define pDMA2_11_X_COUNT ((uint16_t volatile *)DMA2_11_X_COUNT)
  983. #define bfin_read_DMA2_11_X_COUNT() bfin_read16(DMA2_11_X_COUNT)
  984. #define bfin_write_DMA2_11_X_COUNT(val) bfin_write16(DMA2_11_X_COUNT, val)
  985. #define pDMA2_11_Y_COUNT ((uint16_t volatile *)DMA2_11_Y_COUNT)
  986. #define bfin_read_DMA2_11_Y_COUNT() bfin_read16(DMA2_11_Y_COUNT)
  987. #define bfin_write_DMA2_11_Y_COUNT(val) bfin_write16(DMA2_11_Y_COUNT, val)
  988. #define pDMA2_11_X_MODIFY ((uint16_t volatile *)DMA2_11_X_MODIFY)
  989. #define bfin_read_DMA2_11_X_MODIFY() bfin_read16(DMA2_11_X_MODIFY)
  990. #define bfin_write_DMA2_11_X_MODIFY(val) bfin_write16(DMA2_11_X_MODIFY, val)
  991. #define pDMA2_11_Y_MODIFY ((uint16_t volatile *)DMA2_11_Y_MODIFY)
  992. #define bfin_read_DMA2_11_Y_MODIFY() bfin_read16(DMA2_11_Y_MODIFY)
  993. #define bfin_write_DMA2_11_Y_MODIFY(val) bfin_write16(DMA2_11_Y_MODIFY, val)
  994. #define pDMA2_11_CURR_DESC_PTR ((void * volatile *)DMA2_11_CURR_DESC_PTR)
  995. #define bfin_read_DMA2_11_CURR_DESC_PTR() bfin_readPTR(DMA2_11_CURR_DESC_PTR)
  996. #define bfin_write_DMA2_11_CURR_DESC_PTR(val) bfin_writePTR(DMA2_11_CURR_DESC_PTR, val)
  997. #define pDMA2_11_CURR_ADDR ((void * volatile *)DMA2_11_CURR_ADDR)
  998. #define bfin_read_DMA2_11_CURR_ADDR() bfin_readPTR(DMA2_11_CURR_ADDR)
  999. #define bfin_write_DMA2_11_CURR_ADDR(val) bfin_writePTR(DMA2_11_CURR_ADDR, val)
  1000. #define pDMA2_11_CURR_X_COUNT ((uint16_t volatile *)DMA2_11_CURR_X_COUNT)
  1001. #define bfin_read_DMA2_11_CURR_X_COUNT() bfin_read16(DMA2_11_CURR_X_COUNT)
  1002. #define bfin_write_DMA2_11_CURR_X_COUNT(val) bfin_write16(DMA2_11_CURR_X_COUNT, val)
  1003. #define pDMA2_11_CURR_Y_COUNT ((uint16_t volatile *)DMA2_11_CURR_Y_COUNT)
  1004. #define bfin_read_DMA2_11_CURR_Y_COUNT() bfin_read16(DMA2_11_CURR_Y_COUNT)
  1005. #define bfin_write_DMA2_11_CURR_Y_COUNT(val) bfin_write16(DMA2_11_CURR_Y_COUNT, val)
  1006. #define pDMA2_11_IRQ_STATUS ((uint16_t volatile *)DMA2_11_IRQ_STATUS)
  1007. #define bfin_read_DMA2_11_IRQ_STATUS() bfin_read16(DMA2_11_IRQ_STATUS)
  1008. #define bfin_write_DMA2_11_IRQ_STATUS(val) bfin_write16(DMA2_11_IRQ_STATUS, val)
  1009. #define pDMA2_11_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_11_PERIPHERAL_MAP)
  1010. #define bfin_read_DMA2_11_PERIPHERAL_MAP() bfin_read16(DMA2_11_PERIPHERAL_MAP)
  1011. #define bfin_write_DMA2_11_PERIPHERAL_MAP(val) bfin_write16(DMA2_11_PERIPHERAL_MAP, val)
  1012. #define pIMDMA_S0_CONFIG ((uint16_t volatile *)IMDMA_S0_CONFIG)
  1013. #define bfin_read_IMDMA_S0_CONFIG() bfin_read16(IMDMA_S0_CONFIG)
  1014. #define bfin_write_IMDMA_S0_CONFIG(val) bfin_write16(IMDMA_S0_CONFIG, val)
  1015. #define pIMDMA_S0_NEXT_DESC_PTR ((void * volatile *)IMDMA_S0_NEXT_DESC_PTR)
  1016. #define bfin_read_IMDMA_S0_NEXT_DESC_PTR() bfin_readPTR(IMDMA_S0_NEXT_DESC_PTR)
  1017. #define bfin_write_IMDMA_S0_NEXT_DESC_PTR(val) bfin_writePTR(IMDMA_S0_NEXT_DESC_PTR, val)
  1018. #define pIMDMA_S0_START_ADDR ((void * volatile *)IMDMA_S0_START_ADDR)
  1019. #define bfin_read_IMDMA_S0_START_ADDR() bfin_readPTR(IMDMA_S0_START_ADDR)
  1020. #define bfin_write_IMDMA_S0_START_ADDR(val) bfin_writePTR(IMDMA_S0_START_ADDR, val)
  1021. #define pIMDMA_S0_X_COUNT ((uint16_t volatile *)IMDMA_S0_X_COUNT)
  1022. #define bfin_read_IMDMA_S0_X_COUNT() bfin_read16(IMDMA_S0_X_COUNT)
  1023. #define bfin_write_IMDMA_S0_X_COUNT(val) bfin_write16(IMDMA_S0_X_COUNT, val)
  1024. #define pIMDMA_S0_Y_COUNT ((uint16_t volatile *)IMDMA_S0_Y_COUNT)
  1025. #define bfin_read_IMDMA_S0_Y_COUNT() bfin_read16(IMDMA_S0_Y_COUNT)
  1026. #define bfin_write_IMDMA_S0_Y_COUNT(val) bfin_write16(IMDMA_S0_Y_COUNT, val)
  1027. #define pIMDMA_S0_X_MODIFY ((uint16_t volatile *)IMDMA_S0_X_MODIFY)
  1028. #define bfin_read_IMDMA_S0_X_MODIFY() bfin_read16(IMDMA_S0_X_MODIFY)
  1029. #define bfin_write_IMDMA_S0_X_MODIFY(val) bfin_write16(IMDMA_S0_X_MODIFY, val)
  1030. #define pIMDMA_S0_Y_MODIFY ((uint16_t volatile *)IMDMA_S0_Y_MODIFY)
  1031. #define bfin_read_IMDMA_S0_Y_MODIFY() bfin_read16(IMDMA_S0_Y_MODIFY)
  1032. #define bfin_write_IMDMA_S0_Y_MODIFY(val) bfin_write16(IMDMA_S0_Y_MODIFY, val)
  1033. #define pIMDMA_S0_CURR_DESC_PTR ((void * volatile *)IMDMA_S0_CURR_DESC_PTR)
  1034. #define bfin_read_IMDMA_S0_CURR_DESC_PTR() bfin_readPTR(IMDMA_S0_CURR_DESC_PTR)
  1035. #define bfin_write_IMDMA_S0_CURR_DESC_PTR(val) bfin_writePTR(IMDMA_S0_CURR_DESC_PTR, val)
  1036. #define pIMDMA_S0_CURR_ADDR ((void * volatile *)IMDMA_S0_CURR_ADDR)
  1037. #define bfin_read_IMDMA_S0_CURR_ADDR() bfin_readPTR(IMDMA_S0_CURR_ADDR)
  1038. #define bfin_write_IMDMA_S0_CURR_ADDR(val) bfin_writePTR(IMDMA_S0_CURR_ADDR, val)
  1039. #define pIMDMA_S0_CURR_X_COUNT ((uint16_t volatile *)IMDMA_S0_CURR_X_COUNT)
  1040. #define bfin_read_IMDMA_S0_CURR_X_COUNT() bfin_read16(IMDMA_S0_CURR_X_COUNT)
  1041. #define bfin_write_IMDMA_S0_CURR_X_COUNT(val) bfin_write16(IMDMA_S0_CURR_X_COUNT, val)
  1042. #define pIMDMA_S0_CURR_Y_COUNT ((uint16_t volatile *)IMDMA_S0_CURR_Y_COUNT)
  1043. #define bfin_read_IMDMA_S0_CURR_Y_COUNT() bfin_read16(IMDMA_S0_CURR_Y_COUNT)
  1044. #define bfin_write_IMDMA_S0_CURR_Y_COUNT(val) bfin_write16(IMDMA_S0_CURR_Y_COUNT, val)
  1045. #define pIMDMA_S0_IRQ_STATUS ((uint16_t volatile *)IMDMA_S0_IRQ_STATUS)
  1046. #define bfin_read_IMDMA_S0_IRQ_STATUS() bfin_read16(IMDMA_S0_IRQ_STATUS)
  1047. #define bfin_write_IMDMA_S0_IRQ_STATUS(val) bfin_write16(IMDMA_S0_IRQ_STATUS, val)
  1048. #define pIMDMA_D0_CONFIG ((uint16_t volatile *)IMDMA_D0_CONFIG)
  1049. #define bfin_read_IMDMA_D0_CONFIG() bfin_read16(IMDMA_D0_CONFIG)
  1050. #define bfin_write_IMDMA_D0_CONFIG(val) bfin_write16(IMDMA_D0_CONFIG, val)
  1051. #define pIMDMA_D0_NEXT_DESC_PTR ((void * volatile *)IMDMA_D0_NEXT_DESC_PTR)
  1052. #define bfin_read_IMDMA_D0_NEXT_DESC_PTR() bfin_readPTR(IMDMA_D0_NEXT_DESC_PTR)
  1053. #define bfin_write_IMDMA_D0_NEXT_DESC_PTR(val) bfin_writePTR(IMDMA_D0_NEXT_DESC_PTR, val)
  1054. #define pIMDMA_D0_START_ADDR ((void * volatile *)IMDMA_D0_START_ADDR)
  1055. #define bfin_read_IMDMA_D0_START_ADDR() bfin_readPTR(IMDMA_D0_START_ADDR)
  1056. #define bfin_write_IMDMA_D0_START_ADDR(val) bfin_writePTR(IMDMA_D0_START_ADDR, val)
  1057. #define pIMDMA_D0_X_COUNT ((uint16_t volatile *)IMDMA_D0_X_COUNT)
  1058. #define bfin_read_IMDMA_D0_X_COUNT() bfin_read16(IMDMA_D0_X_COUNT)
  1059. #define bfin_write_IMDMA_D0_X_COUNT(val) bfin_write16(IMDMA_D0_X_COUNT, val)
  1060. #define pIMDMA_D0_Y_COUNT ((uint16_t volatile *)IMDMA_D0_Y_COUNT)
  1061. #define bfin_read_IMDMA_D0_Y_COUNT() bfin_read16(IMDMA_D0_Y_COUNT)
  1062. #define bfin_write_IMDMA_D0_Y_COUNT(val) bfin_write16(IMDMA_D0_Y_COUNT, val)
  1063. #define pIMDMA_D0_X_MODIFY ((uint16_t volatile *)IMDMA_D0_X_MODIFY)
  1064. #define bfin_read_IMDMA_D0_X_MODIFY() bfin_read16(IMDMA_D0_X_MODIFY)
  1065. #define bfin_write_IMDMA_D0_X_MODIFY(val) bfin_write16(IMDMA_D0_X_MODIFY, val)
  1066. #define pIMDMA_D0_Y_MODIFY ((uint16_t volatile *)IMDMA_D0_Y_MODIFY)
  1067. #define bfin_read_IMDMA_D0_Y_MODIFY() bfin_read16(IMDMA_D0_Y_MODIFY)
  1068. #define bfin_write_IMDMA_D0_Y_MODIFY(val) bfin_write16(IMDMA_D0_Y_MODIFY, val)
  1069. #define pIMDMA_D0_CURR_DESC_PTR ((void * volatile *)IMDMA_D0_CURR_DESC_PTR)
  1070. #define bfin_read_IMDMA_D0_CURR_DESC_PTR() bfin_readPTR(IMDMA_D0_CURR_DESC_PTR)
  1071. #define bfin_write_IMDMA_D0_CURR_DESC_PTR(val) bfin_writePTR(IMDMA_D0_CURR_DESC_PTR, val)
  1072. #define pIMDMA_D0_CURR_ADDR ((void * volatile *)IMDMA_D0_CURR_ADDR)
  1073. #define bfin_read_IMDMA_D0_CURR_ADDR() bfin_readPTR(IMDMA_D0_CURR_ADDR)
  1074. #define bfin_write_IMDMA_D0_CURR_ADDR(val) bfin_writePTR(IMDMA_D0_CURR_ADDR, val)
  1075. #define pIMDMA_D0_CURR_X_COUNT ((uint16_t volatile *)IMDMA_D0_CURR_X_COUNT)
  1076. #define bfin_read_IMDMA_D0_CURR_X_COUNT() bfin_read16(IMDMA_D0_CURR_X_COUNT)
  1077. #define bfin_write_IMDMA_D0_CURR_X_COUNT(val) bfin_write16(IMDMA_D0_CURR_X_COUNT, val)
  1078. #define pIMDMA_D0_CURR_Y_COUNT ((uint16_t volatile *)IMDMA_D0_CURR_Y_COUNT)
  1079. #define bfin_read_IMDMA_D0_CURR_Y_COUNT() bfin_read16(IMDMA_D0_CURR_Y_COUNT)
  1080. #define bfin_write_IMDMA_D0_CURR_Y_COUNT(val) bfin_write16(IMDMA_D0_CURR_Y_COUNT, val)
  1081. #define pIMDMA_D0_IRQ_STATUS ((uint16_t volatile *)IMDMA_D0_IRQ_STATUS)
  1082. #define bfin_read_IMDMA_D0_IRQ_STATUS() bfin_read16(IMDMA_D0_IRQ_STATUS)
  1083. #define bfin_write_IMDMA_D0_IRQ_STATUS(val) bfin_write16(IMDMA_D0_IRQ_STATUS, val)
  1084. #define pIMDMA_S1_CONFIG ((uint16_t volatile *)IMDMA_S1_CONFIG)
  1085. #define bfin_read_IMDMA_S1_CONFIG() bfin_read16(IMDMA_S1_CONFIG)
  1086. #define bfin_write_IMDMA_S1_CONFIG(val) bfin_write16(IMDMA_S1_CONFIG, val)
  1087. #define pIMDMA_S1_NEXT_DESC_PTR ((void * volatile *)IMDMA_S1_NEXT_DESC_PTR)
  1088. #define bfin_read_IMDMA_S1_NEXT_DESC_PTR() bfin_readPTR(IMDMA_S1_NEXT_DESC_PTR)
  1089. #define bfin_write_IMDMA_S1_NEXT_DESC_PTR(val) bfin_writePTR(IMDMA_S1_NEXT_DESC_PTR, val)
  1090. #define pIMDMA_S1_START_ADDR ((void * volatile *)IMDMA_S1_START_ADDR)
  1091. #define bfin_read_IMDMA_S1_START_ADDR() bfin_readPTR(IMDMA_S1_START_ADDR)
  1092. #define bfin_write_IMDMA_S1_START_ADDR(val) bfin_writePTR(IMDMA_S1_START_ADDR, val)
  1093. #define pIMDMA_S1_X_COUNT ((uint16_t volatile *)IMDMA_S1_X_COUNT)
  1094. #define bfin_read_IMDMA_S1_X_COUNT() bfin_read16(IMDMA_S1_X_COUNT)
  1095. #define bfin_write_IMDMA_S1_X_COUNT(val) bfin_write16(IMDMA_S1_X_COUNT, val)
  1096. #define pIMDMA_S1_Y_COUNT ((uint16_t volatile *)IMDMA_S1_Y_COUNT)
  1097. #define bfin_read_IMDMA_S1_Y_COUNT() bfin_read16(IMDMA_S1_Y_COUNT)
  1098. #define bfin_write_IMDMA_S1_Y_COUNT(val) bfin_write16(IMDMA_S1_Y_COUNT, val)
  1099. #define pIMDMA_S1_X_MODIFY ((uint16_t volatile *)IMDMA_S1_X_MODIFY)
  1100. #define bfin_read_IMDMA_S1_X_MODIFY() bfin_read16(IMDMA_S1_X_MODIFY)
  1101. #define bfin_write_IMDMA_S1_X_MODIFY(val) bfin_write16(IMDMA_S1_X_MODIFY, val)
  1102. #define pIMDMA_S1_Y_MODIFY ((uint16_t volatile *)IMDMA_S1_Y_MODIFY)
  1103. #define bfin_read_IMDMA_S1_Y_MODIFY() bfin_read16(IMDMA_S1_Y_MODIFY)
  1104. #define bfin_write_IMDMA_S1_Y_MODIFY(val) bfin_write16(IMDMA_S1_Y_MODIFY, val)
  1105. #define pIMDMA_S1_CURR_DESC_PTR ((void * volatile *)IMDMA_S1_CURR_DESC_PTR)
  1106. #define bfin_read_IMDMA_S1_CURR_DESC_PTR() bfin_readPTR(IMDMA_S1_CURR_DESC_PTR)
  1107. #define bfin_write_IMDMA_S1_CURR_DESC_PTR(val) bfin_writePTR(IMDMA_S1_CURR_DESC_PTR, val)
  1108. #define pIMDMA_S1_CURR_ADDR ((void * volatile *)IMDMA_S1_CURR_ADDR)
  1109. #define bfin_read_IMDMA_S1_CURR_ADDR() bfin_readPTR(IMDMA_S1_CURR_ADDR)
  1110. #define bfin_write_IMDMA_S1_CURR_ADDR(val) bfin_writePTR(IMDMA_S1_CURR_ADDR, val)
  1111. #define pIMDMA_S1_CURR_X_COUNT ((uint16_t volatile *)IMDMA_S1_CURR_X_COUNT)
  1112. #define bfin_read_IMDMA_S1_CURR_X_COUNT() bfin_read16(IMDMA_S1_CURR_X_COUNT)
  1113. #define bfin_write_IMDMA_S1_CURR_X_COUNT(val) bfin_write16(IMDMA_S1_CURR_X_COUNT, val)
  1114. #define pIMDMA_S1_CURR_Y_COUNT ((uint16_t volatile *)IMDMA_S1_CURR_Y_COUNT)
  1115. #define bfin_read_IMDMA_S1_CURR_Y_COUNT() bfin_read16(IMDMA_S1_CURR_Y_COUNT)
  1116. #define bfin_write_IMDMA_S1_CURR_Y_COUNT(val) bfin_write16(IMDMA_S1_CURR_Y_COUNT, val)
  1117. #define pIMDMA_S1_IRQ_STATUS ((uint16_t volatile *)IMDMA_S1_IRQ_STATUS)
  1118. #define bfin_read_IMDMA_S1_IRQ_STATUS() bfin_read16(IMDMA_S1_IRQ_STATUS)
  1119. #define bfin_write_IMDMA_S1_IRQ_STATUS(val) bfin_write16(IMDMA_S1_IRQ_STATUS, val)
  1120. #define pIMDMA_D1_CONFIG ((uint16_t volatile *)IMDMA_D1_CONFIG)
  1121. #define bfin_read_IMDMA_D1_CONFIG() bfin_read16(IMDMA_D1_CONFIG)
  1122. #define bfin_write_IMDMA_D1_CONFIG(val) bfin_write16(IMDMA_D1_CONFIG, val)
  1123. #define pIMDMA_D1_NEXT_DESC_PTR ((void * volatile *)IMDMA_D1_NEXT_DESC_PTR)
  1124. #define bfin_read_IMDMA_D1_NEXT_DESC_PTR() bfin_readPTR(IMDMA_D1_NEXT_DESC_PTR)
  1125. #define bfin_write_IMDMA_D1_NEXT_DESC_PTR(val) bfin_writePTR(IMDMA_D1_NEXT_DESC_PTR, val)
  1126. #define pIMDMA_D1_START_ADDR ((void * volatile *)IMDMA_D1_START_ADDR)
  1127. #define bfin_read_IMDMA_D1_START_ADDR() bfin_readPTR(IMDMA_D1_START_ADDR)
  1128. #define bfin_write_IMDMA_D1_START_ADDR(val) bfin_writePTR(IMDMA_D1_START_ADDR, val)
  1129. #define pIMDMA_D1_X_COUNT ((uint16_t volatile *)IMDMA_D1_X_COUNT)
  1130. #define bfin_read_IMDMA_D1_X_COUNT() bfin_read16(IMDMA_D1_X_COUNT)
  1131. #define bfin_write_IMDMA_D1_X_COUNT(val) bfin_write16(IMDMA_D1_X_COUNT, val)
  1132. #define pIMDMA_D1_Y_COUNT ((uint16_t volatile *)IMDMA_D1_Y_COUNT)
  1133. #define bfin_read_IMDMA_D1_Y_COUNT() bfin_read16(IMDMA_D1_Y_COUNT)
  1134. #define bfin_write_IMDMA_D1_Y_COUNT(val) bfin_write16(IMDMA_D1_Y_COUNT, val)
  1135. #define pIMDMA_D1_X_MODIFY ((uint16_t volatile *)IMDMA_D1_X_MODIFY)
  1136. #define bfin_read_IMDMA_D1_X_MODIFY() bfin_read16(IMDMA_D1_X_MODIFY)
  1137. #define bfin_write_IMDMA_D1_X_MODIFY(val) bfin_write16(IMDMA_D1_X_MODIFY, val)
  1138. #define pIMDMA_D1_Y_MODIFY ((uint16_t volatile *)IMDMA_D1_Y_MODIFY)
  1139. #define bfin_read_IMDMA_D1_Y_MODIFY() bfin_read16(IMDMA_D1_Y_MODIFY)
  1140. #define bfin_write_IMDMA_D1_Y_MODIFY(val) bfin_write16(IMDMA_D1_Y_MODIFY, val)
  1141. #define pIMDMA_D1_CURR_DESC_PTR ((void * volatile *)IMDMA_D1_CURR_DESC_PTR)
  1142. #define bfin_read_IMDMA_D1_CURR_DESC_PTR() bfin_readPTR(IMDMA_D1_CURR_DESC_PTR)
  1143. #define bfin_write_IMDMA_D1_CURR_DESC_PTR(val) bfin_writePTR(IMDMA_D1_CURR_DESC_PTR, val)
  1144. #define pIMDMA_D1_CURR_ADDR ((void * volatile *)IMDMA_D1_CURR_ADDR)
  1145. #define bfin_read_IMDMA_D1_CURR_ADDR() bfin_readPTR(IMDMA_D1_CURR_ADDR)
  1146. #define bfin_write_IMDMA_D1_CURR_ADDR(val) bfin_writePTR(IMDMA_D1_CURR_ADDR, val)
  1147. #define pIMDMA_D1_CURR_X_COUNT ((uint16_t volatile *)IMDMA_D1_CURR_X_COUNT)
  1148. #define bfin_read_IMDMA_D1_CURR_X_COUNT() bfin_read16(IMDMA_D1_CURR_X_COUNT)
  1149. #define bfin_write_IMDMA_D1_CURR_X_COUNT(val) bfin_write16(IMDMA_D1_CURR_X_COUNT, val)
  1150. #define pIMDMA_D1_CURR_Y_COUNT ((uint16_t volatile *)IMDMA_D1_CURR_Y_COUNT)
  1151. #define bfin_read_IMDMA_D1_CURR_Y_COUNT() bfin_read16(IMDMA_D1_CURR_Y_COUNT)
  1152. #define bfin_write_IMDMA_D1_CURR_Y_COUNT(val) bfin_write16(IMDMA_D1_CURR_Y_COUNT, val)
  1153. #define pIMDMA_D1_IRQ_STATUS ((uint16_t volatile *)IMDMA_D1_IRQ_STATUS)
  1154. #define bfin_read_IMDMA_D1_IRQ_STATUS() bfin_read16(IMDMA_D1_IRQ_STATUS)
  1155. #define bfin_write_IMDMA_D1_IRQ_STATUS(val) bfin_write16(IMDMA_D1_IRQ_STATUS, val)
  1156. #define pMDMA1_S0_CONFIG ((uint16_t volatile *)MDMA1_S0_CONFIG)
  1157. #define bfin_read_MDMA1_S0_CONFIG() bfin_read16(MDMA1_S0_CONFIG)
  1158. #define bfin_write_MDMA1_S0_CONFIG(val) bfin_write16(MDMA1_S0_CONFIG, val)
  1159. #define pMDMA1_S0_NEXT_DESC_PTR ((void * volatile *)MDMA1_S0_NEXT_DESC_PTR)
  1160. #define bfin_read_MDMA1_S0_NEXT_DESC_PTR() bfin_readPTR(MDMA1_S0_NEXT_DESC_PTR)
  1161. #define bfin_write_MDMA1_S0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA1_S0_NEXT_DESC_PTR, val)
  1162. #define pMDMA1_S0_START_ADDR ((void * volatile *)MDMA1_S0_START_ADDR)
  1163. #define bfin_read_MDMA1_S0_START_ADDR() bfin_readPTR(MDMA1_S0_START_ADDR)
  1164. #define bfin_write_MDMA1_S0_START_ADDR(val) bfin_writePTR(MDMA1_S0_START_ADDR, val)
  1165. #define pMDMA1_S0_X_COUNT ((uint16_t volatile *)MDMA1_S0_X_COUNT)
  1166. #define bfin_read_MDMA1_S0_X_COUNT() bfin_read16(MDMA1_S0_X_COUNT)
  1167. #define bfin_write_MDMA1_S0_X_COUNT(val) bfin_write16(MDMA1_S0_X_COUNT, val)
  1168. #define pMDMA1_S0_Y_COUNT ((uint16_t volatile *)MDMA1_S0_Y_COUNT)
  1169. #define bfin_read_MDMA1_S0_Y_COUNT() bfin_read16(MDMA1_S0_Y_COUNT)
  1170. #define bfin_write_MDMA1_S0_Y_COUNT(val) bfin_write16(MDMA1_S0_Y_COUNT, val)
  1171. #define pMDMA1_S0_X_MODIFY ((uint16_t volatile *)MDMA1_S0_X_MODIFY)
  1172. #define bfin_read_MDMA1_S0_X_MODIFY() bfin_read16(MDMA1_S0_X_MODIFY)
  1173. #define bfin_write_MDMA1_S0_X_MODIFY(val) bfin_write16(MDMA1_S0_X_MODIFY, val)
  1174. #define pMDMA1_S0_Y_MODIFY ((uint16_t volatile *)MDMA1_S0_Y_MODIFY)
  1175. #define bfin_read_MDMA1_S0_Y_MODIFY() bfin_read16(MDMA1_S0_Y_MODIFY)
  1176. #define bfin_write_MDMA1_S0_Y_MODIFY(val) bfin_write16(MDMA1_S0_Y_MODIFY, val)
  1177. #define pMDMA1_S0_CURR_DESC_PTR ((void * volatile *)MDMA1_S0_CURR_DESC_PTR)
  1178. #define bfin_read_MDMA1_S0_CURR_DESC_PTR() bfin_readPTR(MDMA1_S0_CURR_DESC_PTR)
  1179. #define bfin_write_MDMA1_S0_CURR_DESC_PTR(val) bfin_writePTR(MDMA1_S0_CURR_DESC_PTR, val)
  1180. #define pMDMA1_S0_CURR_ADDR ((void * volatile *)MDMA1_S0_CURR_ADDR)
  1181. #define bfin_read_MDMA1_S0_CURR_ADDR() bfin_readPTR(MDMA1_S0_CURR_ADDR)
  1182. #define bfin_write_MDMA1_S0_CURR_ADDR(val) bfin_writePTR(MDMA1_S0_CURR_ADDR, val)
  1183. #define pMDMA1_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA1_S0_CURR_X_COUNT)
  1184. #define bfin_read_MDMA1_S0_CURR_X_COUNT() bfin_read16(MDMA1_S0_CURR_X_COUNT)
  1185. #define bfin_write_MDMA1_S0_CURR_X_COUNT(val) bfin_write16(MDMA1_S0_CURR_X_COUNT, val)
  1186. #define pMDMA1_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA1_S0_CURR_Y_COUNT)
  1187. #define bfin_read_MDMA1_S0_CURR_Y_COUNT() bfin_read16(MDMA1_S0_CURR_Y_COUNT)
  1188. #define bfin_write_MDMA1_S0_CURR_Y_COUNT(val) bfin_write16(MDMA1_S0_CURR_Y_COUNT, val)
  1189. #define pMDMA1_S0_IRQ_STATUS ((uint16_t volatile *)MDMA1_S0_IRQ_STATUS)
  1190. #define bfin_read_MDMA1_S0_IRQ_STATUS() bfin_read16(MDMA1_S0_IRQ_STATUS)
  1191. #define bfin_write_MDMA1_S0_IRQ_STATUS(val) bfin_write16(MDMA1_S0_IRQ_STATUS, val)
  1192. #define pMDMA1_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA1_S0_PERIPHERAL_MAP)
  1193. #define bfin_read_MDMA1_S0_PERIPHERAL_MAP() bfin_read16(MDMA1_S0_PERIPHERAL_MAP)
  1194. #define bfin_write_MDMA1_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA1_S0_PERIPHERAL_MAP, val)
  1195. #define pMDMA1_D0_CONFIG ((uint16_t volatile *)MDMA1_D0_CONFIG)
  1196. #define bfin_read_MDMA1_D0_CONFIG() bfin_read16(MDMA1_D0_CONFIG)
  1197. #define bfin_write_MDMA1_D0_CONFIG(val) bfin_write16(MDMA1_D0_CONFIG, val)
  1198. #define pMDMA1_D0_NEXT_DESC_PTR ((void * volatile *)MDMA1_D0_NEXT_DESC_PTR)
  1199. #define bfin_read_MDMA1_D0_NEXT_DESC_PTR() bfin_readPTR(MDMA1_D0_NEXT_DESC_PTR)
  1200. #define bfin_write_MDMA1_D0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA1_D0_NEXT_DESC_PTR, val)
  1201. #define pMDMA1_D0_START_ADDR ((void * volatile *)MDMA1_D0_START_ADDR)
  1202. #define bfin_read_MDMA1_D0_START_ADDR() bfin_readPTR(MDMA1_D0_START_ADDR)
  1203. #define bfin_write_MDMA1_D0_START_ADDR(val) bfin_writePTR(MDMA1_D0_START_ADDR, val)
  1204. #define pMDMA1_D0_X_COUNT ((uint16_t volatile *)MDMA1_D0_X_COUNT)
  1205. #define bfin_read_MDMA1_D0_X_COUNT() bfin_read16(MDMA1_D0_X_COUNT)
  1206. #define bfin_write_MDMA1_D0_X_COUNT(val) bfin_write16(MDMA1_D0_X_COUNT, val)
  1207. #define pMDMA1_D0_Y_COUNT ((uint16_t volatile *)MDMA1_D0_Y_COUNT)
  1208. #define bfin_read_MDMA1_D0_Y_COUNT() bfin_read16(MDMA1_D0_Y_COUNT)
  1209. #define bfin_write_MDMA1_D0_Y_COUNT(val) bfin_write16(MDMA1_D0_Y_COUNT, val)
  1210. #define pMDMA1_D0_X_MODIFY ((uint16_t volatile *)MDMA1_D0_X_MODIFY)
  1211. #define bfin_read_MDMA1_D0_X_MODIFY() bfin_read16(MDMA1_D0_X_MODIFY)
  1212. #define bfin_write_MDMA1_D0_X_MODIFY(val) bfin_write16(MDMA1_D0_X_MODIFY, val)
  1213. #define pMDMA1_D0_Y_MODIFY ((uint16_t volatile *)MDMA1_D0_Y_MODIFY)
  1214. #define bfin_read_MDMA1_D0_Y_MODIFY() bfin_read16(MDMA1_D0_Y_MODIFY)
  1215. #define bfin_write_MDMA1_D0_Y_MODIFY(val) bfin_write16(MDMA1_D0_Y_MODIFY, val)
  1216. #define pMDMA1_D0_CURR_DESC_PTR ((void * volatile *)MDMA1_D0_CURR_DESC_PTR)
  1217. #define bfin_read_MDMA1_D0_CURR_DESC_PTR() bfin_readPTR(MDMA1_D0_CURR_DESC_PTR)
  1218. #define bfin_write_MDMA1_D0_CURR_DESC_PTR(val) bfin_writePTR(MDMA1_D0_CURR_DESC_PTR, val)
  1219. #define pMDMA1_D0_CURR_ADDR ((void * volatile *)MDMA1_D0_CURR_ADDR)
  1220. #define bfin_read_MDMA1_D0_CURR_ADDR() bfin_readPTR(MDMA1_D0_CURR_ADDR)
  1221. #define bfin_write_MDMA1_D0_CURR_ADDR(val) bfin_writePTR(MDMA1_D0_CURR_ADDR, val)
  1222. #define pMDMA1_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA1_D0_CURR_X_COUNT)
  1223. #define bfin_read_MDMA1_D0_CURR_X_COUNT() bfin_read16(MDMA1_D0_CURR_X_COUNT)
  1224. #define bfin_write_MDMA1_D0_CURR_X_COUNT(val) bfin_write16(MDMA1_D0_CURR_X_COUNT, val)
  1225. #define pMDMA1_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA1_D0_CURR_Y_COUNT)
  1226. #define bfin_read_MDMA1_D0_CURR_Y_COUNT() bfin_read16(MDMA1_D0_CURR_Y_COUNT)
  1227. #define bfin_write_MDMA1_D0_CURR_Y_COUNT(val) bfin_write16(MDMA1_D0_CURR_Y_COUNT, val)
  1228. #define pMDMA1_D0_IRQ_STATUS ((uint16_t volatile *)MDMA1_D0_IRQ_STATUS)
  1229. #define bfin_read_MDMA1_D0_IRQ_STATUS() bfin_read16(MDMA1_D0_IRQ_STATUS)
  1230. #define bfin_write_MDMA1_D0_IRQ_STATUS(val) bfin_write16(MDMA1_D0_IRQ_STATUS, val)
  1231. #define pMDMA1_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA1_D0_PERIPHERAL_MAP)
  1232. #define bfin_read_MDMA1_D0_PERIPHERAL_MAP() bfin_read16(MDMA1_D0_PERIPHERAL_MAP)
  1233. #define bfin_write_MDMA1_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA1_D0_PERIPHERAL_MAP, val)
  1234. #define pMDMA1_S1_CONFIG ((uint16_t volatile *)MDMA1_S1_CONFIG)
  1235. #define bfin_read_MDMA1_S1_CONFIG() bfin_read16(MDMA1_S1_CONFIG)
  1236. #define bfin_write_MDMA1_S1_CONFIG(val) bfin_write16(MDMA1_S1_CONFIG, val)
  1237. #define pMDMA1_S1_NEXT_DESC_PTR ((void * volatile *)MDMA1_S1_NEXT_DESC_PTR)
  1238. #define bfin_read_MDMA1_S1_NEXT_DESC_PTR() bfin_readPTR(MDMA1_S1_NEXT_DESC_PTR)
  1239. #define bfin_write_MDMA1_S1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA1_S1_NEXT_DESC_PTR, val)
  1240. #define pMDMA1_S1_START_ADDR ((void * volatile *)MDMA1_S1_START_ADDR)
  1241. #define bfin_read_MDMA1_S1_START_ADDR() bfin_readPTR(MDMA1_S1_START_ADDR)
  1242. #define bfin_write_MDMA1_S1_START_ADDR(val) bfin_writePTR(MDMA1_S1_START_ADDR, val)
  1243. #define pMDMA1_S1_X_COUNT ((uint16_t volatile *)MDMA1_S1_X_COUNT)
  1244. #define bfin_read_MDMA1_S1_X_COUNT() bfin_read16(MDMA1_S1_X_COUNT)
  1245. #define bfin_write_MDMA1_S1_X_COUNT(val) bfin_write16(MDMA1_S1_X_COUNT, val)
  1246. #define pMDMA1_S1_Y_COUNT ((uint16_t volatile *)MDMA1_S1_Y_COUNT)
  1247. #define bfin_read_MDMA1_S1_Y_COUNT() bfin_read16(MDMA1_S1_Y_COUNT)
  1248. #define bfin_write_MDMA1_S1_Y_COUNT(val) bfin_write16(MDMA1_S1_Y_COUNT, val)
  1249. #define pMDMA1_S1_X_MODIFY ((uint16_t volatile *)MDMA1_S1_X_MODIFY)
  1250. #define bfin_read_MDMA1_S1_X_MODIFY() bfin_read16(MDMA1_S1_X_MODIFY)
  1251. #define bfin_write_MDMA1_S1_X_MODIFY(val) bfin_write16(MDMA1_S1_X_MODIFY, val)
  1252. #define pMDMA1_S1_Y_MODIFY ((uint16_t volatile *)MDMA1_S1_Y_MODIFY)
  1253. #define bfin_read_MDMA1_S1_Y_MODIFY() bfin_read16(MDMA1_S1_Y_MODIFY)
  1254. #define bfin_write_MDMA1_S1_Y_MODIFY(val) bfin_write16(MDMA1_S1_Y_MODIFY, val)
  1255. #define pMDMA1_S1_CURR_DESC_PTR ((void * volatile *)MDMA1_S1_CURR_DESC_PTR)
  1256. #define bfin_read_MDMA1_S1_CURR_DESC_PTR() bfin_readPTR(MDMA1_S1_CURR_DESC_PTR)
  1257. #define bfin_write_MDMA1_S1_CURR_DESC_PTR(val) bfin_writePTR(MDMA1_S1_CURR_DESC_PTR, val)
  1258. #define pMDMA1_S1_CURR_ADDR ((void * volatile *)MDMA1_S1_CURR_ADDR)
  1259. #define bfin_read_MDMA1_S1_CURR_ADDR() bfin_readPTR(MDMA1_S1_CURR_ADDR)
  1260. #define bfin_write_MDMA1_S1_CURR_ADDR(val) bfin_writePTR(MDMA1_S1_CURR_ADDR, val)
  1261. #define pMDMA1_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA1_S1_CURR_X_COUNT)
  1262. #define bfin_read_MDMA1_S1_CURR_X_COUNT() bfin_read16(MDMA1_S1_CURR_X_COUNT)
  1263. #define bfin_write_MDMA1_S1_CURR_X_COUNT(val) bfin_write16(MDMA1_S1_CURR_X_COUNT, val)
  1264. #define pMDMA1_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA1_S1_CURR_Y_COUNT)
  1265. #define bfin_read_MDMA1_S1_CURR_Y_COUNT() bfin_read16(MDMA1_S1_CURR_Y_COUNT)
  1266. #define bfin_write_MDMA1_S1_CURR_Y_COUNT(val) bfin_write16(MDMA1_S1_CURR_Y_COUNT, val)
  1267. #define pMDMA1_S1_IRQ_STATUS ((uint16_t volatile *)MDMA1_S1_IRQ_STATUS)
  1268. #define bfin_read_MDMA1_S1_IRQ_STATUS() bfin_read16(MDMA1_S1_IRQ_STATUS)
  1269. #define bfin_write_MDMA1_S1_IRQ_STATUS(val) bfin_write16(MDMA1_S1_IRQ_STATUS, val)
  1270. #define pMDMA1_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA1_S1_PERIPHERAL_MAP)
  1271. #define bfin_read_MDMA1_S1_PERIPHERAL_MAP() bfin_read16(MDMA1_S1_PERIPHERAL_MAP)
  1272. #define bfin_write_MDMA1_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA1_S1_PERIPHERAL_MAP, val)
  1273. #define pMDMA1_D1_CONFIG ((uint16_t volatile *)MDMA1_D1_CONFIG)
  1274. #define bfin_read_MDMA1_D1_CONFIG() bfin_read16(MDMA1_D1_CONFIG)
  1275. #define bfin_write_MDMA1_D1_CONFIG(val) bfin_write16(MDMA1_D1_CONFIG, val)
  1276. #define pMDMA1_D1_NEXT_DESC_PTR ((void * volatile *)MDMA1_D1_NEXT_DESC_PTR)
  1277. #define bfin_read_MDMA1_D1_NEXT_DESC_PTR() bfin_readPTR(MDMA1_D1_NEXT_DESC_PTR)
  1278. #define bfin_write_MDMA1_D1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA1_D1_NEXT_DESC_PTR, val)
  1279. #define pMDMA1_D1_START_ADDR ((void * volatile *)MDMA1_D1_START_ADDR)
  1280. #define bfin_read_MDMA1_D1_START_ADDR() bfin_readPTR(MDMA1_D1_START_ADDR)
  1281. #define bfin_write_MDMA1_D1_START_ADDR(val) bfin_writePTR(MDMA1_D1_START_ADDR, val)
  1282. #define pMDMA1_D1_X_COUNT ((uint16_t volatile *)MDMA1_D1_X_COUNT)
  1283. #define bfin_read_MDMA1_D1_X_COUNT() bfin_read16(MDMA1_D1_X_COUNT)
  1284. #define bfin_write_MDMA1_D1_X_COUNT(val) bfin_write16(MDMA1_D1_X_COUNT, val)
  1285. #define pMDMA1_D1_Y_COUNT ((uint16_t volatile *)MDMA1_D1_Y_COUNT)
  1286. #define bfin_read_MDMA1_D1_Y_COUNT() bfin_read16(MDMA1_D1_Y_COUNT)
  1287. #define bfin_write_MDMA1_D1_Y_COUNT(val) bfin_write16(MDMA1_D1_Y_COUNT, val)
  1288. #define pMDMA1_D1_X_MODIFY ((uint16_t volatile *)MDMA1_D1_X_MODIFY)
  1289. #define bfin_read_MDMA1_D1_X_MODIFY() bfin_read16(MDMA1_D1_X_MODIFY)
  1290. #define bfin_write_MDMA1_D1_X_MODIFY(val) bfin_write16(MDMA1_D1_X_MODIFY, val)
  1291. #define pMDMA1_D1_Y_MODIFY ((uint16_t volatile *)MDMA1_D1_Y_MODIFY)
  1292. #define bfin_read_MDMA1_D1_Y_MODIFY() bfin_read16(MDMA1_D1_Y_MODIFY)
  1293. #define bfin_write_MDMA1_D1_Y_MODIFY(val) bfin_write16(MDMA1_D1_Y_MODIFY, val)
  1294. #define pMDMA1_D1_CURR_DESC_PTR ((void * volatile *)MDMA1_D1_CURR_DESC_PTR)
  1295. #define bfin_read_MDMA1_D1_CURR_DESC_PTR() bfin_readPTR(MDMA1_D1_CURR_DESC_PTR)
  1296. #define bfin_write_MDMA1_D1_CURR_DESC_PTR(val) bfin_writePTR(MDMA1_D1_CURR_DESC_PTR, val)
  1297. #define pMDMA1_D1_CURR_ADDR ((void * volatile *)MDMA1_D1_CURR_ADDR)
  1298. #define bfin_read_MDMA1_D1_CURR_ADDR() bfin_readPTR(MDMA1_D1_CURR_ADDR)
  1299. #define bfin_write_MDMA1_D1_CURR_ADDR(val) bfin_writePTR(MDMA1_D1_CURR_ADDR, val)
  1300. #define pMDMA1_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA1_D1_CURR_X_COUNT)
  1301. #define bfin_read_MDMA1_D1_CURR_X_COUNT() bfin_read16(MDMA1_D1_CURR_X_COUNT)
  1302. #define bfin_write_MDMA1_D1_CURR_X_COUNT(val) bfin_write16(MDMA1_D1_CURR_X_COUNT, val)
  1303. #define pMDMA1_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA1_D1_CURR_Y_COUNT)
  1304. #define bfin_read_MDMA1_D1_CURR_Y_COUNT() bfin_read16(MDMA1_D1_CURR_Y_COUNT)
  1305. #define bfin_write_MDMA1_D1_CURR_Y_COUNT(val) bfin_write16(MDMA1_D1_CURR_Y_COUNT, val)
  1306. #define pMDMA1_D1_IRQ_STATUS ((uint16_t volatile *)MDMA1_D1_IRQ_STATUS)
  1307. #define bfin_read_MDMA1_D1_IRQ_STATUS() bfin_read16(MDMA1_D1_IRQ_STATUS)
  1308. #define bfin_write_MDMA1_D1_IRQ_STATUS(val) bfin_write16(MDMA1_D1_IRQ_STATUS, val)
  1309. #define pMDMA1_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA1_D1_PERIPHERAL_MAP)
  1310. #define bfin_read_MDMA1_D1_PERIPHERAL_MAP() bfin_read16(MDMA1_D1_PERIPHERAL_MAP)
  1311. #define bfin_write_MDMA1_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA1_D1_PERIPHERAL_MAP, val)
  1312. #define pMDMA2_S0_CONFIG ((uint16_t volatile *)MDMA2_S0_CONFIG)
  1313. #define bfin_read_MDMA2_S0_CONFIG() bfin_read16(MDMA2_S0_CONFIG)
  1314. #define bfin_write_MDMA2_S0_CONFIG(val) bfin_write16(MDMA2_S0_CONFIG, val)
  1315. #define pMDMA2_S0_NEXT_DESC_PTR ((void * volatile *)MDMA2_S0_NEXT_DESC_PTR)
  1316. #define bfin_read_MDMA2_S0_NEXT_DESC_PTR() bfin_readPTR(MDMA2_S0_NEXT_DESC_PTR)
  1317. #define bfin_write_MDMA2_S0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA2_S0_NEXT_DESC_PTR, val)
  1318. #define pMDMA2_S0_START_ADDR ((void * volatile *)MDMA2_S0_START_ADDR)
  1319. #define bfin_read_MDMA2_S0_START_ADDR() bfin_readPTR(MDMA2_S0_START_ADDR)
  1320. #define bfin_write_MDMA2_S0_START_ADDR(val) bfin_writePTR(MDMA2_S0_START_ADDR, val)
  1321. #define pMDMA2_S0_X_COUNT ((uint16_t volatile *)MDMA2_S0_X_COUNT)
  1322. #define bfin_read_MDMA2_S0_X_COUNT() bfin_read16(MDMA2_S0_X_COUNT)
  1323. #define bfin_write_MDMA2_S0_X_COUNT(val) bfin_write16(MDMA2_S0_X_COUNT, val)
  1324. #define pMDMA2_S0_Y_COUNT ((uint16_t volatile *)MDMA2_S0_Y_COUNT)
  1325. #define bfin_read_MDMA2_S0_Y_COUNT() bfin_read16(MDMA2_S0_Y_COUNT)
  1326. #define bfin_write_MDMA2_S0_Y_COUNT(val) bfin_write16(MDMA2_S0_Y_COUNT, val)
  1327. #define pMDMA2_S0_X_MODIFY ((uint16_t volatile *)MDMA2_S0_X_MODIFY)
  1328. #define bfin_read_MDMA2_S0_X_MODIFY() bfin_read16(MDMA2_S0_X_MODIFY)
  1329. #define bfin_write_MDMA2_S0_X_MODIFY(val) bfin_write16(MDMA2_S0_X_MODIFY, val)
  1330. #define pMDMA2_S0_Y_MODIFY ((uint16_t volatile *)MDMA2_S0_Y_MODIFY)
  1331. #define bfin_read_MDMA2_S0_Y_MODIFY() bfin_read16(MDMA2_S0_Y_MODIFY)
  1332. #define bfin_write_MDMA2_S0_Y_MODIFY(val) bfin_write16(MDMA2_S0_Y_MODIFY, val)
  1333. #define pMDMA2_S0_CURR_DESC_PTR ((void * volatile *)MDMA2_S0_CURR_DESC_PTR)
  1334. #define bfin_read_MDMA2_S0_CURR_DESC_PTR() bfin_readPTR(MDMA2_S0_CURR_DESC_PTR)
  1335. #define bfin_write_MDMA2_S0_CURR_DESC_PTR(val) bfin_writePTR(MDMA2_S0_CURR_DESC_PTR, val)
  1336. #define pMDMA2_S0_CURR_ADDR ((void * volatile *)MDMA2_S0_CURR_ADDR)
  1337. #define bfin_read_MDMA2_S0_CURR_ADDR() bfin_readPTR(MDMA2_S0_CURR_ADDR)
  1338. #define bfin_write_MDMA2_S0_CURR_ADDR(val) bfin_writePTR(MDMA2_S0_CURR_ADDR, val)
  1339. #define pMDMA2_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA2_S0_CURR_X_COUNT)
  1340. #define bfin_read_MDMA2_S0_CURR_X_COUNT() bfin_read16(MDMA2_S0_CURR_X_COUNT)
  1341. #define bfin_write_MDMA2_S0_CURR_X_COUNT(val) bfin_write16(MDMA2_S0_CURR_X_COUNT, val)
  1342. #define pMDMA2_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA2_S0_CURR_Y_COUNT)
  1343. #define bfin_read_MDMA2_S0_CURR_Y_COUNT() bfin_read16(MDMA2_S0_CURR_Y_COUNT)
  1344. #define bfin_write_MDMA2_S0_CURR_Y_COUNT(val) bfin_write16(MDMA2_S0_CURR_Y_COUNT, val)
  1345. #define pMDMA2_S0_IRQ_STATUS ((uint16_t volatile *)MDMA2_S0_IRQ_STATUS)
  1346. #define bfin_read_MDMA2_S0_IRQ_STATUS() bfin_read16(MDMA2_S0_IRQ_STATUS)
  1347. #define bfin_write_MDMA2_S0_IRQ_STATUS(val) bfin_write16(MDMA2_S0_IRQ_STATUS, val)
  1348. #define pMDMA2_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA2_S0_PERIPHERAL_MAP)
  1349. #define bfin_read_MDMA2_S0_PERIPHERAL_MAP() bfin_read16(MDMA2_S0_PERIPHERAL_MAP)
  1350. #define bfin_write_MDMA2_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA2_S0_PERIPHERAL_MAP, val)
  1351. #define pMDMA2_D0_CONFIG ((uint16_t volatile *)MDMA2_D0_CONFIG)
  1352. #define bfin_read_MDMA2_D0_CONFIG() bfin_read16(MDMA2_D0_CONFIG)
  1353. #define bfin_write_MDMA2_D0_CONFIG(val) bfin_write16(MDMA2_D0_CONFIG, val)
  1354. #define pMDMA2_D0_NEXT_DESC_PTR ((void * volatile *)MDMA2_D0_NEXT_DESC_PTR)
  1355. #define bfin_read_MDMA2_D0_NEXT_DESC_PTR() bfin_readPTR(MDMA2_D0_NEXT_DESC_PTR)
  1356. #define bfin_write_MDMA2_D0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA2_D0_NEXT_DESC_PTR, val)
  1357. #define pMDMA2_D0_START_ADDR ((void * volatile *)MDMA2_D0_START_ADDR)
  1358. #define bfin_read_MDMA2_D0_START_ADDR() bfin_readPTR(MDMA2_D0_START_ADDR)
  1359. #define bfin_write_MDMA2_D0_START_ADDR(val) bfin_writePTR(MDMA2_D0_START_ADDR, val)
  1360. #define pMDMA2_D0_X_COUNT ((uint16_t volatile *)MDMA2_D0_X_COUNT)
  1361. #define bfin_read_MDMA2_D0_X_COUNT() bfin_read16(MDMA2_D0_X_COUNT)
  1362. #define bfin_write_MDMA2_D0_X_COUNT(val) bfin_write16(MDMA2_D0_X_COUNT, val)
  1363. #define pMDMA2_D0_Y_COUNT ((uint16_t volatile *)MDMA2_D0_Y_COUNT)
  1364. #define bfin_read_MDMA2_D0_Y_COUNT() bfin_read16(MDMA2_D0_Y_COUNT)
  1365. #define bfin_write_MDMA2_D0_Y_COUNT(val) bfin_write16(MDMA2_D0_Y_COUNT, val)
  1366. #define pMDMA2_D0_X_MODIFY ((uint16_t volatile *)MDMA2_D0_X_MODIFY)
  1367. #define bfin_read_MDMA2_D0_X_MODIFY() bfin_read16(MDMA2_D0_X_MODIFY)
  1368. #define bfin_write_MDMA2_D0_X_MODIFY(val) bfin_write16(MDMA2_D0_X_MODIFY, val)
  1369. #define pMDMA2_D0_Y_MODIFY ((uint16_t volatile *)MDMA2_D0_Y_MODIFY)
  1370. #define bfin_read_MDMA2_D0_Y_MODIFY() bfin_read16(MDMA2_D0_Y_MODIFY)
  1371. #define bfin_write_MDMA2_D0_Y_MODIFY(val) bfin_write16(MDMA2_D0_Y_MODIFY, val)
  1372. #define pMDMA2_D0_CURR_DESC_PTR ((void * volatile *)MDMA2_D0_CURR_DESC_PTR)
  1373. #define bfin_read_MDMA2_D0_CURR_DESC_PTR() bfin_readPTR(MDMA2_D0_CURR_DESC_PTR)
  1374. #define bfin_write_MDMA2_D0_CURR_DESC_PTR(val) bfin_writePTR(MDMA2_D0_CURR_DESC_PTR, val)
  1375. #define pMDMA2_D0_CURR_ADDR ((void * volatile *)MDMA2_D0_CURR_ADDR)
  1376. #define bfin_read_MDMA2_D0_CURR_ADDR() bfin_readPTR(MDMA2_D0_CURR_ADDR)
  1377. #define bfin_write_MDMA2_D0_CURR_ADDR(val) bfin_writePTR(MDMA2_D0_CURR_ADDR, val)
  1378. #define pMDMA2_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA2_D0_CURR_X_COUNT)
  1379. #define bfin_read_MDMA2_D0_CURR_X_COUNT() bfin_read16(MDMA2_D0_CURR_X_COUNT)
  1380. #define bfin_write_MDMA2_D0_CURR_X_COUNT(val) bfin_write16(MDMA2_D0_CURR_X_COUNT, val)
  1381. #define pMDMA2_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA2_D0_CURR_Y_COUNT)
  1382. #define bfin_read_MDMA2_D0_CURR_Y_COUNT() bfin_read16(MDMA2_D0_CURR_Y_COUNT)
  1383. #define bfin_write_MDMA2_D0_CURR_Y_COUNT(val) bfin_write16(MDMA2_D0_CURR_Y_COUNT, val)
  1384. #define pMDMA2_D0_IRQ_STATUS ((uint16_t volatile *)MDMA2_D0_IRQ_STATUS)
  1385. #define bfin_read_MDMA2_D0_IRQ_STATUS() bfin_read16(MDMA2_D0_IRQ_STATUS)
  1386. #define bfin_write_MDMA2_D0_IRQ_STATUS(val) bfin_write16(MDMA2_D0_IRQ_STATUS, val)
  1387. #define pMDMA2_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA2_D0_PERIPHERAL_MAP)
  1388. #define bfin_read_MDMA2_D0_PERIPHERAL_MAP() bfin_read16(MDMA2_D0_PERIPHERAL_MAP)
  1389. #define bfin_write_MDMA2_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA2_D0_PERIPHERAL_MAP, val)
  1390. #define pMDMA2_S1_CONFIG ((uint16_t volatile *)MDMA2_S1_CONFIG)
  1391. #define bfin_read_MDMA2_S1_CONFIG() bfin_read16(MDMA2_S1_CONFIG)
  1392. #define bfin_write_MDMA2_S1_CONFIG(val) bfin_write16(MDMA2_S1_CONFIG, val)
  1393. #define pMDMA2_S1_NEXT_DESC_PTR ((void * volatile *)MDMA2_S1_NEXT_DESC_PTR)
  1394. #define bfin_read_MDMA2_S1_NEXT_DESC_PTR() bfin_readPTR(MDMA2_S1_NEXT_DESC_PTR)
  1395. #define bfin_write_MDMA2_S1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA2_S1_NEXT_DESC_PTR, val)
  1396. #define pMDMA2_S1_START_ADDR ((void * volatile *)MDMA2_S1_START_ADDR)
  1397. #define bfin_read_MDMA2_S1_START_ADDR() bfin_readPTR(MDMA2_S1_START_ADDR)
  1398. #define bfin_write_MDMA2_S1_START_ADDR(val) bfin_writePTR(MDMA2_S1_START_ADDR, val)
  1399. #define pMDMA2_S1_X_COUNT ((uint16_t volatile *)MDMA2_S1_X_COUNT)
  1400. #define bfin_read_MDMA2_S1_X_COUNT() bfin_read16(MDMA2_S1_X_COUNT)
  1401. #define bfin_write_MDMA2_S1_X_COUNT(val) bfin_write16(MDMA2_S1_X_COUNT, val)
  1402. #define pMDMA2_S1_Y_COUNT ((uint16_t volatile *)MDMA2_S1_Y_COUNT)
  1403. #define bfin_read_MDMA2_S1_Y_COUNT() bfin_read16(MDMA2_S1_Y_COUNT)
  1404. #define bfin_write_MDMA2_S1_Y_COUNT(val) bfin_write16(MDMA2_S1_Y_COUNT, val)
  1405. #define pMDMA2_S1_X_MODIFY ((uint16_t volatile *)MDMA2_S1_X_MODIFY)
  1406. #define bfin_read_MDMA2_S1_X_MODIFY() bfin_read16(MDMA2_S1_X_MODIFY)
  1407. #define bfin_write_MDMA2_S1_X_MODIFY(val) bfin_write16(MDMA2_S1_X_MODIFY, val)
  1408. #define pMDMA2_S1_Y_MODIFY ((uint16_t volatile *)MDMA2_S1_Y_MODIFY)
  1409. #define bfin_read_MDMA2_S1_Y_MODIFY() bfin_read16(MDMA2_S1_Y_MODIFY)
  1410. #define bfin_write_MDMA2_S1_Y_MODIFY(val) bfin_write16(MDMA2_S1_Y_MODIFY, val)
  1411. #define pMDMA2_S1_CURR_DESC_PTR ((void * volatile *)MDMA2_S1_CURR_DESC_PTR)
  1412. #define bfin_read_MDMA2_S1_CURR_DESC_PTR() bfin_readPTR(MDMA2_S1_CURR_DESC_PTR)
  1413. #define bfin_write_MDMA2_S1_CURR_DESC_PTR(val) bfin_writePTR(MDMA2_S1_CURR_DESC_PTR, val)
  1414. #define pMDMA2_S1_CURR_ADDR ((void * volatile *)MDMA2_S1_CURR_ADDR)
  1415. #define bfin_read_MDMA2_S1_CURR_ADDR() bfin_readPTR(MDMA2_S1_CURR_ADDR)
  1416. #define bfin_write_MDMA2_S1_CURR_ADDR(val) bfin_writePTR(MDMA2_S1_CURR_ADDR, val)
  1417. #define pMDMA2_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA2_S1_CURR_X_COUNT)
  1418. #define bfin_read_MDMA2_S1_CURR_X_COUNT() bfin_read16(MDMA2_S1_CURR_X_COUNT)
  1419. #define bfin_write_MDMA2_S1_CURR_X_COUNT(val) bfin_write16(MDMA2_S1_CURR_X_COUNT, val)
  1420. #define pMDMA2_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA2_S1_CURR_Y_COUNT)
  1421. #define bfin_read_MDMA2_S1_CURR_Y_COUNT() bfin_read16(MDMA2_S1_CURR_Y_COUNT)
  1422. #define bfin_write_MDMA2_S1_CURR_Y_COUNT(val) bfin_write16(MDMA2_S1_CURR_Y_COUNT, val)
  1423. #define pMDMA2_S1_IRQ_STATUS ((uint16_t volatile *)MDMA2_S1_IRQ_STATUS)
  1424. #define bfin_read_MDMA2_S1_IRQ_STATUS() bfin_read16(MDMA2_S1_IRQ_STATUS)
  1425. #define bfin_write_MDMA2_S1_IRQ_STATUS(val) bfin_write16(MDMA2_S1_IRQ_STATUS, val)
  1426. #define pMDMA2_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA2_S1_PERIPHERAL_MAP)
  1427. #define bfin_read_MDMA2_S1_PERIPHERAL_MAP() bfin_read16(MDMA2_S1_PERIPHERAL_MAP)
  1428. #define bfin_write_MDMA2_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA2_S1_PERIPHERAL_MAP, val)
  1429. #define pMDMA2_D1_CONFIG ((uint16_t volatile *)MDMA2_D1_CONFIG)
  1430. #define bfin_read_MDMA2_D1_CONFIG() bfin_read16(MDMA2_D1_CONFIG)
  1431. #define bfin_write_MDMA2_D1_CONFIG(val) bfin_write16(MDMA2_D1_CONFIG, val)
  1432. #define pMDMA2_D1_NEXT_DESC_PTR ((void * volatile *)MDMA2_D1_NEXT_DESC_PTR)
  1433. #define bfin_read_MDMA2_D1_NEXT_DESC_PTR() bfin_readPTR(MDMA2_D1_NEXT_DESC_PTR)
  1434. #define bfin_write_MDMA2_D1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA2_D1_NEXT_DESC_PTR, val)
  1435. #define pMDMA2_D1_START_ADDR ((void * volatile *)MDMA2_D1_START_ADDR)
  1436. #define bfin_read_MDMA2_D1_START_ADDR() bfin_readPTR(MDMA2_D1_START_ADDR)
  1437. #define bfin_write_MDMA2_D1_START_ADDR(val) bfin_writePTR(MDMA2_D1_START_ADDR, val)
  1438. #define pMDMA2_D1_X_COUNT ((uint16_t volatile *)MDMA2_D1_X_COUNT)
  1439. #define bfin_read_MDMA2_D1_X_COUNT() bfin_read16(MDMA2_D1_X_COUNT)
  1440. #define bfin_write_MDMA2_D1_X_COUNT(val) bfin_write16(MDMA2_D1_X_COUNT, val)
  1441. #define pMDMA2_D1_Y_COUNT ((uint16_t volatile *)MDMA2_D1_Y_COUNT)
  1442. #define bfin_read_MDMA2_D1_Y_COUNT() bfin_read16(MDMA2_D1_Y_COUNT)
  1443. #define bfin_write_MDMA2_D1_Y_COUNT(val) bfin_write16(MDMA2_D1_Y_COUNT, val)
  1444. #define pMDMA2_D1_X_MODIFY ((uint16_t volatile *)MDMA2_D1_X_MODIFY)
  1445. #define bfin_read_MDMA2_D1_X_MODIFY() bfin_read16(MDMA2_D1_X_MODIFY)
  1446. #define bfin_write_MDMA2_D1_X_MODIFY(val) bfin_write16(MDMA2_D1_X_MODIFY, val)
  1447. #define pMDMA2_D1_Y_MODIFY ((uint16_t volatile *)MDMA2_D1_Y_MODIFY)
  1448. #define bfin_read_MDMA2_D1_Y_MODIFY() bfin_read16(MDMA2_D1_Y_MODIFY)
  1449. #define bfin_write_MDMA2_D1_Y_MODIFY(val) bfin_write16(MDMA2_D1_Y_MODIFY, val)
  1450. #define pMDMA2_D1_CURR_DESC_PTR ((void * volatile *)MDMA2_D1_CURR_DESC_PTR)
  1451. #define bfin_read_MDMA2_D1_CURR_DESC_PTR() bfin_readPTR(MDMA2_D1_CURR_DESC_PTR)
  1452. #define bfin_write_MDMA2_D1_CURR_DESC_PTR(val) bfin_writePTR(MDMA2_D1_CURR_DESC_PTR, val)
  1453. #define pMDMA2_D1_CURR_ADDR ((void * volatile *)MDMA2_D1_CURR_ADDR)
  1454. #define bfin_read_MDMA2_D1_CURR_ADDR() bfin_readPTR(MDMA2_D1_CURR_ADDR)
  1455. #define bfin_write_MDMA2_D1_CURR_ADDR(val) bfin_writePTR(MDMA2_D1_CURR_ADDR, val)
  1456. #define pMDMA2_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA2_D1_CURR_X_COUNT)
  1457. #define bfin_read_MDMA2_D1_CURR_X_COUNT() bfin_read16(MDMA2_D1_CURR_X_COUNT)
  1458. #define bfin_write_MDMA2_D1_CURR_X_COUNT(val) bfin_write16(MDMA2_D1_CURR_X_COUNT, val)
  1459. #define pMDMA2_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA2_D1_CURR_Y_COUNT)
  1460. #define bfin_read_MDMA2_D1_CURR_Y_COUNT() bfin_read16(MDMA2_D1_CURR_Y_COUNT)
  1461. #define bfin_write_MDMA2_D1_CURR_Y_COUNT(val) bfin_write16(MDMA2_D1_CURR_Y_COUNT, val)
  1462. #define pMDMA2_D1_IRQ_STATUS ((uint16_t volatile *)MDMA2_D1_IRQ_STATUS)
  1463. #define bfin_read_MDMA2_D1_IRQ_STATUS() bfin_read16(MDMA2_D1_IRQ_STATUS)
  1464. #define bfin_write_MDMA2_D1_IRQ_STATUS(val) bfin_write16(MDMA2_D1_IRQ_STATUS, val)
  1465. #define pMDMA2_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA2_D1_PERIPHERAL_MAP)
  1466. #define bfin_read_MDMA2_D1_PERIPHERAL_MAP() bfin_read16(MDMA2_D1_PERIPHERAL_MAP)
  1467. #define bfin_write_MDMA2_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA2_D1_PERIPHERAL_MAP, val)
  1468. #define pTIMER0_CONFIG ((uint16_t volatile *)TIMER0_CONFIG)
  1469. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  1470. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
  1471. #define pTIMER0_COUNTER ((uint32_t volatile *)TIMER0_COUNTER)
  1472. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  1473. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
  1474. #define pTIMER0_PERIOD ((uint32_t volatile *)TIMER0_PERIOD)
  1475. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  1476. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
  1477. #define pTIMER0_WIDTH ((uint32_t volatile *)TIMER0_WIDTH)
  1478. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  1479. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
  1480. #define pTIMER1_CONFIG ((uint16_t volatile *)TIMER1_CONFIG)
  1481. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  1482. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
  1483. #define pTIMER1_COUNTER ((uint32_t volatile *)TIMER1_COUNTER)
  1484. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  1485. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
  1486. #define pTIMER1_PERIOD ((uint32_t volatile *)TIMER1_PERIOD)
  1487. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  1488. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
  1489. #define pTIMER1_WIDTH ((uint32_t volatile *)TIMER1_WIDTH)
  1490. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
  1491. #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
  1492. #define pTIMER2_CONFIG ((uint16_t volatile *)TIMER2_CONFIG)
  1493. #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
  1494. #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
  1495. #define pTIMER2_COUNTER ((uint32_t volatile *)TIMER2_COUNTER)
  1496. #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
  1497. #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
  1498. #define pTIMER2_PERIOD ((uint32_t volatile *)TIMER2_PERIOD)
  1499. #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
  1500. #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
  1501. #define pTIMER2_WIDTH ((uint32_t volatile *)TIMER2_WIDTH)
  1502. #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
  1503. #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
  1504. #define pTIMER3_CONFIG ((uint16_t volatile *)TIMER3_CONFIG)
  1505. #define bfin_read_TIMER3_CONFIG() bfin_read16(TIMER3_CONFIG)
  1506. #define bfin_write_TIMER3_CONFIG(val) bfin_write16(TIMER3_CONFIG, val)
  1507. #define pTIMER3_COUNTER ((uint32_t volatile *)TIMER3_COUNTER)
  1508. #define bfin_read_TIMER3_COUNTER() bfin_read32(TIMER3_COUNTER)
  1509. #define bfin_write_TIMER3_COUNTER(val) bfin_write32(TIMER3_COUNTER, val)
  1510. #define pTIMER3_PERIOD ((uint32_t volatile *)TIMER3_PERIOD)
  1511. #define bfin_read_TIMER3_PERIOD() bfin_read32(TIMER3_PERIOD)
  1512. #define bfin_write_TIMER3_PERIOD(val) bfin_write32(TIMER3_PERIOD, val)
  1513. #define pTIMER3_WIDTH ((uint32_t volatile *)TIMER3_WIDTH)
  1514. #define bfin_read_TIMER3_WIDTH() bfin_read32(TIMER3_WIDTH)
  1515. #define bfin_write_TIMER3_WIDTH(val) bfin_write32(TIMER3_WIDTH, val)
  1516. #define pTIMER4_CONFIG ((uint16_t volatile *)TIMER4_CONFIG)
  1517. #define bfin_read_TIMER4_CONFIG() bfin_read16(TIMER4_CONFIG)
  1518. #define bfin_write_TIMER4_CONFIG(val) bfin_write16(TIMER4_CONFIG, val)
  1519. #define pTIMER4_COUNTER ((uint32_t volatile *)TIMER4_COUNTER)
  1520. #define bfin_read_TIMER4_COUNTER() bfin_read32(TIMER4_COUNTER)
  1521. #define bfin_write_TIMER4_COUNTER(val) bfin_write32(TIMER4_COUNTER, val)
  1522. #define pTIMER4_PERIOD ((uint32_t volatile *)TIMER4_PERIOD)
  1523. #define bfin_read_TIMER4_PERIOD() bfin_read32(TIMER4_PERIOD)
  1524. #define bfin_write_TIMER4_PERIOD(val) bfin_write32(TIMER4_PERIOD, val)
  1525. #define pTIMER4_WIDTH ((uint32_t volatile *)TIMER4_WIDTH)
  1526. #define bfin_read_TIMER4_WIDTH() bfin_read32(TIMER4_WIDTH)
  1527. #define bfin_write_TIMER4_WIDTH(val) bfin_write32(TIMER4_WIDTH, val)
  1528. #define pTIMER5_CONFIG ((uint16_t volatile *)TIMER5_CONFIG)
  1529. #define bfin_read_TIMER5_CONFIG() bfin_read16(TIMER5_CONFIG)
  1530. #define bfin_write_TIMER5_CONFIG(val) bfin_write16(TIMER5_CONFIG, val)
  1531. #define pTIMER5_COUNTER ((uint32_t volatile *)TIMER5_COUNTER)
  1532. #define bfin_read_TIMER5_COUNTER() bfin_read32(TIMER5_COUNTER)
  1533. #define bfin_write_TIMER5_COUNTER(val) bfin_write32(TIMER5_COUNTER, val)
  1534. #define pTIMER5_PERIOD ((uint32_t volatile *)TIMER5_PERIOD)
  1535. #define bfin_read_TIMER5_PERIOD() bfin_read32(TIMER5_PERIOD)
  1536. #define bfin_write_TIMER5_PERIOD(val) bfin_write32(TIMER5_PERIOD, val)
  1537. #define pTIMER5_WIDTH ((uint32_t volatile *)TIMER5_WIDTH)
  1538. #define bfin_read_TIMER5_WIDTH() bfin_read32(TIMER5_WIDTH)
  1539. #define bfin_write_TIMER5_WIDTH(val) bfin_write32(TIMER5_WIDTH, val)
  1540. #define pTIMER6_CONFIG ((uint16_t volatile *)TIMER6_CONFIG)
  1541. #define bfin_read_TIMER6_CONFIG() bfin_read16(TIMER6_CONFIG)
  1542. #define bfin_write_TIMER6_CONFIG(val) bfin_write16(TIMER6_CONFIG, val)
  1543. #define pTIMER6_COUNTER ((uint32_t volatile *)TIMER6_COUNTER)
  1544. #define bfin_read_TIMER6_COUNTER() bfin_read32(TIMER6_COUNTER)
  1545. #define bfin_write_TIMER6_COUNTER(val) bfin_write32(TIMER6_COUNTER, val)
  1546. #define pTIMER6_PERIOD ((uint32_t volatile *)TIMER6_PERIOD)
  1547. #define bfin_read_TIMER6_PERIOD() bfin_read32(TIMER6_PERIOD)
  1548. #define bfin_write_TIMER6_PERIOD(val) bfin_write32(TIMER6_PERIOD, val)
  1549. #define pTIMER6_WIDTH ((uint32_t volatile *)TIMER6_WIDTH)
  1550. #define bfin_read_TIMER6_WIDTH() bfin_read32(TIMER6_WIDTH)
  1551. #define bfin_write_TIMER6_WIDTH(val) bfin_write32(TIMER6_WIDTH, val)
  1552. #define pTIMER7_CONFIG ((uint16_t volatile *)TIMER7_CONFIG)
  1553. #define bfin_read_TIMER7_CONFIG() bfin_read16(TIMER7_CONFIG)
  1554. #define bfin_write_TIMER7_CONFIG(val) bfin_write16(TIMER7_CONFIG, val)
  1555. #define pTIMER7_COUNTER ((uint32_t volatile *)TIMER7_COUNTER)
  1556. #define bfin_read_TIMER7_COUNTER() bfin_read32(TIMER7_COUNTER)
  1557. #define bfin_write_TIMER7_COUNTER(val) bfin_write32(TIMER7_COUNTER, val)
  1558. #define pTIMER7_PERIOD ((uint32_t volatile *)TIMER7_PERIOD)
  1559. #define bfin_read_TIMER7_PERIOD() bfin_read32(TIMER7_PERIOD)
  1560. #define bfin_write_TIMER7_PERIOD(val) bfin_write32(TIMER7_PERIOD, val)
  1561. #define pTIMER7_WIDTH ((uint32_t volatile *)TIMER7_WIDTH)
  1562. #define bfin_read_TIMER7_WIDTH() bfin_read32(TIMER7_WIDTH)
  1563. #define bfin_write_TIMER7_WIDTH(val) bfin_write32(TIMER7_WIDTH, val)
  1564. #define pTIMER8_CONFIG ((uint16_t volatile *)TIMER8_CONFIG)
  1565. #define bfin_read_TIMER8_CONFIG() bfin_read16(TIMER8_CONFIG)
  1566. #define bfin_write_TIMER8_CONFIG(val) bfin_write16(TIMER8_CONFIG, val)
  1567. #define pTIMER8_COUNTER ((uint32_t volatile *)TIMER8_COUNTER)
  1568. #define bfin_read_TIMER8_COUNTER() bfin_read32(TIMER8_COUNTER)
  1569. #define bfin_write_TIMER8_COUNTER(val) bfin_write32(TIMER8_COUNTER, val)
  1570. #define pTIMER8_PERIOD ((uint32_t volatile *)TIMER8_PERIOD)
  1571. #define bfin_read_TIMER8_PERIOD() bfin_read32(TIMER8_PERIOD)
  1572. #define bfin_write_TIMER8_PERIOD(val) bfin_write32(TIMER8_PERIOD, val)
  1573. #define pTIMER8_WIDTH ((uint32_t volatile *)TIMER8_WIDTH)
  1574. #define bfin_read_TIMER8_WIDTH() bfin_read32(TIMER8_WIDTH)
  1575. #define bfin_write_TIMER8_WIDTH(val) bfin_write32(TIMER8_WIDTH, val)
  1576. #define pTIMER9_CONFIG ((uint16_t volatile *)TIMER9_CONFIG)
  1577. #define bfin_read_TIMER9_CONFIG() bfin_read16(TIMER9_CONFIG)
  1578. #define bfin_write_TIMER9_CONFIG(val) bfin_write16(TIMER9_CONFIG, val)
  1579. #define pTIMER9_COUNTER ((uint32_t volatile *)TIMER9_COUNTER)
  1580. #define bfin_read_TIMER9_COUNTER() bfin_read32(TIMER9_COUNTER)
  1581. #define bfin_write_TIMER9_COUNTER(val) bfin_write32(TIMER9_COUNTER, val)
  1582. #define pTIMER9_PERIOD ((uint32_t volatile *)TIMER9_PERIOD)
  1583. #define bfin_read_TIMER9_PERIOD() bfin_read32(TIMER9_PERIOD)
  1584. #define bfin_write_TIMER9_PERIOD(val) bfin_write32(TIMER9_PERIOD, val)
  1585. #define pTIMER9_WIDTH ((uint32_t volatile *)TIMER9_WIDTH)
  1586. #define bfin_read_TIMER9_WIDTH() bfin_read32(TIMER9_WIDTH)
  1587. #define bfin_write_TIMER9_WIDTH(val) bfin_write32(TIMER9_WIDTH, val)
  1588. #define pTIMER10_CONFIG ((uint16_t volatile *)TIMER10_CONFIG)
  1589. #define bfin_read_TIMER10_CONFIG() bfin_read16(TIMER10_CONFIG)
  1590. #define bfin_write_TIMER10_CONFIG(val) bfin_write16(TIMER10_CONFIG, val)
  1591. #define pTIMER10_COUNTER ((uint32_t volatile *)TIMER10_COUNTER)
  1592. #define bfin_read_TIMER10_COUNTER() bfin_read32(TIMER10_COUNTER)
  1593. #define bfin_write_TIMER10_COUNTER(val) bfin_write32(TIMER10_COUNTER, val)
  1594. #define pTIMER10_PERIOD ((uint32_t volatile *)TIMER10_PERIOD)
  1595. #define bfin_read_TIMER10_PERIOD() bfin_read32(TIMER10_PERIOD)
  1596. #define bfin_write_TIMER10_PERIOD(val) bfin_write32(TIMER10_PERIOD, val)
  1597. #define pTIMER10_WIDTH ((uint32_t volatile *)TIMER10_WIDTH)
  1598. #define bfin_read_TIMER10_WIDTH() bfin_read32(TIMER10_WIDTH)
  1599. #define bfin_write_TIMER10_WIDTH(val) bfin_write32(TIMER10_WIDTH, val)
  1600. #define pTIMER11_CONFIG ((uint16_t volatile *)TIMER11_CONFIG)
  1601. #define bfin_read_TIMER11_CONFIG() bfin_read16(TIMER11_CONFIG)
  1602. #define bfin_write_TIMER11_CONFIG(val) bfin_write16(TIMER11_CONFIG, val)
  1603. #define pTIMER11_COUNTER ((uint32_t volatile *)TIMER11_COUNTER)
  1604. #define bfin_read_TIMER11_COUNTER() bfin_read32(TIMER11_COUNTER)
  1605. #define bfin_write_TIMER11_COUNTER(val) bfin_write32(TIMER11_COUNTER, val)
  1606. #define pTIMER11_PERIOD ((uint32_t volatile *)TIMER11_PERIOD)
  1607. #define bfin_read_TIMER11_PERIOD() bfin_read32(TIMER11_PERIOD)
  1608. #define bfin_write_TIMER11_PERIOD(val) bfin_write32(TIMER11_PERIOD, val)
  1609. #define pTIMER11_WIDTH ((uint32_t volatile *)TIMER11_WIDTH)
  1610. #define bfin_read_TIMER11_WIDTH() bfin_read32(TIMER11_WIDTH)
  1611. #define bfin_write_TIMER11_WIDTH(val) bfin_write32(TIMER11_WIDTH, val)
  1612. #define pTMRS4_ENABLE ((uint32_t volatile *)TMRS4_ENABLE)
  1613. #define bfin_read_TMRS4_ENABLE() bfin_read32(TMRS4_ENABLE)
  1614. #define bfin_write_TMRS4_ENABLE(val) bfin_write32(TMRS4_ENABLE, val)
  1615. #define pTMRS4_DISABLE ((uint32_t volatile *)TMRS4_DISABLE)
  1616. #define bfin_read_TMRS4_DISABLE() bfin_read32(TMRS4_DISABLE)
  1617. #define bfin_write_TMRS4_DISABLE(val) bfin_write32(TMRS4_DISABLE, val)
  1618. #define pTMRS4_STATUS ((uint32_t volatile *)TMRS4_STATUS)
  1619. #define bfin_read_TMRS4_STATUS() bfin_read32(TMRS4_STATUS)
  1620. #define bfin_write_TMRS4_STATUS(val) bfin_write32(TMRS4_STATUS, val)
  1621. #define pTMRS8_ENABLE ((uint32_t volatile *)TMRS8_ENABLE)
  1622. #define bfin_read_TMRS8_ENABLE() bfin_read32(TMRS8_ENABLE)
  1623. #define bfin_write_TMRS8_ENABLE(val) bfin_write32(TMRS8_ENABLE, val)
  1624. #define pTMRS8_DISABLE ((uint32_t volatile *)TMRS8_DISABLE)
  1625. #define bfin_read_TMRS8_DISABLE() bfin_read32(TMRS8_DISABLE)
  1626. #define bfin_write_TMRS8_DISABLE(val) bfin_write32(TMRS8_DISABLE, val)
  1627. #define pTMRS8_STATUS ((uint32_t volatile *)TMRS8_STATUS)
  1628. #define bfin_read_TMRS8_STATUS() bfin_read32(TMRS8_STATUS)
  1629. #define bfin_write_TMRS8_STATUS(val) bfin_write32(TMRS8_STATUS, val)
  1630. #define pFIO0_FLAG_D ((uint16_t volatile *)FIO0_FLAG_D)
  1631. #define bfin_read_FIO0_FLAG_D() bfin_read16(FIO0_FLAG_D)
  1632. #define bfin_write_FIO0_FLAG_D(val) bfin_write16(FIO0_FLAG_D, val)
  1633. #define pFIO0_FLAG_C ((uint16_t volatile *)FIO0_FLAG_C)
  1634. #define bfin_read_FIO0_FLAG_C() bfin_read16(FIO0_FLAG_C)
  1635. #define bfin_write_FIO0_FLAG_C(val) bfin_write16(FIO0_FLAG_C, val)
  1636. #define pFIO0_FLAG_S ((uint16_t volatile *)FIO0_FLAG_S)
  1637. #define bfin_read_FIO0_FLAG_S() bfin_read16(FIO0_FLAG_S)
  1638. #define bfin_write_FIO0_FLAG_S(val) bfin_write16(FIO0_FLAG_S, val)
  1639. #define pFIO0_FLAG_T ((uint16_t volatile *)FIO0_FLAG_T)
  1640. #define bfin_read_FIO0_FLAG_T() bfin_read16(FIO0_FLAG_T)
  1641. #define bfin_write_FIO0_FLAG_T(val) bfin_write16(FIO0_FLAG_T, val)
  1642. #define pFIO0_MASKA_D ((uint16_t volatile *)FIO0_MASKA_D)
  1643. #define bfin_read_FIO0_MASKA_D() bfin_read16(FIO0_MASKA_D)
  1644. #define bfin_write_FIO0_MASKA_D(val) bfin_write16(FIO0_MASKA_D, val)
  1645. #define pFIO0_MASKA_C ((uint16_t volatile *)FIO0_MASKA_C)
  1646. #define bfin_read_FIO0_MASKA_C() bfin_read16(FIO0_MASKA_C)
  1647. #define bfin_write_FIO0_MASKA_C(val) bfin_write16(FIO0_MASKA_C, val)
  1648. #define pFIO0_MASKA_S ((uint16_t volatile *)FIO0_MASKA_S)
  1649. #define bfin_read_FIO0_MASKA_S() bfin_read16(FIO0_MASKA_S)
  1650. #define bfin_write_FIO0_MASKA_S(val) bfin_write16(FIO0_MASKA_S, val)
  1651. #define pFIO0_MASKA_T ((uint16_t volatile *)FIO0_MASKA_T)
  1652. #define bfin_read_FIO0_MASKA_T() bfin_read16(FIO0_MASKA_T)
  1653. #define bfin_write_FIO0_MASKA_T(val) bfin_write16(FIO0_MASKA_T, val)
  1654. #define pFIO0_MASKB_D ((uint16_t volatile *)FIO0_MASKB_D)
  1655. #define bfin_read_FIO0_MASKB_D() bfin_read16(FIO0_MASKB_D)
  1656. #define bfin_write_FIO0_MASKB_D(val) bfin_write16(FIO0_MASKB_D, val)
  1657. #define pFIO0_MASKB_C ((uint16_t volatile *)FIO0_MASKB_C)
  1658. #define bfin_read_FIO0_MASKB_C() bfin_read16(FIO0_MASKB_C)
  1659. #define bfin_write_FIO0_MASKB_C(val) bfin_write16(FIO0_MASKB_C, val)
  1660. #define pFIO0_MASKB_S ((uint16_t volatile *)FIO0_MASKB_S)
  1661. #define bfin_read_FIO0_MASKB_S() bfin_read16(FIO0_MASKB_S)
  1662. #define bfin_write_FIO0_MASKB_S(val) bfin_write16(FIO0_MASKB_S, val)
  1663. #define pFIO0_MASKB_T ((uint16_t volatile *)FIO0_MASKB_T)
  1664. #define bfin_read_FIO0_MASKB_T() bfin_read16(FIO0_MASKB_T)
  1665. #define bfin_write_FIO0_MASKB_T(val) bfin_write16(FIO0_MASKB_T, val)
  1666. #define pFIO0_DIR ((uint16_t volatile *)FIO0_DIR)
  1667. #define bfin_read_FIO0_DIR() bfin_read16(FIO0_DIR)
  1668. #define bfin_write_FIO0_DIR(val) bfin_write16(FIO0_DIR, val)
  1669. #define pFIO0_POLAR ((uint16_t volatile *)FIO0_POLAR)
  1670. #define bfin_read_FIO0_POLAR() bfin_read16(FIO0_POLAR)
  1671. #define bfin_write_FIO0_POLAR(val) bfin_write16(FIO0_POLAR, val)
  1672. #define pFIO0_EDGE ((uint16_t volatile *)FIO0_EDGE)
  1673. #define bfin_read_FIO0_EDGE() bfin_read16(FIO0_EDGE)
  1674. #define bfin_write_FIO0_EDGE(val) bfin_write16(FIO0_EDGE, val)
  1675. #define pFIO0_BOTH ((uint16_t volatile *)FIO0_BOTH)
  1676. #define bfin_read_FIO0_BOTH() bfin_read16(FIO0_BOTH)
  1677. #define bfin_write_FIO0_BOTH(val) bfin_write16(FIO0_BOTH, val)
  1678. #define pFIO0_INEN ((uint16_t volatile *)FIO0_INEN)
  1679. #define bfin_read_FIO0_INEN() bfin_read16(FIO0_INEN)
  1680. #define bfin_write_FIO0_INEN(val) bfin_write16(FIO0_INEN, val)
  1681. #define pFIO1_FLAG_D ((uint16_t volatile *)FIO1_FLAG_D)
  1682. #define bfin_read_FIO1_FLAG_D() bfin_read16(FIO1_FLAG_D)
  1683. #define bfin_write_FIO1_FLAG_D(val) bfin_write16(FIO1_FLAG_D, val)
  1684. #define pFIO1_FLAG_C ((uint16_t volatile *)FIO1_FLAG_C)
  1685. #define bfin_read_FIO1_FLAG_C() bfin_read16(FIO1_FLAG_C)
  1686. #define bfin_write_FIO1_FLAG_C(val) bfin_write16(FIO1_FLAG_C, val)
  1687. #define pFIO1_FLAG_S ((uint16_t volatile *)FIO1_FLAG_S)
  1688. #define bfin_read_FIO1_FLAG_S() bfin_read16(FIO1_FLAG_S)
  1689. #define bfin_write_FIO1_FLAG_S(val) bfin_write16(FIO1_FLAG_S, val)
  1690. #define pFIO1_FLAG_T ((uint16_t volatile *)FIO1_FLAG_T)
  1691. #define bfin_read_FIO1_FLAG_T() bfin_read16(FIO1_FLAG_T)
  1692. #define bfin_write_FIO1_FLAG_T(val) bfin_write16(FIO1_FLAG_T, val)
  1693. #define pFIO1_MASKA_D ((uint16_t volatile *)FIO1_MASKA_D)
  1694. #define bfin_read_FIO1_MASKA_D() bfin_read16(FIO1_MASKA_D)
  1695. #define bfin_write_FIO1_MASKA_D(val) bfin_write16(FIO1_MASKA_D, val)
  1696. #define pFIO1_MASKA_C ((uint16_t volatile *)FIO1_MASKA_C)
  1697. #define bfin_read_FIO1_MASKA_C() bfin_read16(FIO1_MASKA_C)
  1698. #define bfin_write_FIO1_MASKA_C(val) bfin_write16(FIO1_MASKA_C, val)
  1699. #define pFIO1_MASKA_S ((uint16_t volatile *)FIO1_MASKA_S)
  1700. #define bfin_read_FIO1_MASKA_S() bfin_read16(FIO1_MASKA_S)
  1701. #define bfin_write_FIO1_MASKA_S(val) bfin_write16(FIO1_MASKA_S, val)
  1702. #define pFIO1_MASKA_T ((uint16_t volatile *)FIO1_MASKA_T)
  1703. #define bfin_read_FIO1_MASKA_T() bfin_read16(FIO1_MASKA_T)
  1704. #define bfin_write_FIO1_MASKA_T(val) bfin_write16(FIO1_MASKA_T, val)
  1705. #define pFIO1_MASKB_D ((uint16_t volatile *)FIO1_MASKB_D)
  1706. #define bfin_read_FIO1_MASKB_D() bfin_read16(FIO1_MASKB_D)
  1707. #define bfin_write_FIO1_MASKB_D(val) bfin_write16(FIO1_MASKB_D, val)
  1708. #define pFIO1_MASKB_C ((uint16_t volatile *)FIO1_MASKB_C)
  1709. #define bfin_read_FIO1_MASKB_C() bfin_read16(FIO1_MASKB_C)
  1710. #define bfin_write_FIO1_MASKB_C(val) bfin_write16(FIO1_MASKB_C, val)
  1711. #define pFIO1_MASKB_S ((uint16_t volatile *)FIO1_MASKB_S)
  1712. #define bfin_read_FIO1_MASKB_S() bfin_read16(FIO1_MASKB_S)
  1713. #define bfin_write_FIO1_MASKB_S(val) bfin_write16(FIO1_MASKB_S, val)
  1714. #define pFIO1_MASKB_T ((uint16_t volatile *)FIO1_MASKB_T)
  1715. #define bfin_read_FIO1_MASKB_T() bfin_read16(FIO1_MASKB_T)
  1716. #define bfin_write_FIO1_MASKB_T(val) bfin_write16(FIO1_MASKB_T, val)
  1717. #define pFIO1_DIR ((uint16_t volatile *)FIO1_DIR)
  1718. #define bfin_read_FIO1_DIR() bfin_read16(FIO1_DIR)
  1719. #define bfin_write_FIO1_DIR(val) bfin_write16(FIO1_DIR, val)
  1720. #define pFIO1_POLAR ((uint16_t volatile *)FIO1_POLAR)
  1721. #define bfin_read_FIO1_POLAR() bfin_read16(FIO1_POLAR)
  1722. #define bfin_write_FIO1_POLAR(val) bfin_write16(FIO1_POLAR, val)
  1723. #define pFIO1_EDGE ((uint16_t volatile *)FIO1_EDGE)
  1724. #define bfin_read_FIO1_EDGE() bfin_read16(FIO1_EDGE)
  1725. #define bfin_write_FIO1_EDGE(val) bfin_write16(FIO1_EDGE, val)
  1726. #define pFIO1_BOTH ((uint16_t volatile *)FIO1_BOTH)
  1727. #define bfin_read_FIO1_BOTH() bfin_read16(FIO1_BOTH)
  1728. #define bfin_write_FIO1_BOTH(val) bfin_write16(FIO1_BOTH, val)
  1729. #define pFIO1_INEN ((uint16_t volatile *)FIO1_INEN)
  1730. #define bfin_read_FIO1_INEN() bfin_read16(FIO1_INEN)
  1731. #define bfin_write_FIO1_INEN(val) bfin_write16(FIO1_INEN, val)
  1732. #define pFIO2_FLAG_D ((uint16_t volatile *)FIO2_FLAG_D)
  1733. #define bfin_read_FIO2_FLAG_D() bfin_read16(FIO2_FLAG_D)
  1734. #define bfin_write_FIO2_FLAG_D(val) bfin_write16(FIO2_FLAG_D, val)
  1735. #define pFIO2_FLAG_C ((uint16_t volatile *)FIO2_FLAG_C)
  1736. #define bfin_read_FIO2_FLAG_C() bfin_read16(FIO2_FLAG_C)
  1737. #define bfin_write_FIO2_FLAG_C(val) bfin_write16(FIO2_FLAG_C, val)
  1738. #define pFIO2_FLAG_S ((uint16_t volatile *)FIO2_FLAG_S)
  1739. #define bfin_read_FIO2_FLAG_S() bfin_read16(FIO2_FLAG_S)
  1740. #define bfin_write_FIO2_FLAG_S(val) bfin_write16(FIO2_FLAG_S, val)
  1741. #define pFIO2_FLAG_T ((uint16_t volatile *)FIO2_FLAG_T)
  1742. #define bfin_read_FIO2_FLAG_T() bfin_read16(FIO2_FLAG_T)
  1743. #define bfin_write_FIO2_FLAG_T(val) bfin_write16(FIO2_FLAG_T, val)
  1744. #define pFIO2_MASKA_D ((uint16_t volatile *)FIO2_MASKA_D)
  1745. #define bfin_read_FIO2_MASKA_D() bfin_read16(FIO2_MASKA_D)
  1746. #define bfin_write_FIO2_MASKA_D(val) bfin_write16(FIO2_MASKA_D, val)
  1747. #define pFIO2_MASKA_C ((uint16_t volatile *)FIO2_MASKA_C)
  1748. #define bfin_read_FIO2_MASKA_C() bfin_read16(FIO2_MASKA_C)
  1749. #define bfin_write_FIO2_MASKA_C(val) bfin_write16(FIO2_MASKA_C, val)
  1750. #define pFIO2_MASKA_S ((uint16_t volatile *)FIO2_MASKA_S)
  1751. #define bfin_read_FIO2_MASKA_S() bfin_read16(FIO2_MASKA_S)
  1752. #define bfin_write_FIO2_MASKA_S(val) bfin_write16(FIO2_MASKA_S, val)
  1753. #define pFIO2_MASKA_T ((uint16_t volatile *)FIO2_MASKA_T)
  1754. #define bfin_read_FIO2_MASKA_T() bfin_read16(FIO2_MASKA_T)
  1755. #define bfin_write_FIO2_MASKA_T(val) bfin_write16(FIO2_MASKA_T, val)
  1756. #define pFIO2_MASKB_D ((uint16_t volatile *)FIO2_MASKB_D)
  1757. #define bfin_read_FIO2_MASKB_D() bfin_read16(FIO2_MASKB_D)
  1758. #define bfin_write_FIO2_MASKB_D(val) bfin_write16(FIO2_MASKB_D, val)
  1759. #define pFIO2_MASKB_C ((uint16_t volatile *)FIO2_MASKB_C)
  1760. #define bfin_read_FIO2_MASKB_C() bfin_read16(FIO2_MASKB_C)
  1761. #define bfin_write_FIO2_MASKB_C(val) bfin_write16(FIO2_MASKB_C, val)
  1762. #define pFIO2_MASKB_S ((uint16_t volatile *)FIO2_MASKB_S)
  1763. #define bfin_read_FIO2_MASKB_S() bfin_read16(FIO2_MASKB_S)
  1764. #define bfin_write_FIO2_MASKB_S(val) bfin_write16(FIO2_MASKB_S, val)
  1765. #define pFIO2_MASKB_T ((uint16_t volatile *)FIO2_MASKB_T)
  1766. #define bfin_read_FIO2_MASKB_T() bfin_read16(FIO2_MASKB_T)
  1767. #define bfin_write_FIO2_MASKB_T(val) bfin_write16(FIO2_MASKB_T, val)
  1768. #define pFIO2_DIR ((uint16_t volatile *)FIO2_DIR)
  1769. #define bfin_read_FIO2_DIR() bfin_read16(FIO2_DIR)
  1770. #define bfin_write_FIO2_DIR(val) bfin_write16(FIO2_DIR, val)
  1771. #define pFIO2_POLAR ((uint16_t volatile *)FIO2_POLAR)
  1772. #define bfin_read_FIO2_POLAR() bfin_read16(FIO2_POLAR)
  1773. #define bfin_write_FIO2_POLAR(val) bfin_write16(FIO2_POLAR, val)
  1774. #define pFIO2_EDGE ((uint16_t volatile *)FIO2_EDGE)
  1775. #define bfin_read_FIO2_EDGE() bfin_read16(FIO2_EDGE)
  1776. #define bfin_write_FIO2_EDGE(val) bfin_write16(FIO2_EDGE, val)
  1777. #define pFIO2_BOTH ((uint16_t volatile *)FIO2_BOTH)
  1778. #define bfin_read_FIO2_BOTH() bfin_read16(FIO2_BOTH)
  1779. #define bfin_write_FIO2_BOTH(val) bfin_write16(FIO2_BOTH, val)
  1780. #define pFIO2_INEN ((uint16_t volatile *)FIO2_INEN)
  1781. #define bfin_read_FIO2_INEN() bfin_read16(FIO2_INEN)
  1782. #define bfin_write_FIO2_INEN(val) bfin_write16(FIO2_INEN, val)
  1783. #define pSPORT0_TCR1 ((uint16_t volatile *)SPORT0_TCR1)
  1784. #define bfin_read_SPORT0_TCR1() bfin_read16(SPORT0_TCR1)
  1785. #define bfin_write_SPORT0_TCR1(val) bfin_write16(SPORT0_TCR1, val)
  1786. #define pSPORT0_TCR2 ((uint16_t volatile *)SPORT0_TCR2)
  1787. #define bfin_read_SPORT0_TCR2() bfin_read16(SPORT0_TCR2)
  1788. #define bfin_write_SPORT0_TCR2(val) bfin_write16(SPORT0_TCR2, val)
  1789. #define pSPORT0_TCLKDIV ((uint16_t volatile *)SPORT0_TCLKDIV)
  1790. #define bfin_read_SPORT0_TCLKDIV() bfin_read16(SPORT0_TCLKDIV)
  1791. #define bfin_write_SPORT0_TCLKDIV(val) bfin_write16(SPORT0_TCLKDIV, val)
  1792. #define pSPORT0_TFSDIV ((uint16_t volatile *)SPORT0_TFSDIV)
  1793. #define bfin_read_SPORT0_TFSDIV() bfin_read16(SPORT0_TFSDIV)
  1794. #define bfin_write_SPORT0_TFSDIV(val) bfin_write16(SPORT0_TFSDIV, val)
  1795. #define pSPORT0_TX ((uint32_t volatile *)SPORT0_TX)
  1796. #define bfin_read_SPORT0_TX() bfin_read32(SPORT0_TX)
  1797. #define bfin_write_SPORT0_TX(val) bfin_write32(SPORT0_TX, val)
  1798. #define pSPORT0_RX ((uint32_t volatile *)SPORT0_RX)
  1799. #define bfin_write_SPORT0_RX(val) bfin_write32(SPORT0_RX, val)
  1800. #define pSPORT0_RCR1 ((uint16_t volatile *)SPORT0_RCR1)
  1801. #define bfin_read_SPORT0_RCR1() bfin_read16(SPORT0_RCR1)
  1802. #define bfin_write_SPORT0_RCR1(val) bfin_write16(SPORT0_RCR1, val)
  1803. #define pSPORT0_RCR2 ((uint16_t volatile *)SPORT0_RCR2)
  1804. #define bfin_read_SPORT0_RCR2() bfin_read16(SPORT0_RCR2)
  1805. #define bfin_write_SPORT0_RCR2(val) bfin_write16(SPORT0_RCR2, val)
  1806. #define pSPORT0_RCLKDIV ((uint16_t volatile *)SPORT0_RCLKDIV)
  1807. #define bfin_read_SPORT0_RCLKDIV() bfin_read16(SPORT0_RCLKDIV)
  1808. #define bfin_write_SPORT0_RCLKDIV(val) bfin_write16(SPORT0_RCLKDIV, val)
  1809. #define pSPORT0_RFSDIV ((uint16_t volatile *)SPORT0_RFSDIV)
  1810. #define bfin_read_SPORT0_RFSDIV() bfin_read16(SPORT0_RFSDIV)
  1811. #define bfin_write_SPORT0_RFSDIV(val) bfin_write16(SPORT0_RFSDIV, val)
  1812. #define pSPORT0_STAT ((uint16_t volatile *)SPORT0_STAT)
  1813. #define bfin_read_SPORT0_STAT() bfin_read16(SPORT0_STAT)
  1814. #define bfin_write_SPORT0_STAT(val) bfin_write16(SPORT0_STAT, val)
  1815. #define pSPORT0_CHNL ((uint16_t volatile *)SPORT0_CHNL)
  1816. #define bfin_read_SPORT0_CHNL() bfin_read16(SPORT0_CHNL)
  1817. #define bfin_write_SPORT0_CHNL(val) bfin_write16(SPORT0_CHNL, val)
  1818. #define pSPORT0_MCMC1 ((uint16_t volatile *)SPORT0_MCMC1)
  1819. #define bfin_read_SPORT0_MCMC1() bfin_read16(SPORT0_MCMC1)
  1820. #define bfin_write_SPORT0_MCMC1(val) bfin_write16(SPORT0_MCMC1, val)
  1821. #define pSPORT0_MCMC2 ((uint16_t volatile *)SPORT0_MCMC2)
  1822. #define bfin_read_SPORT0_MCMC2() bfin_read16(SPORT0_MCMC2)
  1823. #define bfin_write_SPORT0_MCMC2(val) bfin_write16(SPORT0_MCMC2, val)
  1824. #define pSPORT0_MTCS0 ((uint32_t volatile *)SPORT0_MTCS0)
  1825. #define bfin_read_SPORT0_MTCS0() bfin_read32(SPORT0_MTCS0)
  1826. #define bfin_write_SPORT0_MTCS0(val) bfin_write32(SPORT0_MTCS0, val)
  1827. #define pSPORT0_MTCS1 ((uint32_t volatile *)SPORT0_MTCS1)
  1828. #define bfin_read_SPORT0_MTCS1() bfin_read32(SPORT0_MTCS1)
  1829. #define bfin_write_SPORT0_MTCS1(val) bfin_write32(SPORT0_MTCS1, val)
  1830. #define pSPORT0_MTCS2 ((uint32_t volatile *)SPORT0_MTCS2)
  1831. #define bfin_read_SPORT0_MTCS2() bfin_read32(SPORT0_MTCS2)
  1832. #define bfin_write_SPORT0_MTCS2(val) bfin_write32(SPORT0_MTCS2, val)
  1833. #define pSPORT0_MTCS3 ((uint32_t volatile *)SPORT0_MTCS3)
  1834. #define bfin_read_SPORT0_MTCS3() bfin_read32(SPORT0_MTCS3)
  1835. #define bfin_write_SPORT0_MTCS3(val) bfin_write32(SPORT0_MTCS3, val)
  1836. #define pSPORT0_MRCS0 ((uint32_t volatile *)SPORT0_MRCS0)
  1837. #define bfin_read_SPORT0_MRCS0() bfin_read32(SPORT0_MRCS0)
  1838. #define bfin_write_SPORT0_MRCS0(val) bfin_write32(SPORT0_MRCS0, val)
  1839. #define pSPORT0_MRCS1 ((uint32_t volatile *)SPORT0_MRCS1)
  1840. #define bfin_read_SPORT0_MRCS1() bfin_read32(SPORT0_MRCS1)
  1841. #define bfin_write_SPORT0_MRCS1(val) bfin_write32(SPORT0_MRCS1, val)
  1842. #define pSPORT0_MRCS2 ((uint32_t volatile *)SPORT0_MRCS2)
  1843. #define bfin_read_SPORT0_MRCS2() bfin_read32(SPORT0_MRCS2)
  1844. #define bfin_write_SPORT0_MRCS2(val) bfin_write32(SPORT0_MRCS2, val)
  1845. #define pSPORT0_MRCS3 ((uint32_t volatile *)SPORT0_MRCS3)
  1846. #define bfin_read_SPORT0_MRCS3() bfin_read32(SPORT0_MRCS3)
  1847. #define bfin_write_SPORT0_MRCS3(val) bfin_write32(SPORT0_MRCS3, val)
  1848. #define pSPORT1_TCR1 ((uint16_t volatile *)SPORT1_TCR1)
  1849. #define bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1)
  1850. #define bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1, val)
  1851. #define pSPORT1_TCR2 ((uint16_t volatile *)SPORT1_TCR2)
  1852. #define bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2)
  1853. #define bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2, val)
  1854. #define pSPORT1_TCLKDIV ((uint16_t volatile *)SPORT1_TCLKDIV)
  1855. #define bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV)
  1856. #define bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV, val)
  1857. #define pSPORT1_TFSDIV ((uint16_t volatile *)SPORT1_TFSDIV)
  1858. #define bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV)
  1859. #define bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV, val)
  1860. #define pSPORT1_TX ((uint32_t volatile *)SPORT1_TX)
  1861. #define bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX, val)
  1862. #define pSPORT1_RX ((uint32_t volatile *)SPORT1_RX)
  1863. #define bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX)
  1864. #define bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX, val)
  1865. #define pSPORT1_RCR1 ((uint16_t volatile *)SPORT1_RCR1)
  1866. #define bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1)
  1867. #define bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1, val)
  1868. #define pSPORT1_RCR2 ((uint16_t volatile *)SPORT1_RCR2)
  1869. #define bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2)
  1870. #define bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2, val)
  1871. #define pSPORT1_RCLKDIV ((uint16_t volatile *)SPORT1_RCLKDIV)
  1872. #define bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV)
  1873. #define bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV, val)
  1874. #define pSPORT1_RFSDIV ((uint16_t volatile *)SPORT1_RFSDIV)
  1875. #define bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV)
  1876. #define bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV, val)
  1877. #define pSPORT1_STAT ((uint16_t volatile *)SPORT1_STAT)
  1878. #define bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT)
  1879. #define bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT, val)
  1880. #define pSPORT1_CHNL ((uint16_t volatile *)SPORT1_CHNL)
  1881. #define bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL)
  1882. #define bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL, val)
  1883. #define pSPORT1_MCMC1 ((uint16_t volatile *)SPORT1_MCMC1)
  1884. #define bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1)
  1885. #define bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1, val)
  1886. #define pSPORT1_MCMC2 ((uint16_t volatile *)SPORT1_MCMC2)
  1887. #define bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2)
  1888. #define bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2, val)
  1889. #define pSPORT1_MTCS0 ((uint32_t volatile *)SPORT1_MTCS0)
  1890. #define bfin_read_SPORT1_MTCS0() bfin_read32(SPORT1_MTCS0)
  1891. #define bfin_write_SPORT1_MTCS0(val) bfin_write32(SPORT1_MTCS0, val)
  1892. #define pSPORT1_MTCS1 ((uint32_t volatile *)SPORT1_MTCS1)
  1893. #define bfin_read_SPORT1_MTCS1() bfin_read32(SPORT1_MTCS1)
  1894. #define bfin_write_SPORT1_MTCS1(val) bfin_write32(SPORT1_MTCS1, val)
  1895. #define pSPORT1_MTCS2 ((uint32_t volatile *)SPORT1_MTCS2)
  1896. #define bfin_read_SPORT1_MTCS2() bfin_read32(SPORT1_MTCS2)
  1897. #define bfin_write_SPORT1_MTCS2(val) bfin_write32(SPORT1_MTCS2, val)
  1898. #define pSPORT1_MTCS3 ((uint32_t volatile *)SPORT1_MTCS3)
  1899. #define bfin_read_SPORT1_MTCS3() bfin_read32(SPORT1_MTCS3)
  1900. #define bfin_write_SPORT1_MTCS3(val) bfin_write32(SPORT1_MTCS3, val)
  1901. #define pSPORT1_MRCS0 ((uint32_t volatile *)SPORT1_MRCS0)
  1902. #define bfin_read_SPORT1_MRCS0() bfin_read32(SPORT1_MRCS0)
  1903. #define bfin_write_SPORT1_MRCS0(val) bfin_write32(SPORT1_MRCS0, val)
  1904. #define pSPORT1_MRCS1 ((uint32_t volatile *)SPORT1_MRCS1)
  1905. #define bfin_read_SPORT1_MRCS1() bfin_read32(SPORT1_MRCS1)
  1906. #define bfin_write_SPORT1_MRCS1(val) bfin_write32(SPORT1_MRCS1, val)
  1907. #define pSPORT1_MRCS2 ((uint32_t volatile *)SPORT1_MRCS2)
  1908. #define bfin_read_SPORT1_MRCS2() bfin_read32(SPORT1_MRCS2)
  1909. #define bfin_write_SPORT1_MRCS2(val) bfin_write32(SPORT1_MRCS2, val)
  1910. #define pSPORT1_MRCS3 ((uint32_t volatile *)SPORT1_MRCS3)
  1911. #define bfin_read_SPORT1_MRCS3() bfin_read32(SPORT1_MRCS3)
  1912. #define bfin_write_SPORT1_MRCS3(val) bfin_write32(SPORT1_MRCS3, val)
  1913. #define pEVT0 ((void * volatile *)EVT0)
  1914. #define bfin_read_EVT0() bfin_readPTR(EVT0)
  1915. #define bfin_write_EVT0(val) bfin_writePTR(EVT0, val)
  1916. #define pEVT1 ((void * volatile *)EVT1)
  1917. #define bfin_read_EVT1() bfin_readPTR(EVT1)
  1918. #define bfin_write_EVT1(val) bfin_writePTR(EVT1, val)
  1919. #define pEVT2 ((void * volatile *)EVT2)
  1920. #define bfin_read_EVT2() bfin_readPTR(EVT2)
  1921. #define bfin_write_EVT2(val) bfin_writePTR(EVT2, val)
  1922. #define pEVT3 ((void * volatile *)EVT3)
  1923. #define bfin_read_EVT3() bfin_readPTR(EVT3)
  1924. #define bfin_write_EVT3(val) bfin_writePTR(EVT3, val)
  1925. #define pEVT4 ((void * volatile *)EVT4)
  1926. #define bfin_read_EVT4() bfin_readPTR(EVT4)
  1927. #define bfin_write_EVT4(val) bfin_writePTR(EVT4, val)
  1928. #define pEVT5 ((void * volatile *)EVT5)
  1929. #define bfin_read_EVT5() bfin_readPTR(EVT5)
  1930. #define bfin_write_EVT5(val) bfin_writePTR(EVT5, val)
  1931. #define pEVT6 ((void * volatile *)EVT6)
  1932. #define bfin_read_EVT6() bfin_readPTR(EVT6)
  1933. #define bfin_write_EVT6(val) bfin_writePTR(EVT6, val)
  1934. #define pEVT7 ((void * volatile *)EVT7)
  1935. #define bfin_read_EVT7() bfin_readPTR(EVT7)
  1936. #define bfin_write_EVT7(val) bfin_writePTR(EVT7, val)
  1937. #define pEVT8 ((void * volatile *)EVT8)
  1938. #define bfin_read_EVT8() bfin_readPTR(EVT8)
  1939. #define bfin_write_EVT8(val) bfin_writePTR(EVT8, val)
  1940. #define pEVT9 ((void * volatile *)EVT9)
  1941. #define bfin_read_EVT9() bfin_readPTR(EVT9)
  1942. #define bfin_write_EVT9(val) bfin_writePTR(EVT9, val)
  1943. #define pEVT10 ((void * volatile *)EVT10)
  1944. #define bfin_read_EVT10() bfin_readPTR(EVT10)
  1945. #define bfin_write_EVT10(val) bfin_writePTR(EVT10, val)
  1946. #define pEVT11 ((void * volatile *)EVT11)
  1947. #define bfin_read_EVT11() bfin_readPTR(EVT11)
  1948. #define bfin_write_EVT11(val) bfin_writePTR(EVT11, val)
  1949. #define pEVT12 ((void * volatile *)EVT12)
  1950. #define bfin_read_EVT12() bfin_readPTR(EVT12)
  1951. #define bfin_write_EVT12(val) bfin_writePTR(EVT12, val)
  1952. #define pEVT13 ((void * volatile *)EVT13)
  1953. #define bfin_read_EVT13() bfin_readPTR(EVT13)
  1954. #define bfin_write_EVT13(val) bfin_writePTR(EVT13, val)
  1955. #define pEVT14 ((void * volatile *)EVT14)
  1956. #define bfin_read_EVT14() bfin_readPTR(EVT14)
  1957. #define bfin_write_EVT14(val) bfin_writePTR(EVT14, val)
  1958. #define pEVT15 ((void * volatile *)EVT15)
  1959. #define bfin_read_EVT15() bfin_readPTR(EVT15)
  1960. #define bfin_write_EVT15(val) bfin_writePTR(EVT15, val)
  1961. #define pILAT ((uint32_t volatile *)ILAT) /* Interrupt Latch Register */
  1962. #define bfin_read_ILAT() bfin_read32(ILAT)
  1963. #define bfin_write_ILAT(val) bfin_write32(ILAT, val)
  1964. #define pIMASK ((uint32_t volatile *)IMASK) /* Interrupt Mask Register */
  1965. #define bfin_read_IMASK() bfin_read32(IMASK)
  1966. #define bfin_write_IMASK(val) bfin_write32(IMASK, val)
  1967. #define pIPEND ((uint32_t volatile *)IPEND) /* Interrupt Pending Register */
  1968. #define bfin_read_IPEND() bfin_read32(IPEND)
  1969. #define bfin_write_IPEND(val) bfin_write32(IPEND, val)
  1970. #define pIPRIO ((uint32_t volatile *)IPRIO) /* Interrupt Priority Register */
  1971. #define bfin_read_IPRIO() bfin_read32(IPRIO)
  1972. #define bfin_write_IPRIO(val) bfin_write32(IPRIO, val)
  1973. #define pTCNTL ((uint32_t volatile *)TCNTL)
  1974. #define bfin_read_TCNTL() bfin_read32(TCNTL)
  1975. #define bfin_write_TCNTL(val) bfin_write32(TCNTL, val)
  1976. #define pTPERIOD ((uint32_t volatile *)TPERIOD)
  1977. #define bfin_read_TPERIOD() bfin_read32(TPERIOD)
  1978. #define bfin_write_TPERIOD(val) bfin_write32(TPERIOD, val)
  1979. #define pTSCALE ((uint32_t volatile *)TSCALE)
  1980. #define bfin_read_TSCALE() bfin_read32(TSCALE)
  1981. #define bfin_write_TSCALE(val) bfin_write32(TSCALE, val)
  1982. #define pTCOUNT ((uint32_t volatile *)TCOUNT)
  1983. #define bfin_read_TCOUNT() bfin_read32(TCOUNT)
  1984. #define bfin_write_TCOUNT(val) bfin_write32(TCOUNT, val)
  1985. #endif /* __BFIN_CDEF_ADSP_EDN_DUAL_CORE_extended__ */