ADSP-EDN-BF549-extended_cdef.h 530 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-cdef-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_CDEF_ADSP_EDN_BF549_extended__
  6. #define __BFIN_CDEF_ADSP_EDN_BF549_extended__
  7. #define pSIC_IMASK0 ((uint32_t volatile *)SIC_IMASK0) /* System Interrupt Mask Register 0 */
  8. #define bfin_read_SIC_IMASK0() bfin_read32(SIC_IMASK0)
  9. #define bfin_write_SIC_IMASK0(val) bfin_write32(SIC_IMASK0, val)
  10. #define pSIC_IMASK1 ((uint32_t volatile *)SIC_IMASK1) /* System Interrupt Mask Register 1 */
  11. #define bfin_read_SIC_IMASK1() bfin_read32(SIC_IMASK1)
  12. #define bfin_write_SIC_IMASK1(val) bfin_write32(SIC_IMASK1, val)
  13. #define pSIC_IMASK2 ((uint32_t volatile *)SIC_IMASK2) /* System Interrupt Mask Register 2 */
  14. #define bfin_read_SIC_IMASK2() bfin_read32(SIC_IMASK2)
  15. #define bfin_write_SIC_IMASK2(val) bfin_write32(SIC_IMASK2, val)
  16. #define pSIC_ISR0 ((uint32_t volatile *)SIC_ISR0) /* System Interrupt Status Register 0 */
  17. #define bfin_read_SIC_ISR0() bfin_read32(SIC_ISR0)
  18. #define bfin_write_SIC_ISR0(val) bfin_write32(SIC_ISR0, val)
  19. #define pSIC_ISR1 ((uint32_t volatile *)SIC_ISR1) /* System Interrupt Status Register 1 */
  20. #define bfin_read_SIC_ISR1() bfin_read32(SIC_ISR1)
  21. #define bfin_write_SIC_ISR1(val) bfin_write32(SIC_ISR1, val)
  22. #define pSIC_ISR2 ((uint32_t volatile *)SIC_ISR2) /* System Interrupt Status Register 2 */
  23. #define bfin_read_SIC_ISR2() bfin_read32(SIC_ISR2)
  24. #define bfin_write_SIC_ISR2(val) bfin_write32(SIC_ISR2, val)
  25. #define pSIC_IWR0 ((uint32_t volatile *)SIC_IWR0) /* System Interrupt Wakeup Register 0 */
  26. #define bfin_read_SIC_IWR0() bfin_read32(SIC_IWR0)
  27. #define bfin_write_SIC_IWR0(val) bfin_write32(SIC_IWR0, val)
  28. #define pSIC_IWR1 ((uint32_t volatile *)SIC_IWR1) /* System Interrupt Wakeup Register 1 */
  29. #define bfin_read_SIC_IWR1() bfin_read32(SIC_IWR1)
  30. #define bfin_write_SIC_IWR1(val) bfin_write32(SIC_IWR1, val)
  31. #define pSIC_IWR2 ((uint32_t volatile *)SIC_IWR2) /* System Interrupt Wakeup Register 2 */
  32. #define bfin_read_SIC_IWR2() bfin_read32(SIC_IWR2)
  33. #define bfin_write_SIC_IWR2(val) bfin_write32(SIC_IWR2, val)
  34. #define pSIC_IAR0 ((uint32_t volatile *)SIC_IAR0) /* System Interrupt Assignment Register 0 */
  35. #define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
  36. #define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0, val)
  37. #define pSIC_IAR1 ((uint32_t volatile *)SIC_IAR1) /* System Interrupt Assignment Register 1 */
  38. #define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
  39. #define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1, val)
  40. #define pSIC_IAR2 ((uint32_t volatile *)SIC_IAR2) /* System Interrupt Assignment Register 2 */
  41. #define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
  42. #define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2, val)
  43. #define pSIC_IAR3 ((uint32_t volatile *)SIC_IAR3) /* System Interrupt Assignment Register 3 */
  44. #define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
  45. #define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3, val)
  46. #define pSIC_IAR4 ((uint32_t volatile *)SIC_IAR4) /* System Interrupt Assignment Register 4 */
  47. #define bfin_read_SIC_IAR4() bfin_read32(SIC_IAR4)
  48. #define bfin_write_SIC_IAR4(val) bfin_write32(SIC_IAR4, val)
  49. #define pSIC_IAR5 ((uint32_t volatile *)SIC_IAR5) /* System Interrupt Assignment Register 5 */
  50. #define bfin_read_SIC_IAR5() bfin_read32(SIC_IAR5)
  51. #define bfin_write_SIC_IAR5(val) bfin_write32(SIC_IAR5, val)
  52. #define pSIC_IAR6 ((uint32_t volatile *)SIC_IAR6) /* System Interrupt Assignment Register 6 */
  53. #define bfin_read_SIC_IAR6() bfin_read32(SIC_IAR6)
  54. #define bfin_write_SIC_IAR6(val) bfin_write32(SIC_IAR6, val)
  55. #define pSIC_IAR7 ((uint32_t volatile *)SIC_IAR7) /* System Interrupt Assignment Register 7 */
  56. #define bfin_read_SIC_IAR7() bfin_read32(SIC_IAR7)
  57. #define bfin_write_SIC_IAR7(val) bfin_write32(SIC_IAR7, val)
  58. #define pSIC_IAR8 ((uint32_t volatile *)SIC_IAR8) /* System Interrupt Assignment Register 8 */
  59. #define bfin_read_SIC_IAR8() bfin_read32(SIC_IAR8)
  60. #define bfin_write_SIC_IAR8(val) bfin_write32(SIC_IAR8, val)
  61. #define pSIC_IAR9 ((uint32_t volatile *)SIC_IAR9) /* System Interrupt Assignment Register 9 */
  62. #define bfin_read_SIC_IAR9() bfin_read32(SIC_IAR9)
  63. #define bfin_write_SIC_IAR9(val) bfin_write32(SIC_IAR9, val)
  64. #define pSIC_IAR10 ((uint32_t volatile *)SIC_IAR10) /* System Interrupt Assignment Register 10 */
  65. #define bfin_read_SIC_IAR10() bfin_read32(SIC_IAR10)
  66. #define bfin_write_SIC_IAR10(val) bfin_write32(SIC_IAR10, val)
  67. #define pSIC_IAR11 ((uint32_t volatile *)SIC_IAR11) /* System Interrupt Assignment Register 11 */
  68. #define bfin_read_SIC_IAR11() bfin_read32(SIC_IAR11)
  69. #define bfin_write_SIC_IAR11(val) bfin_write32(SIC_IAR11, val)
  70. #define pDMAC0_TCPER ((uint16_t volatile *)DMAC0_TCPER) /* DMA Controller 0 Traffic Control Periods Register */
  71. #define bfin_read_DMAC0_TCPER() bfin_read16(DMAC0_TCPER)
  72. #define bfin_write_DMAC0_TCPER(val) bfin_write16(DMAC0_TCPER, val)
  73. #define pDMAC0_TCCNT ((uint16_t volatile *)DMAC0_TCCNT) /* DMA Controller 0 Current Counts Register */
  74. #define bfin_read_DMAC0_TCCNT() bfin_read16(DMAC0_TCCNT)
  75. #define bfin_write_DMAC0_TCCNT(val) bfin_write16(DMAC0_TCCNT, val)
  76. #define pDMAC1_TCPER ((uint16_t volatile *)DMAC1_TCPER) /* DMA Controller 1 Traffic Control Periods Register */
  77. #define bfin_read_DMAC1_TCPER() bfin_read16(DMAC1_TCPER)
  78. #define bfin_write_DMAC1_TCPER(val) bfin_write16(DMAC1_TCPER, val)
  79. #define pDMAC1_TCCNT ((uint16_t volatile *)DMAC1_TCCNT) /* DMA Controller 1 Current Counts Register */
  80. #define bfin_read_DMAC1_TCCNT() bfin_read16(DMAC1_TCCNT)
  81. #define bfin_write_DMAC1_TCCNT(val) bfin_write16(DMAC1_TCCNT, val)
  82. #define pDMAC1_PERIMUX ((uint16_t volatile *)DMAC1_PERIMUX) /* DMA Controller 1 Peripheral Multiplexer Register */
  83. #define bfin_read_DMAC1_PERIMUX() bfin_read16(DMAC1_PERIMUX)
  84. #define bfin_write_DMAC1_PERIMUX(val) bfin_write16(DMAC1_PERIMUX, val)
  85. #define pDMA0_NEXT_DESC_PTR ((void * volatile *)DMA0_NEXT_DESC_PTR) /* DMA Channel 0 Next Descriptor Pointer Register */
  86. #define bfin_read_DMA0_NEXT_DESC_PTR() bfin_readPTR(DMA0_NEXT_DESC_PTR)
  87. #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_writePTR(DMA0_NEXT_DESC_PTR, val)
  88. #define pDMA0_START_ADDR ((void * volatile *)DMA0_START_ADDR) /* DMA Channel 0 Start Address Register */
  89. #define bfin_read_DMA0_START_ADDR() bfin_readPTR(DMA0_START_ADDR)
  90. #define bfin_write_DMA0_START_ADDR(val) bfin_writePTR(DMA0_START_ADDR, val)
  91. #define pDMA0_CONFIG ((uint16_t volatile *)DMA0_CONFIG) /* DMA Channel 0 Configuration Register */
  92. #define bfin_read_DMA0_CONFIG() bfin_read16(DMA0_CONFIG)
  93. #define bfin_write_DMA0_CONFIG(val) bfin_write16(DMA0_CONFIG, val)
  94. #define pDMA0_X_COUNT ((uint16_t volatile *)DMA0_X_COUNT) /* DMA Channel 0 X Count Register */
  95. #define bfin_read_DMA0_X_COUNT() bfin_read16(DMA0_X_COUNT)
  96. #define bfin_write_DMA0_X_COUNT(val) bfin_write16(DMA0_X_COUNT, val)
  97. #define pDMA0_X_MODIFY ((uint16_t volatile *)DMA0_X_MODIFY) /* DMA Channel 0 X Modify Register */
  98. #define bfin_read_DMA0_X_MODIFY() bfin_read16(DMA0_X_MODIFY)
  99. #define bfin_write_DMA0_X_MODIFY(val) bfin_write16(DMA0_X_MODIFY, val)
  100. #define pDMA0_Y_COUNT ((uint16_t volatile *)DMA0_Y_COUNT) /* DMA Channel 0 Y Count Register */
  101. #define bfin_read_DMA0_Y_COUNT() bfin_read16(DMA0_Y_COUNT)
  102. #define bfin_write_DMA0_Y_COUNT(val) bfin_write16(DMA0_Y_COUNT, val)
  103. #define pDMA0_Y_MODIFY ((uint16_t volatile *)DMA0_Y_MODIFY) /* DMA Channel 0 Y Modify Register */
  104. #define bfin_read_DMA0_Y_MODIFY() bfin_read16(DMA0_Y_MODIFY)
  105. #define bfin_write_DMA0_Y_MODIFY(val) bfin_write16(DMA0_Y_MODIFY, val)
  106. #define pDMA0_CURR_DESC_PTR ((void * volatile *)DMA0_CURR_DESC_PTR) /* DMA Channel 0 Current Descriptor Pointer Register */
  107. #define bfin_read_DMA0_CURR_DESC_PTR() bfin_readPTR(DMA0_CURR_DESC_PTR)
  108. #define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_writePTR(DMA0_CURR_DESC_PTR, val)
  109. #define pDMA0_CURR_ADDR ((void * volatile *)DMA0_CURR_ADDR) /* DMA Channel 0 Current Address Register */
  110. #define bfin_read_DMA0_CURR_ADDR() bfin_readPTR(DMA0_CURR_ADDR)
  111. #define bfin_write_DMA0_CURR_ADDR(val) bfin_writePTR(DMA0_CURR_ADDR, val)
  112. #define pDMA0_IRQ_STATUS ((uint16_t volatile *)DMA0_IRQ_STATUS) /* DMA Channel 0 Interrupt/Status Register */
  113. #define bfin_read_DMA0_IRQ_STATUS() bfin_read16(DMA0_IRQ_STATUS)
  114. #define bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS, val)
  115. #define pDMA0_PERIPHERAL_MAP ((uint16_t volatile *)DMA0_PERIPHERAL_MAP) /* DMA Channel 0 Peripheral Map Register */
  116. #define bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP)
  117. #define bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP, val)
  118. #define pDMA0_CURR_X_COUNT ((uint16_t volatile *)DMA0_CURR_X_COUNT) /* DMA Channel 0 Current X Count Register */
  119. #define bfin_read_DMA0_CURR_X_COUNT() bfin_read16(DMA0_CURR_X_COUNT)
  120. #define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT, val)
  121. #define pDMA0_CURR_Y_COUNT ((uint16_t volatile *)DMA0_CURR_Y_COUNT) /* DMA Channel 0 Current Y Count Register */
  122. #define bfin_read_DMA0_CURR_Y_COUNT() bfin_read16(DMA0_CURR_Y_COUNT)
  123. #define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT, val)
  124. #define pDMA1_NEXT_DESC_PTR ((void * volatile *)DMA1_NEXT_DESC_PTR) /* DMA Channel 1 Next Descriptor Pointer Register */
  125. #define bfin_read_DMA1_NEXT_DESC_PTR() bfin_readPTR(DMA1_NEXT_DESC_PTR)
  126. #define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_NEXT_DESC_PTR, val)
  127. #define pDMA1_START_ADDR ((void * volatile *)DMA1_START_ADDR) /* DMA Channel 1 Start Address Register */
  128. #define bfin_read_DMA1_START_ADDR() bfin_readPTR(DMA1_START_ADDR)
  129. #define bfin_write_DMA1_START_ADDR(val) bfin_writePTR(DMA1_START_ADDR, val)
  130. #define pDMA1_CONFIG ((uint16_t volatile *)DMA1_CONFIG) /* DMA Channel 1 Configuration Register */
  131. #define bfin_read_DMA1_CONFIG() bfin_read16(DMA1_CONFIG)
  132. #define bfin_write_DMA1_CONFIG(val) bfin_write16(DMA1_CONFIG, val)
  133. #define pDMA1_X_COUNT ((uint16_t volatile *)DMA1_X_COUNT) /* DMA Channel 1 X Count Register */
  134. #define bfin_read_DMA1_X_COUNT() bfin_read16(DMA1_X_COUNT)
  135. #define bfin_write_DMA1_X_COUNT(val) bfin_write16(DMA1_X_COUNT, val)
  136. #define pDMA1_X_MODIFY ((uint16_t volatile *)DMA1_X_MODIFY) /* DMA Channel 1 X Modify Register */
  137. #define bfin_read_DMA1_X_MODIFY() bfin_read16(DMA1_X_MODIFY)
  138. #define bfin_write_DMA1_X_MODIFY(val) bfin_write16(DMA1_X_MODIFY, val)
  139. #define pDMA1_Y_COUNT ((uint16_t volatile *)DMA1_Y_COUNT) /* DMA Channel 1 Y Count Register */
  140. #define bfin_read_DMA1_Y_COUNT() bfin_read16(DMA1_Y_COUNT)
  141. #define bfin_write_DMA1_Y_COUNT(val) bfin_write16(DMA1_Y_COUNT, val)
  142. #define pDMA1_Y_MODIFY ((uint16_t volatile *)DMA1_Y_MODIFY) /* DMA Channel 1 Y Modify Register */
  143. #define bfin_read_DMA1_Y_MODIFY() bfin_read16(DMA1_Y_MODIFY)
  144. #define bfin_write_DMA1_Y_MODIFY(val) bfin_write16(DMA1_Y_MODIFY, val)
  145. #define pDMA1_CURR_DESC_PTR ((void * volatile *)DMA1_CURR_DESC_PTR) /* DMA Channel 1 Current Descriptor Pointer Register */
  146. #define bfin_read_DMA1_CURR_DESC_PTR() bfin_readPTR(DMA1_CURR_DESC_PTR)
  147. #define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_writePTR(DMA1_CURR_DESC_PTR, val)
  148. #define pDMA1_CURR_ADDR ((void * volatile *)DMA1_CURR_ADDR) /* DMA Channel 1 Current Address Register */
  149. #define bfin_read_DMA1_CURR_ADDR() bfin_readPTR(DMA1_CURR_ADDR)
  150. #define bfin_write_DMA1_CURR_ADDR(val) bfin_writePTR(DMA1_CURR_ADDR, val)
  151. #define pDMA1_IRQ_STATUS ((uint16_t volatile *)DMA1_IRQ_STATUS) /* DMA Channel 1 Interrupt/Status Register */
  152. #define bfin_read_DMA1_IRQ_STATUS() bfin_read16(DMA1_IRQ_STATUS)
  153. #define bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS, val)
  154. #define pDMA1_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_PERIPHERAL_MAP) /* DMA Channel 1 Peripheral Map Register */
  155. #define bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP)
  156. #define bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP, val)
  157. #define pDMA1_CURR_X_COUNT ((uint16_t volatile *)DMA1_CURR_X_COUNT) /* DMA Channel 1 Current X Count Register */
  158. #define bfin_read_DMA1_CURR_X_COUNT() bfin_read16(DMA1_CURR_X_COUNT)
  159. #define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT, val)
  160. #define pDMA1_CURR_Y_COUNT ((uint16_t volatile *)DMA1_CURR_Y_COUNT) /* DMA Channel 1 Current Y Count Register */
  161. #define bfin_read_DMA1_CURR_Y_COUNT() bfin_read16(DMA1_CURR_Y_COUNT)
  162. #define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT, val)
  163. #define pDMA2_NEXT_DESC_PTR ((void * volatile *)DMA2_NEXT_DESC_PTR) /* DMA Channel 2 Next Descriptor Pointer Register */
  164. #define bfin_read_DMA2_NEXT_DESC_PTR() bfin_readPTR(DMA2_NEXT_DESC_PTR)
  165. #define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_NEXT_DESC_PTR, val)
  166. #define pDMA2_START_ADDR ((void * volatile *)DMA2_START_ADDR) /* DMA Channel 2 Start Address Register */
  167. #define bfin_read_DMA2_START_ADDR() bfin_readPTR(DMA2_START_ADDR)
  168. #define bfin_write_DMA2_START_ADDR(val) bfin_writePTR(DMA2_START_ADDR, val)
  169. #define pDMA2_CONFIG ((uint16_t volatile *)DMA2_CONFIG) /* DMA Channel 2 Configuration Register */
  170. #define bfin_read_DMA2_CONFIG() bfin_read16(DMA2_CONFIG)
  171. #define bfin_write_DMA2_CONFIG(val) bfin_write16(DMA2_CONFIG, val)
  172. #define pDMA2_X_COUNT ((uint16_t volatile *)DMA2_X_COUNT) /* DMA Channel 2 X Count Register */
  173. #define bfin_read_DMA2_X_COUNT() bfin_read16(DMA2_X_COUNT)
  174. #define bfin_write_DMA2_X_COUNT(val) bfin_write16(DMA2_X_COUNT, val)
  175. #define pDMA2_X_MODIFY ((uint16_t volatile *)DMA2_X_MODIFY) /* DMA Channel 2 X Modify Register */
  176. #define bfin_read_DMA2_X_MODIFY() bfin_read16(DMA2_X_MODIFY)
  177. #define bfin_write_DMA2_X_MODIFY(val) bfin_write16(DMA2_X_MODIFY, val)
  178. #define pDMA2_Y_COUNT ((uint16_t volatile *)DMA2_Y_COUNT) /* DMA Channel 2 Y Count Register */
  179. #define bfin_read_DMA2_Y_COUNT() bfin_read16(DMA2_Y_COUNT)
  180. #define bfin_write_DMA2_Y_COUNT(val) bfin_write16(DMA2_Y_COUNT, val)
  181. #define pDMA2_Y_MODIFY ((uint16_t volatile *)DMA2_Y_MODIFY) /* DMA Channel 2 Y Modify Register */
  182. #define bfin_read_DMA2_Y_MODIFY() bfin_read16(DMA2_Y_MODIFY)
  183. #define bfin_write_DMA2_Y_MODIFY(val) bfin_write16(DMA2_Y_MODIFY, val)
  184. #define pDMA2_CURR_DESC_PTR ((void * volatile *)DMA2_CURR_DESC_PTR) /* DMA Channel 2 Current Descriptor Pointer Register */
  185. #define bfin_read_DMA2_CURR_DESC_PTR() bfin_readPTR(DMA2_CURR_DESC_PTR)
  186. #define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_writePTR(DMA2_CURR_DESC_PTR, val)
  187. #define pDMA2_CURR_ADDR ((void * volatile *)DMA2_CURR_ADDR) /* DMA Channel 2 Current Address Register */
  188. #define bfin_read_DMA2_CURR_ADDR() bfin_readPTR(DMA2_CURR_ADDR)
  189. #define bfin_write_DMA2_CURR_ADDR(val) bfin_writePTR(DMA2_CURR_ADDR, val)
  190. #define pDMA2_IRQ_STATUS ((uint16_t volatile *)DMA2_IRQ_STATUS) /* DMA Channel 2 Interrupt/Status Register */
  191. #define bfin_read_DMA2_IRQ_STATUS() bfin_read16(DMA2_IRQ_STATUS)
  192. #define bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS, val)
  193. #define pDMA2_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_PERIPHERAL_MAP) /* DMA Channel 2 Peripheral Map Register */
  194. #define bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP)
  195. #define bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP, val)
  196. #define pDMA2_CURR_X_COUNT ((uint16_t volatile *)DMA2_CURR_X_COUNT) /* DMA Channel 2 Current X Count Register */
  197. #define bfin_read_DMA2_CURR_X_COUNT() bfin_read16(DMA2_CURR_X_COUNT)
  198. #define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT, val)
  199. #define pDMA2_CURR_Y_COUNT ((uint16_t volatile *)DMA2_CURR_Y_COUNT) /* DMA Channel 2 Current Y Count Register */
  200. #define bfin_read_DMA2_CURR_Y_COUNT() bfin_read16(DMA2_CURR_Y_COUNT)
  201. #define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT, val)
  202. #define pDMA3_NEXT_DESC_PTR ((void * volatile *)DMA3_NEXT_DESC_PTR) /* DMA Channel 3 Next Descriptor Pointer Register */
  203. #define bfin_read_DMA3_NEXT_DESC_PTR() bfin_readPTR(DMA3_NEXT_DESC_PTR)
  204. #define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_writePTR(DMA3_NEXT_DESC_PTR, val)
  205. #define pDMA3_START_ADDR ((void * volatile *)DMA3_START_ADDR) /* DMA Channel 3 Start Address Register */
  206. #define bfin_read_DMA3_START_ADDR() bfin_readPTR(DMA3_START_ADDR)
  207. #define bfin_write_DMA3_START_ADDR(val) bfin_writePTR(DMA3_START_ADDR, val)
  208. #define pDMA3_CONFIG ((uint16_t volatile *)DMA3_CONFIG) /* DMA Channel 3 Configuration Register */
  209. #define bfin_read_DMA3_CONFIG() bfin_read16(DMA3_CONFIG)
  210. #define bfin_write_DMA3_CONFIG(val) bfin_write16(DMA3_CONFIG, val)
  211. #define pDMA3_X_COUNT ((uint16_t volatile *)DMA3_X_COUNT) /* DMA Channel 3 X Count Register */
  212. #define bfin_read_DMA3_X_COUNT() bfin_read16(DMA3_X_COUNT)
  213. #define bfin_write_DMA3_X_COUNT(val) bfin_write16(DMA3_X_COUNT, val)
  214. #define pDMA3_X_MODIFY ((uint16_t volatile *)DMA3_X_MODIFY) /* DMA Channel 3 X Modify Register */
  215. #define bfin_read_DMA3_X_MODIFY() bfin_read16(DMA3_X_MODIFY)
  216. #define bfin_write_DMA3_X_MODIFY(val) bfin_write16(DMA3_X_MODIFY, val)
  217. #define pDMA3_Y_COUNT ((uint16_t volatile *)DMA3_Y_COUNT) /* DMA Channel 3 Y Count Register */
  218. #define bfin_read_DMA3_Y_COUNT() bfin_read16(DMA3_Y_COUNT)
  219. #define bfin_write_DMA3_Y_COUNT(val) bfin_write16(DMA3_Y_COUNT, val)
  220. #define pDMA3_Y_MODIFY ((uint16_t volatile *)DMA3_Y_MODIFY) /* DMA Channel 3 Y Modify Register */
  221. #define bfin_read_DMA3_Y_MODIFY() bfin_read16(DMA3_Y_MODIFY)
  222. #define bfin_write_DMA3_Y_MODIFY(val) bfin_write16(DMA3_Y_MODIFY, val)
  223. #define pDMA3_CURR_DESC_PTR ((void * volatile *)DMA3_CURR_DESC_PTR) /* DMA Channel 3 Current Descriptor Pointer Register */
  224. #define bfin_read_DMA3_CURR_DESC_PTR() bfin_readPTR(DMA3_CURR_DESC_PTR)
  225. #define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_writePTR(DMA3_CURR_DESC_PTR, val)
  226. #define pDMA3_CURR_ADDR ((void * volatile *)DMA3_CURR_ADDR) /* DMA Channel 3 Current Address Register */
  227. #define bfin_read_DMA3_CURR_ADDR() bfin_readPTR(DMA3_CURR_ADDR)
  228. #define bfin_write_DMA3_CURR_ADDR(val) bfin_writePTR(DMA3_CURR_ADDR, val)
  229. #define pDMA3_IRQ_STATUS ((uint16_t volatile *)DMA3_IRQ_STATUS) /* DMA Channel 3 Interrupt/Status Register */
  230. #define bfin_read_DMA3_IRQ_STATUS() bfin_read16(DMA3_IRQ_STATUS)
  231. #define bfin_write_DMA3_IRQ_STATUS(val) bfin_write16(DMA3_IRQ_STATUS, val)
  232. #define pDMA3_PERIPHERAL_MAP ((uint16_t volatile *)DMA3_PERIPHERAL_MAP) /* DMA Channel 3 Peripheral Map Register */
  233. #define bfin_read_DMA3_PERIPHERAL_MAP() bfin_read16(DMA3_PERIPHERAL_MAP)
  234. #define bfin_write_DMA3_PERIPHERAL_MAP(val) bfin_write16(DMA3_PERIPHERAL_MAP, val)
  235. #define pDMA3_CURR_X_COUNT ((uint16_t volatile *)DMA3_CURR_X_COUNT) /* DMA Channel 3 Current X Count Register */
  236. #define bfin_read_DMA3_CURR_X_COUNT() bfin_read16(DMA3_CURR_X_COUNT)
  237. #define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write16(DMA3_CURR_X_COUNT, val)
  238. #define pDMA3_CURR_Y_COUNT ((uint16_t volatile *)DMA3_CURR_Y_COUNT) /* DMA Channel 3 Current Y Count Register */
  239. #define bfin_read_DMA3_CURR_Y_COUNT() bfin_read16(DMA3_CURR_Y_COUNT)
  240. #define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write16(DMA3_CURR_Y_COUNT, val)
  241. #define pDMA4_NEXT_DESC_PTR ((void * volatile *)DMA4_NEXT_DESC_PTR) /* DMA Channel 4 Next Descriptor Pointer Register */
  242. #define bfin_read_DMA4_NEXT_DESC_PTR() bfin_readPTR(DMA4_NEXT_DESC_PTR)
  243. #define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_writePTR(DMA4_NEXT_DESC_PTR, val)
  244. #define pDMA4_START_ADDR ((void * volatile *)DMA4_START_ADDR) /* DMA Channel 4 Start Address Register */
  245. #define bfin_read_DMA4_START_ADDR() bfin_readPTR(DMA4_START_ADDR)
  246. #define bfin_write_DMA4_START_ADDR(val) bfin_writePTR(DMA4_START_ADDR, val)
  247. #define pDMA4_CONFIG ((uint16_t volatile *)DMA4_CONFIG) /* DMA Channel 4 Configuration Register */
  248. #define bfin_read_DMA4_CONFIG() bfin_read16(DMA4_CONFIG)
  249. #define bfin_write_DMA4_CONFIG(val) bfin_write16(DMA4_CONFIG, val)
  250. #define pDMA4_X_COUNT ((uint16_t volatile *)DMA4_X_COUNT) /* DMA Channel 4 X Count Register */
  251. #define bfin_read_DMA4_X_COUNT() bfin_read16(DMA4_X_COUNT)
  252. #define bfin_write_DMA4_X_COUNT(val) bfin_write16(DMA4_X_COUNT, val)
  253. #define pDMA4_X_MODIFY ((uint16_t volatile *)DMA4_X_MODIFY) /* DMA Channel 4 X Modify Register */
  254. #define bfin_read_DMA4_X_MODIFY() bfin_read16(DMA4_X_MODIFY)
  255. #define bfin_write_DMA4_X_MODIFY(val) bfin_write16(DMA4_X_MODIFY, val)
  256. #define pDMA4_Y_COUNT ((uint16_t volatile *)DMA4_Y_COUNT) /* DMA Channel 4 Y Count Register */
  257. #define bfin_read_DMA4_Y_COUNT() bfin_read16(DMA4_Y_COUNT)
  258. #define bfin_write_DMA4_Y_COUNT(val) bfin_write16(DMA4_Y_COUNT, val)
  259. #define pDMA4_Y_MODIFY ((uint16_t volatile *)DMA4_Y_MODIFY) /* DMA Channel 4 Y Modify Register */
  260. #define bfin_read_DMA4_Y_MODIFY() bfin_read16(DMA4_Y_MODIFY)
  261. #define bfin_write_DMA4_Y_MODIFY(val) bfin_write16(DMA4_Y_MODIFY, val)
  262. #define pDMA4_CURR_DESC_PTR ((void * volatile *)DMA4_CURR_DESC_PTR) /* DMA Channel 4 Current Descriptor Pointer Register */
  263. #define bfin_read_DMA4_CURR_DESC_PTR() bfin_readPTR(DMA4_CURR_DESC_PTR)
  264. #define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_writePTR(DMA4_CURR_DESC_PTR, val)
  265. #define pDMA4_CURR_ADDR ((void * volatile *)DMA4_CURR_ADDR) /* DMA Channel 4 Current Address Register */
  266. #define bfin_read_DMA4_CURR_ADDR() bfin_readPTR(DMA4_CURR_ADDR)
  267. #define bfin_write_DMA4_CURR_ADDR(val) bfin_writePTR(DMA4_CURR_ADDR, val)
  268. #define pDMA4_IRQ_STATUS ((uint16_t volatile *)DMA4_IRQ_STATUS) /* DMA Channel 4 Interrupt/Status Register */
  269. #define bfin_read_DMA4_IRQ_STATUS() bfin_read16(DMA4_IRQ_STATUS)
  270. #define bfin_write_DMA4_IRQ_STATUS(val) bfin_write16(DMA4_IRQ_STATUS, val)
  271. #define pDMA4_PERIPHERAL_MAP ((uint16_t volatile *)DMA4_PERIPHERAL_MAP) /* DMA Channel 4 Peripheral Map Register */
  272. #define bfin_read_DMA4_PERIPHERAL_MAP() bfin_read16(DMA4_PERIPHERAL_MAP)
  273. #define bfin_write_DMA4_PERIPHERAL_MAP(val) bfin_write16(DMA4_PERIPHERAL_MAP, val)
  274. #define pDMA4_CURR_X_COUNT ((uint16_t volatile *)DMA4_CURR_X_COUNT) /* DMA Channel 4 Current X Count Register */
  275. #define bfin_read_DMA4_CURR_X_COUNT() bfin_read16(DMA4_CURR_X_COUNT)
  276. #define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write16(DMA4_CURR_X_COUNT, val)
  277. #define pDMA4_CURR_Y_COUNT ((uint16_t volatile *)DMA4_CURR_Y_COUNT) /* DMA Channel 4 Current Y Count Register */
  278. #define bfin_read_DMA4_CURR_Y_COUNT() bfin_read16(DMA4_CURR_Y_COUNT)
  279. #define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write16(DMA4_CURR_Y_COUNT, val)
  280. #define pDMA5_NEXT_DESC_PTR ((void * volatile *)DMA5_NEXT_DESC_PTR) /* DMA Channel 5 Next Descriptor Pointer Register */
  281. #define bfin_read_DMA5_NEXT_DESC_PTR() bfin_readPTR(DMA5_NEXT_DESC_PTR)
  282. #define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_writePTR(DMA5_NEXT_DESC_PTR, val)
  283. #define pDMA5_START_ADDR ((void * volatile *)DMA5_START_ADDR) /* DMA Channel 5 Start Address Register */
  284. #define bfin_read_DMA5_START_ADDR() bfin_readPTR(DMA5_START_ADDR)
  285. #define bfin_write_DMA5_START_ADDR(val) bfin_writePTR(DMA5_START_ADDR, val)
  286. #define pDMA5_CONFIG ((uint16_t volatile *)DMA5_CONFIG) /* DMA Channel 5 Configuration Register */
  287. #define bfin_read_DMA5_CONFIG() bfin_read16(DMA5_CONFIG)
  288. #define bfin_write_DMA5_CONFIG(val) bfin_write16(DMA5_CONFIG, val)
  289. #define pDMA5_X_COUNT ((uint16_t volatile *)DMA5_X_COUNT) /* DMA Channel 5 X Count Register */
  290. #define bfin_read_DMA5_X_COUNT() bfin_read16(DMA5_X_COUNT)
  291. #define bfin_write_DMA5_X_COUNT(val) bfin_write16(DMA5_X_COUNT, val)
  292. #define pDMA5_X_MODIFY ((uint16_t volatile *)DMA5_X_MODIFY) /* DMA Channel 5 X Modify Register */
  293. #define bfin_read_DMA5_X_MODIFY() bfin_read16(DMA5_X_MODIFY)
  294. #define bfin_write_DMA5_X_MODIFY(val) bfin_write16(DMA5_X_MODIFY, val)
  295. #define pDMA5_Y_COUNT ((uint16_t volatile *)DMA5_Y_COUNT) /* DMA Channel 5 Y Count Register */
  296. #define bfin_read_DMA5_Y_COUNT() bfin_read16(DMA5_Y_COUNT)
  297. #define bfin_write_DMA5_Y_COUNT(val) bfin_write16(DMA5_Y_COUNT, val)
  298. #define pDMA5_Y_MODIFY ((uint16_t volatile *)DMA5_Y_MODIFY) /* DMA Channel 5 Y Modify Register */
  299. #define bfin_read_DMA5_Y_MODIFY() bfin_read16(DMA5_Y_MODIFY)
  300. #define bfin_write_DMA5_Y_MODIFY(val) bfin_write16(DMA5_Y_MODIFY, val)
  301. #define pDMA5_CURR_DESC_PTR ((void * volatile *)DMA5_CURR_DESC_PTR) /* DMA Channel 5 Current Descriptor Pointer Register */
  302. #define bfin_read_DMA5_CURR_DESC_PTR() bfin_readPTR(DMA5_CURR_DESC_PTR)
  303. #define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_writePTR(DMA5_CURR_DESC_PTR, val)
  304. #define pDMA5_CURR_ADDR ((void * volatile *)DMA5_CURR_ADDR) /* DMA Channel 5 Current Address Register */
  305. #define bfin_read_DMA5_CURR_ADDR() bfin_readPTR(DMA5_CURR_ADDR)
  306. #define bfin_write_DMA5_CURR_ADDR(val) bfin_writePTR(DMA5_CURR_ADDR, val)
  307. #define pDMA5_IRQ_STATUS ((uint16_t volatile *)DMA5_IRQ_STATUS) /* DMA Channel 5 Interrupt/Status Register */
  308. #define bfin_read_DMA5_IRQ_STATUS() bfin_read16(DMA5_IRQ_STATUS)
  309. #define bfin_write_DMA5_IRQ_STATUS(val) bfin_write16(DMA5_IRQ_STATUS, val)
  310. #define pDMA5_PERIPHERAL_MAP ((uint16_t volatile *)DMA5_PERIPHERAL_MAP) /* DMA Channel 5 Peripheral Map Register */
  311. #define bfin_read_DMA5_PERIPHERAL_MAP() bfin_read16(DMA5_PERIPHERAL_MAP)
  312. #define bfin_write_DMA5_PERIPHERAL_MAP(val) bfin_write16(DMA5_PERIPHERAL_MAP, val)
  313. #define pDMA5_CURR_X_COUNT ((uint16_t volatile *)DMA5_CURR_X_COUNT) /* DMA Channel 5 Current X Count Register */
  314. #define bfin_read_DMA5_CURR_X_COUNT() bfin_read16(DMA5_CURR_X_COUNT)
  315. #define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write16(DMA5_CURR_X_COUNT, val)
  316. #define pDMA5_CURR_Y_COUNT ((uint16_t volatile *)DMA5_CURR_Y_COUNT) /* DMA Channel 5 Current Y Count Register */
  317. #define bfin_read_DMA5_CURR_Y_COUNT() bfin_read16(DMA5_CURR_Y_COUNT)
  318. #define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write16(DMA5_CURR_Y_COUNT, val)
  319. #define pDMA6_NEXT_DESC_PTR ((void * volatile *)DMA6_NEXT_DESC_PTR) /* DMA Channel 6 Next Descriptor Pointer Register */
  320. #define bfin_read_DMA6_NEXT_DESC_PTR() bfin_readPTR(DMA6_NEXT_DESC_PTR)
  321. #define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_writePTR(DMA6_NEXT_DESC_PTR, val)
  322. #define pDMA6_START_ADDR ((void * volatile *)DMA6_START_ADDR) /* DMA Channel 6 Start Address Register */
  323. #define bfin_read_DMA6_START_ADDR() bfin_readPTR(DMA6_START_ADDR)
  324. #define bfin_write_DMA6_START_ADDR(val) bfin_writePTR(DMA6_START_ADDR, val)
  325. #define pDMA6_CONFIG ((uint16_t volatile *)DMA6_CONFIG) /* DMA Channel 6 Configuration Register */
  326. #define bfin_read_DMA6_CONFIG() bfin_read16(DMA6_CONFIG)
  327. #define bfin_write_DMA6_CONFIG(val) bfin_write16(DMA6_CONFIG, val)
  328. #define pDMA6_X_COUNT ((uint16_t volatile *)DMA6_X_COUNT) /* DMA Channel 6 X Count Register */
  329. #define bfin_read_DMA6_X_COUNT() bfin_read16(DMA6_X_COUNT)
  330. #define bfin_write_DMA6_X_COUNT(val) bfin_write16(DMA6_X_COUNT, val)
  331. #define pDMA6_X_MODIFY ((uint16_t volatile *)DMA6_X_MODIFY) /* DMA Channel 6 X Modify Register */
  332. #define bfin_read_DMA6_X_MODIFY() bfin_read16(DMA6_X_MODIFY)
  333. #define bfin_write_DMA6_X_MODIFY(val) bfin_write16(DMA6_X_MODIFY, val)
  334. #define pDMA6_Y_COUNT ((uint16_t volatile *)DMA6_Y_COUNT) /* DMA Channel 6 Y Count Register */
  335. #define bfin_read_DMA6_Y_COUNT() bfin_read16(DMA6_Y_COUNT)
  336. #define bfin_write_DMA6_Y_COUNT(val) bfin_write16(DMA6_Y_COUNT, val)
  337. #define pDMA6_Y_MODIFY ((uint16_t volatile *)DMA6_Y_MODIFY) /* DMA Channel 6 Y Modify Register */
  338. #define bfin_read_DMA6_Y_MODIFY() bfin_read16(DMA6_Y_MODIFY)
  339. #define bfin_write_DMA6_Y_MODIFY(val) bfin_write16(DMA6_Y_MODIFY, val)
  340. #define pDMA6_CURR_DESC_PTR ((void * volatile *)DMA6_CURR_DESC_PTR) /* DMA Channel 6 Current Descriptor Pointer Register */
  341. #define bfin_read_DMA6_CURR_DESC_PTR() bfin_readPTR(DMA6_CURR_DESC_PTR)
  342. #define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_writePTR(DMA6_CURR_DESC_PTR, val)
  343. #define pDMA6_CURR_ADDR ((void * volatile *)DMA6_CURR_ADDR) /* DMA Channel 6 Current Address Register */
  344. #define bfin_read_DMA6_CURR_ADDR() bfin_readPTR(DMA6_CURR_ADDR)
  345. #define bfin_write_DMA6_CURR_ADDR(val) bfin_writePTR(DMA6_CURR_ADDR, val)
  346. #define pDMA6_IRQ_STATUS ((uint16_t volatile *)DMA6_IRQ_STATUS) /* DMA Channel 6 Interrupt/Status Register */
  347. #define bfin_read_DMA6_IRQ_STATUS() bfin_read16(DMA6_IRQ_STATUS)
  348. #define bfin_write_DMA6_IRQ_STATUS(val) bfin_write16(DMA6_IRQ_STATUS, val)
  349. #define pDMA6_PERIPHERAL_MAP ((uint16_t volatile *)DMA6_PERIPHERAL_MAP) /* DMA Channel 6 Peripheral Map Register */
  350. #define bfin_read_DMA6_PERIPHERAL_MAP() bfin_read16(DMA6_PERIPHERAL_MAP)
  351. #define bfin_write_DMA6_PERIPHERAL_MAP(val) bfin_write16(DMA6_PERIPHERAL_MAP, val)
  352. #define pDMA6_CURR_X_COUNT ((uint16_t volatile *)DMA6_CURR_X_COUNT) /* DMA Channel 6 Current X Count Register */
  353. #define bfin_read_DMA6_CURR_X_COUNT() bfin_read16(DMA6_CURR_X_COUNT)
  354. #define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write16(DMA6_CURR_X_COUNT, val)
  355. #define pDMA6_CURR_Y_COUNT ((uint16_t volatile *)DMA6_CURR_Y_COUNT) /* DMA Channel 6 Current Y Count Register */
  356. #define bfin_read_DMA6_CURR_Y_COUNT() bfin_read16(DMA6_CURR_Y_COUNT)
  357. #define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write16(DMA6_CURR_Y_COUNT, val)
  358. #define pDMA7_NEXT_DESC_PTR ((void * volatile *)DMA7_NEXT_DESC_PTR) /* DMA Channel 7 Next Descriptor Pointer Register */
  359. #define bfin_read_DMA7_NEXT_DESC_PTR() bfin_readPTR(DMA7_NEXT_DESC_PTR)
  360. #define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_writePTR(DMA7_NEXT_DESC_PTR, val)
  361. #define pDMA7_START_ADDR ((void * volatile *)DMA7_START_ADDR) /* DMA Channel 7 Start Address Register */
  362. #define bfin_read_DMA7_START_ADDR() bfin_readPTR(DMA7_START_ADDR)
  363. #define bfin_write_DMA7_START_ADDR(val) bfin_writePTR(DMA7_START_ADDR, val)
  364. #define pDMA7_CONFIG ((uint16_t volatile *)DMA7_CONFIG) /* DMA Channel 7 Configuration Register */
  365. #define bfin_read_DMA7_CONFIG() bfin_read16(DMA7_CONFIG)
  366. #define bfin_write_DMA7_CONFIG(val) bfin_write16(DMA7_CONFIG, val)
  367. #define pDMA7_X_COUNT ((uint16_t volatile *)DMA7_X_COUNT) /* DMA Channel 7 X Count Register */
  368. #define bfin_read_DMA7_X_COUNT() bfin_read16(DMA7_X_COUNT)
  369. #define bfin_write_DMA7_X_COUNT(val) bfin_write16(DMA7_X_COUNT, val)
  370. #define pDMA7_X_MODIFY ((uint16_t volatile *)DMA7_X_MODIFY) /* DMA Channel 7 X Modify Register */
  371. #define bfin_read_DMA7_X_MODIFY() bfin_read16(DMA7_X_MODIFY)
  372. #define bfin_write_DMA7_X_MODIFY(val) bfin_write16(DMA7_X_MODIFY, val)
  373. #define pDMA7_Y_COUNT ((uint16_t volatile *)DMA7_Y_COUNT) /* DMA Channel 7 Y Count Register */
  374. #define bfin_read_DMA7_Y_COUNT() bfin_read16(DMA7_Y_COUNT)
  375. #define bfin_write_DMA7_Y_COUNT(val) bfin_write16(DMA7_Y_COUNT, val)
  376. #define pDMA7_Y_MODIFY ((uint16_t volatile *)DMA7_Y_MODIFY) /* DMA Channel 7 Y Modify Register */
  377. #define bfin_read_DMA7_Y_MODIFY() bfin_read16(DMA7_Y_MODIFY)
  378. #define bfin_write_DMA7_Y_MODIFY(val) bfin_write16(DMA7_Y_MODIFY, val)
  379. #define pDMA7_CURR_DESC_PTR ((void * volatile *)DMA7_CURR_DESC_PTR) /* DMA Channel 7 Current Descriptor Pointer Register */
  380. #define bfin_read_DMA7_CURR_DESC_PTR() bfin_readPTR(DMA7_CURR_DESC_PTR)
  381. #define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_writePTR(DMA7_CURR_DESC_PTR, val)
  382. #define pDMA7_CURR_ADDR ((void * volatile *)DMA7_CURR_ADDR) /* DMA Channel 7 Current Address Register */
  383. #define bfin_read_DMA7_CURR_ADDR() bfin_readPTR(DMA7_CURR_ADDR)
  384. #define bfin_write_DMA7_CURR_ADDR(val) bfin_writePTR(DMA7_CURR_ADDR, val)
  385. #define pDMA7_IRQ_STATUS ((uint16_t volatile *)DMA7_IRQ_STATUS) /* DMA Channel 7 Interrupt/Status Register */
  386. #define bfin_read_DMA7_IRQ_STATUS() bfin_read16(DMA7_IRQ_STATUS)
  387. #define bfin_write_DMA7_IRQ_STATUS(val) bfin_write16(DMA7_IRQ_STATUS, val)
  388. #define pDMA7_PERIPHERAL_MAP ((uint16_t volatile *)DMA7_PERIPHERAL_MAP) /* DMA Channel 7 Peripheral Map Register */
  389. #define bfin_read_DMA7_PERIPHERAL_MAP() bfin_read16(DMA7_PERIPHERAL_MAP)
  390. #define bfin_write_DMA7_PERIPHERAL_MAP(val) bfin_write16(DMA7_PERIPHERAL_MAP, val)
  391. #define pDMA7_CURR_X_COUNT ((uint16_t volatile *)DMA7_CURR_X_COUNT) /* DMA Channel 7 Current X Count Register */
  392. #define bfin_read_DMA7_CURR_X_COUNT() bfin_read16(DMA7_CURR_X_COUNT)
  393. #define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write16(DMA7_CURR_X_COUNT, val)
  394. #define pDMA7_CURR_Y_COUNT ((uint16_t volatile *)DMA7_CURR_Y_COUNT) /* DMA Channel 7 Current Y Count Register */
  395. #define bfin_read_DMA7_CURR_Y_COUNT() bfin_read16(DMA7_CURR_Y_COUNT)
  396. #define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write16(DMA7_CURR_Y_COUNT, val)
  397. #define pDMA8_NEXT_DESC_PTR ((void * volatile *)DMA8_NEXT_DESC_PTR) /* DMA Channel 8 Next Descriptor Pointer Register */
  398. #define bfin_read_DMA8_NEXT_DESC_PTR() bfin_readPTR(DMA8_NEXT_DESC_PTR)
  399. #define bfin_write_DMA8_NEXT_DESC_PTR(val) bfin_writePTR(DMA8_NEXT_DESC_PTR, val)
  400. #define pDMA8_START_ADDR ((void * volatile *)DMA8_START_ADDR) /* DMA Channel 8 Start Address Register */
  401. #define bfin_read_DMA8_START_ADDR() bfin_readPTR(DMA8_START_ADDR)
  402. #define bfin_write_DMA8_START_ADDR(val) bfin_writePTR(DMA8_START_ADDR, val)
  403. #define pDMA8_CONFIG ((uint16_t volatile *)DMA8_CONFIG) /* DMA Channel 8 Configuration Register */
  404. #define bfin_read_DMA8_CONFIG() bfin_read16(DMA8_CONFIG)
  405. #define bfin_write_DMA8_CONFIG(val) bfin_write16(DMA8_CONFIG, val)
  406. #define pDMA8_X_COUNT ((uint16_t volatile *)DMA8_X_COUNT) /* DMA Channel 8 X Count Register */
  407. #define bfin_read_DMA8_X_COUNT() bfin_read16(DMA8_X_COUNT)
  408. #define bfin_write_DMA8_X_COUNT(val) bfin_write16(DMA8_X_COUNT, val)
  409. #define pDMA8_X_MODIFY ((uint16_t volatile *)DMA8_X_MODIFY) /* DMA Channel 8 X Modify Register */
  410. #define bfin_read_DMA8_X_MODIFY() bfin_read16(DMA8_X_MODIFY)
  411. #define bfin_write_DMA8_X_MODIFY(val) bfin_write16(DMA8_X_MODIFY, val)
  412. #define pDMA8_Y_COUNT ((uint16_t volatile *)DMA8_Y_COUNT) /* DMA Channel 8 Y Count Register */
  413. #define bfin_read_DMA8_Y_COUNT() bfin_read16(DMA8_Y_COUNT)
  414. #define bfin_write_DMA8_Y_COUNT(val) bfin_write16(DMA8_Y_COUNT, val)
  415. #define pDMA8_Y_MODIFY ((uint16_t volatile *)DMA8_Y_MODIFY) /* DMA Channel 8 Y Modify Register */
  416. #define bfin_read_DMA8_Y_MODIFY() bfin_read16(DMA8_Y_MODIFY)
  417. #define bfin_write_DMA8_Y_MODIFY(val) bfin_write16(DMA8_Y_MODIFY, val)
  418. #define pDMA8_CURR_DESC_PTR ((void * volatile *)DMA8_CURR_DESC_PTR) /* DMA Channel 8 Current Descriptor Pointer Register */
  419. #define bfin_read_DMA8_CURR_DESC_PTR() bfin_readPTR(DMA8_CURR_DESC_PTR)
  420. #define bfin_write_DMA8_CURR_DESC_PTR(val) bfin_writePTR(DMA8_CURR_DESC_PTR, val)
  421. #define pDMA8_CURR_ADDR ((void * volatile *)DMA8_CURR_ADDR) /* DMA Channel 8 Current Address Register */
  422. #define bfin_read_DMA8_CURR_ADDR() bfin_readPTR(DMA8_CURR_ADDR)
  423. #define bfin_write_DMA8_CURR_ADDR(val) bfin_writePTR(DMA8_CURR_ADDR, val)
  424. #define pDMA8_IRQ_STATUS ((uint16_t volatile *)DMA8_IRQ_STATUS) /* DMA Channel 8 Interrupt/Status Register */
  425. #define bfin_read_DMA8_IRQ_STATUS() bfin_read16(DMA8_IRQ_STATUS)
  426. #define bfin_write_DMA8_IRQ_STATUS(val) bfin_write16(DMA8_IRQ_STATUS, val)
  427. #define pDMA8_PERIPHERAL_MAP ((uint16_t volatile *)DMA8_PERIPHERAL_MAP) /* DMA Channel 8 Peripheral Map Register */
  428. #define bfin_read_DMA8_PERIPHERAL_MAP() bfin_read16(DMA8_PERIPHERAL_MAP)
  429. #define bfin_write_DMA8_PERIPHERAL_MAP(val) bfin_write16(DMA8_PERIPHERAL_MAP, val)
  430. #define pDMA8_CURR_X_COUNT ((uint16_t volatile *)DMA8_CURR_X_COUNT) /* DMA Channel 8 Current X Count Register */
  431. #define bfin_read_DMA8_CURR_X_COUNT() bfin_read16(DMA8_CURR_X_COUNT)
  432. #define bfin_write_DMA8_CURR_X_COUNT(val) bfin_write16(DMA8_CURR_X_COUNT, val)
  433. #define pDMA8_CURR_Y_COUNT ((uint16_t volatile *)DMA8_CURR_Y_COUNT) /* DMA Channel 8 Current Y Count Register */
  434. #define bfin_read_DMA8_CURR_Y_COUNT() bfin_read16(DMA8_CURR_Y_COUNT)
  435. #define bfin_write_DMA8_CURR_Y_COUNT(val) bfin_write16(DMA8_CURR_Y_COUNT, val)
  436. #define pDMA9_NEXT_DESC_PTR ((void * volatile *)DMA9_NEXT_DESC_PTR) /* DMA Channel 9 Next Descriptor Pointer Register */
  437. #define bfin_read_DMA9_NEXT_DESC_PTR() bfin_readPTR(DMA9_NEXT_DESC_PTR)
  438. #define bfin_write_DMA9_NEXT_DESC_PTR(val) bfin_writePTR(DMA9_NEXT_DESC_PTR, val)
  439. #define pDMA9_START_ADDR ((void * volatile *)DMA9_START_ADDR) /* DMA Channel 9 Start Address Register */
  440. #define bfin_read_DMA9_START_ADDR() bfin_readPTR(DMA9_START_ADDR)
  441. #define bfin_write_DMA9_START_ADDR(val) bfin_writePTR(DMA9_START_ADDR, val)
  442. #define pDMA9_CONFIG ((uint16_t volatile *)DMA9_CONFIG) /* DMA Channel 9 Configuration Register */
  443. #define bfin_read_DMA9_CONFIG() bfin_read16(DMA9_CONFIG)
  444. #define bfin_write_DMA9_CONFIG(val) bfin_write16(DMA9_CONFIG, val)
  445. #define pDMA9_X_COUNT ((uint16_t volatile *)DMA9_X_COUNT) /* DMA Channel 9 X Count Register */
  446. #define bfin_read_DMA9_X_COUNT() bfin_read16(DMA9_X_COUNT)
  447. #define bfin_write_DMA9_X_COUNT(val) bfin_write16(DMA9_X_COUNT, val)
  448. #define pDMA9_X_MODIFY ((uint16_t volatile *)DMA9_X_MODIFY) /* DMA Channel 9 X Modify Register */
  449. #define bfin_read_DMA9_X_MODIFY() bfin_read16(DMA9_X_MODIFY)
  450. #define bfin_write_DMA9_X_MODIFY(val) bfin_write16(DMA9_X_MODIFY, val)
  451. #define pDMA9_Y_COUNT ((uint16_t volatile *)DMA9_Y_COUNT) /* DMA Channel 9 Y Count Register */
  452. #define bfin_read_DMA9_Y_COUNT() bfin_read16(DMA9_Y_COUNT)
  453. #define bfin_write_DMA9_Y_COUNT(val) bfin_write16(DMA9_Y_COUNT, val)
  454. #define pDMA9_Y_MODIFY ((uint16_t volatile *)DMA9_Y_MODIFY) /* DMA Channel 9 Y Modify Register */
  455. #define bfin_read_DMA9_Y_MODIFY() bfin_read16(DMA9_Y_MODIFY)
  456. #define bfin_write_DMA9_Y_MODIFY(val) bfin_write16(DMA9_Y_MODIFY, val)
  457. #define pDMA9_CURR_DESC_PTR ((void * volatile *)DMA9_CURR_DESC_PTR) /* DMA Channel 9 Current Descriptor Pointer Register */
  458. #define bfin_read_DMA9_CURR_DESC_PTR() bfin_readPTR(DMA9_CURR_DESC_PTR)
  459. #define bfin_write_DMA9_CURR_DESC_PTR(val) bfin_writePTR(DMA9_CURR_DESC_PTR, val)
  460. #define pDMA9_CURR_ADDR ((void * volatile *)DMA9_CURR_ADDR) /* DMA Channel 9 Current Address Register */
  461. #define bfin_read_DMA9_CURR_ADDR() bfin_readPTR(DMA9_CURR_ADDR)
  462. #define bfin_write_DMA9_CURR_ADDR(val) bfin_writePTR(DMA9_CURR_ADDR, val)
  463. #define pDMA9_IRQ_STATUS ((uint16_t volatile *)DMA9_IRQ_STATUS) /* DMA Channel 9 Interrupt/Status Register */
  464. #define bfin_read_DMA9_IRQ_STATUS() bfin_read16(DMA9_IRQ_STATUS)
  465. #define bfin_write_DMA9_IRQ_STATUS(val) bfin_write16(DMA9_IRQ_STATUS, val)
  466. #define pDMA9_PERIPHERAL_MAP ((uint16_t volatile *)DMA9_PERIPHERAL_MAP) /* DMA Channel 9 Peripheral Map Register */
  467. #define bfin_read_DMA9_PERIPHERAL_MAP() bfin_read16(DMA9_PERIPHERAL_MAP)
  468. #define bfin_write_DMA9_PERIPHERAL_MAP(val) bfin_write16(DMA9_PERIPHERAL_MAP, val)
  469. #define pDMA9_CURR_X_COUNT ((uint16_t volatile *)DMA9_CURR_X_COUNT) /* DMA Channel 9 Current X Count Register */
  470. #define bfin_read_DMA9_CURR_X_COUNT() bfin_read16(DMA9_CURR_X_COUNT)
  471. #define bfin_write_DMA9_CURR_X_COUNT(val) bfin_write16(DMA9_CURR_X_COUNT, val)
  472. #define pDMA9_CURR_Y_COUNT ((uint16_t volatile *)DMA9_CURR_Y_COUNT) /* DMA Channel 9 Current Y Count Register */
  473. #define bfin_read_DMA9_CURR_Y_COUNT() bfin_read16(DMA9_CURR_Y_COUNT)
  474. #define bfin_write_DMA9_CURR_Y_COUNT(val) bfin_write16(DMA9_CURR_Y_COUNT, val)
  475. #define pDMA10_NEXT_DESC_PTR ((void * volatile *)DMA10_NEXT_DESC_PTR) /* DMA Channel 10 Next Descriptor Pointer Register */
  476. #define bfin_read_DMA10_NEXT_DESC_PTR() bfin_readPTR(DMA10_NEXT_DESC_PTR)
  477. #define bfin_write_DMA10_NEXT_DESC_PTR(val) bfin_writePTR(DMA10_NEXT_DESC_PTR, val)
  478. #define pDMA10_START_ADDR ((void * volatile *)DMA10_START_ADDR) /* DMA Channel 10 Start Address Register */
  479. #define bfin_read_DMA10_START_ADDR() bfin_readPTR(DMA10_START_ADDR)
  480. #define bfin_write_DMA10_START_ADDR(val) bfin_writePTR(DMA10_START_ADDR, val)
  481. #define pDMA10_CONFIG ((uint16_t volatile *)DMA10_CONFIG) /* DMA Channel 10 Configuration Register */
  482. #define bfin_read_DMA10_CONFIG() bfin_read16(DMA10_CONFIG)
  483. #define bfin_write_DMA10_CONFIG(val) bfin_write16(DMA10_CONFIG, val)
  484. #define pDMA10_X_COUNT ((uint16_t volatile *)DMA10_X_COUNT) /* DMA Channel 10 X Count Register */
  485. #define bfin_read_DMA10_X_COUNT() bfin_read16(DMA10_X_COUNT)
  486. #define bfin_write_DMA10_X_COUNT(val) bfin_write16(DMA10_X_COUNT, val)
  487. #define pDMA10_X_MODIFY ((uint16_t volatile *)DMA10_X_MODIFY) /* DMA Channel 10 X Modify Register */
  488. #define bfin_read_DMA10_X_MODIFY() bfin_read16(DMA10_X_MODIFY)
  489. #define bfin_write_DMA10_X_MODIFY(val) bfin_write16(DMA10_X_MODIFY, val)
  490. #define pDMA10_Y_COUNT ((uint16_t volatile *)DMA10_Y_COUNT) /* DMA Channel 10 Y Count Register */
  491. #define bfin_read_DMA10_Y_COUNT() bfin_read16(DMA10_Y_COUNT)
  492. #define bfin_write_DMA10_Y_COUNT(val) bfin_write16(DMA10_Y_COUNT, val)
  493. #define pDMA10_Y_MODIFY ((uint16_t volatile *)DMA10_Y_MODIFY) /* DMA Channel 10 Y Modify Register */
  494. #define bfin_read_DMA10_Y_MODIFY() bfin_read16(DMA10_Y_MODIFY)
  495. #define bfin_write_DMA10_Y_MODIFY(val) bfin_write16(DMA10_Y_MODIFY, val)
  496. #define pDMA10_CURR_DESC_PTR ((void * volatile *)DMA10_CURR_DESC_PTR) /* DMA Channel 10 Current Descriptor Pointer Register */
  497. #define bfin_read_DMA10_CURR_DESC_PTR() bfin_readPTR(DMA10_CURR_DESC_PTR)
  498. #define bfin_write_DMA10_CURR_DESC_PTR(val) bfin_writePTR(DMA10_CURR_DESC_PTR, val)
  499. #define pDMA10_CURR_ADDR ((void * volatile *)DMA10_CURR_ADDR) /* DMA Channel 10 Current Address Register */
  500. #define bfin_read_DMA10_CURR_ADDR() bfin_readPTR(DMA10_CURR_ADDR)
  501. #define bfin_write_DMA10_CURR_ADDR(val) bfin_writePTR(DMA10_CURR_ADDR, val)
  502. #define pDMA10_IRQ_STATUS ((uint16_t volatile *)DMA10_IRQ_STATUS) /* DMA Channel 10 Interrupt/Status Register */
  503. #define bfin_read_DMA10_IRQ_STATUS() bfin_read16(DMA10_IRQ_STATUS)
  504. #define bfin_write_DMA10_IRQ_STATUS(val) bfin_write16(DMA10_IRQ_STATUS, val)
  505. #define pDMA10_PERIPHERAL_MAP ((uint16_t volatile *)DMA10_PERIPHERAL_MAP) /* DMA Channel 10 Peripheral Map Register */
  506. #define bfin_read_DMA10_PERIPHERAL_MAP() bfin_read16(DMA10_PERIPHERAL_MAP)
  507. #define bfin_write_DMA10_PERIPHERAL_MAP(val) bfin_write16(DMA10_PERIPHERAL_MAP, val)
  508. #define pDMA10_CURR_X_COUNT ((uint16_t volatile *)DMA10_CURR_X_COUNT) /* DMA Channel 10 Current X Count Register */
  509. #define bfin_read_DMA10_CURR_X_COUNT() bfin_read16(DMA10_CURR_X_COUNT)
  510. #define bfin_write_DMA10_CURR_X_COUNT(val) bfin_write16(DMA10_CURR_X_COUNT, val)
  511. #define pDMA10_CURR_Y_COUNT ((uint16_t volatile *)DMA10_CURR_Y_COUNT) /* DMA Channel 10 Current Y Count Register */
  512. #define bfin_read_DMA10_CURR_Y_COUNT() bfin_read16(DMA10_CURR_Y_COUNT)
  513. #define bfin_write_DMA10_CURR_Y_COUNT(val) bfin_write16(DMA10_CURR_Y_COUNT, val)
  514. #define pDMA11_NEXT_DESC_PTR ((void * volatile *)DMA11_NEXT_DESC_PTR) /* DMA Channel 11 Next Descriptor Pointer Register */
  515. #define bfin_read_DMA11_NEXT_DESC_PTR() bfin_readPTR(DMA11_NEXT_DESC_PTR)
  516. #define bfin_write_DMA11_NEXT_DESC_PTR(val) bfin_writePTR(DMA11_NEXT_DESC_PTR, val)
  517. #define pDMA11_START_ADDR ((void * volatile *)DMA11_START_ADDR) /* DMA Channel 11 Start Address Register */
  518. #define bfin_read_DMA11_START_ADDR() bfin_readPTR(DMA11_START_ADDR)
  519. #define bfin_write_DMA11_START_ADDR(val) bfin_writePTR(DMA11_START_ADDR, val)
  520. #define pDMA11_CONFIG ((uint16_t volatile *)DMA11_CONFIG) /* DMA Channel 11 Configuration Register */
  521. #define bfin_read_DMA11_CONFIG() bfin_read16(DMA11_CONFIG)
  522. #define bfin_write_DMA11_CONFIG(val) bfin_write16(DMA11_CONFIG, val)
  523. #define pDMA11_X_COUNT ((uint16_t volatile *)DMA11_X_COUNT) /* DMA Channel 11 X Count Register */
  524. #define bfin_read_DMA11_X_COUNT() bfin_read16(DMA11_X_COUNT)
  525. #define bfin_write_DMA11_X_COUNT(val) bfin_write16(DMA11_X_COUNT, val)
  526. #define pDMA11_X_MODIFY ((uint16_t volatile *)DMA11_X_MODIFY) /* DMA Channel 11 X Modify Register */
  527. #define bfin_read_DMA11_X_MODIFY() bfin_read16(DMA11_X_MODIFY)
  528. #define bfin_write_DMA11_X_MODIFY(val) bfin_write16(DMA11_X_MODIFY, val)
  529. #define pDMA11_Y_COUNT ((uint16_t volatile *)DMA11_Y_COUNT) /* DMA Channel 11 Y Count Register */
  530. #define bfin_read_DMA11_Y_COUNT() bfin_read16(DMA11_Y_COUNT)
  531. #define bfin_write_DMA11_Y_COUNT(val) bfin_write16(DMA11_Y_COUNT, val)
  532. #define pDMA11_Y_MODIFY ((uint16_t volatile *)DMA11_Y_MODIFY) /* DMA Channel 11 Y Modify Register */
  533. #define bfin_read_DMA11_Y_MODIFY() bfin_read16(DMA11_Y_MODIFY)
  534. #define bfin_write_DMA11_Y_MODIFY(val) bfin_write16(DMA11_Y_MODIFY, val)
  535. #define pDMA11_CURR_DESC_PTR ((void * volatile *)DMA11_CURR_DESC_PTR) /* DMA Channel 11 Current Descriptor Pointer Register */
  536. #define bfin_read_DMA11_CURR_DESC_PTR() bfin_readPTR(DMA11_CURR_DESC_PTR)
  537. #define bfin_write_DMA11_CURR_DESC_PTR(val) bfin_writePTR(DMA11_CURR_DESC_PTR, val)
  538. #define pDMA11_CURR_ADDR ((void * volatile *)DMA11_CURR_ADDR) /* DMA Channel 11 Current Address Register */
  539. #define bfin_read_DMA11_CURR_ADDR() bfin_readPTR(DMA11_CURR_ADDR)
  540. #define bfin_write_DMA11_CURR_ADDR(val) bfin_writePTR(DMA11_CURR_ADDR, val)
  541. #define pDMA11_IRQ_STATUS ((uint16_t volatile *)DMA11_IRQ_STATUS) /* DMA Channel 11 Interrupt/Status Register */
  542. #define bfin_read_DMA11_IRQ_STATUS() bfin_read16(DMA11_IRQ_STATUS)
  543. #define bfin_write_DMA11_IRQ_STATUS(val) bfin_write16(DMA11_IRQ_STATUS, val)
  544. #define pDMA11_PERIPHERAL_MAP ((uint16_t volatile *)DMA11_PERIPHERAL_MAP) /* DMA Channel 11 Peripheral Map Register */
  545. #define bfin_read_DMA11_PERIPHERAL_MAP() bfin_read16(DMA11_PERIPHERAL_MAP)
  546. #define bfin_write_DMA11_PERIPHERAL_MAP(val) bfin_write16(DMA11_PERIPHERAL_MAP, val)
  547. #define pDMA11_CURR_X_COUNT ((uint16_t volatile *)DMA11_CURR_X_COUNT) /* DMA Channel 11 Current X Count Register */
  548. #define bfin_read_DMA11_CURR_X_COUNT() bfin_read16(DMA11_CURR_X_COUNT)
  549. #define bfin_write_DMA11_CURR_X_COUNT(val) bfin_write16(DMA11_CURR_X_COUNT, val)
  550. #define pDMA11_CURR_Y_COUNT ((uint16_t volatile *)DMA11_CURR_Y_COUNT) /* DMA Channel 11 Current Y Count Register */
  551. #define bfin_read_DMA11_CURR_Y_COUNT() bfin_read16(DMA11_CURR_Y_COUNT)
  552. #define bfin_write_DMA11_CURR_Y_COUNT(val) bfin_write16(DMA11_CURR_Y_COUNT, val)
  553. #define pDMA12_NEXT_DESC_PTR ((void * volatile *)DMA12_NEXT_DESC_PTR) /* DMA Channel 12 Next Descriptor Pointer Register */
  554. #define bfin_read_DMA12_NEXT_DESC_PTR() bfin_readPTR(DMA12_NEXT_DESC_PTR)
  555. #define bfin_write_DMA12_NEXT_DESC_PTR(val) bfin_writePTR(DMA12_NEXT_DESC_PTR, val)
  556. #define pDMA12_START_ADDR ((void * volatile *)DMA12_START_ADDR) /* DMA Channel 12 Start Address Register */
  557. #define bfin_read_DMA12_START_ADDR() bfin_readPTR(DMA12_START_ADDR)
  558. #define bfin_write_DMA12_START_ADDR(val) bfin_writePTR(DMA12_START_ADDR, val)
  559. #define pDMA12_CONFIG ((uint16_t volatile *)DMA12_CONFIG) /* DMA Channel 12 Configuration Register */
  560. #define bfin_read_DMA12_CONFIG() bfin_read16(DMA12_CONFIG)
  561. #define bfin_write_DMA12_CONFIG(val) bfin_write16(DMA12_CONFIG, val)
  562. #define pDMA12_X_COUNT ((uint16_t volatile *)DMA12_X_COUNT) /* DMA Channel 12 X Count Register */
  563. #define bfin_read_DMA12_X_COUNT() bfin_read16(DMA12_X_COUNT)
  564. #define bfin_write_DMA12_X_COUNT(val) bfin_write16(DMA12_X_COUNT, val)
  565. #define pDMA12_X_MODIFY ((uint16_t volatile *)DMA12_X_MODIFY) /* DMA Channel 12 X Modify Register */
  566. #define bfin_read_DMA12_X_MODIFY() bfin_read16(DMA12_X_MODIFY)
  567. #define bfin_write_DMA12_X_MODIFY(val) bfin_write16(DMA12_X_MODIFY, val)
  568. #define pDMA12_Y_COUNT ((uint16_t volatile *)DMA12_Y_COUNT) /* DMA Channel 12 Y Count Register */
  569. #define bfin_read_DMA12_Y_COUNT() bfin_read16(DMA12_Y_COUNT)
  570. #define bfin_write_DMA12_Y_COUNT(val) bfin_write16(DMA12_Y_COUNT, val)
  571. #define pDMA12_Y_MODIFY ((uint16_t volatile *)DMA12_Y_MODIFY) /* DMA Channel 12 Y Modify Register */
  572. #define bfin_read_DMA12_Y_MODIFY() bfin_read16(DMA12_Y_MODIFY)
  573. #define bfin_write_DMA12_Y_MODIFY(val) bfin_write16(DMA12_Y_MODIFY, val)
  574. #define pDMA12_CURR_DESC_PTR ((void * volatile *)DMA12_CURR_DESC_PTR) /* DMA Channel 12 Current Descriptor Pointer Register */
  575. #define bfin_read_DMA12_CURR_DESC_PTR() bfin_readPTR(DMA12_CURR_DESC_PTR)
  576. #define bfin_write_DMA12_CURR_DESC_PTR(val) bfin_writePTR(DMA12_CURR_DESC_PTR, val)
  577. #define pDMA12_CURR_ADDR ((void * volatile *)DMA12_CURR_ADDR) /* DMA Channel 12 Current Address Register */
  578. #define bfin_read_DMA12_CURR_ADDR() bfin_readPTR(DMA12_CURR_ADDR)
  579. #define bfin_write_DMA12_CURR_ADDR(val) bfin_writePTR(DMA12_CURR_ADDR, val)
  580. #define pDMA12_IRQ_STATUS ((uint16_t volatile *)DMA12_IRQ_STATUS) /* DMA Channel 12 Interrupt/Status Register */
  581. #define bfin_read_DMA12_IRQ_STATUS() bfin_read16(DMA12_IRQ_STATUS)
  582. #define bfin_write_DMA12_IRQ_STATUS(val) bfin_write16(DMA12_IRQ_STATUS, val)
  583. #define pDMA12_PERIPHERAL_MAP ((uint16_t volatile *)DMA12_PERIPHERAL_MAP) /* DMA Channel 12 Peripheral Map Register */
  584. #define bfin_read_DMA12_PERIPHERAL_MAP() bfin_read16(DMA12_PERIPHERAL_MAP)
  585. #define bfin_write_DMA12_PERIPHERAL_MAP(val) bfin_write16(DMA12_PERIPHERAL_MAP, val)
  586. #define pDMA12_CURR_X_COUNT ((uint16_t volatile *)DMA12_CURR_X_COUNT) /* DMA Channel 12 Current X Count Register */
  587. #define bfin_read_DMA12_CURR_X_COUNT() bfin_read16(DMA12_CURR_X_COUNT)
  588. #define bfin_write_DMA12_CURR_X_COUNT(val) bfin_write16(DMA12_CURR_X_COUNT, val)
  589. #define pDMA12_CURR_Y_COUNT ((uint16_t volatile *)DMA12_CURR_Y_COUNT) /* DMA Channel 12 Current Y Count Register */
  590. #define bfin_read_DMA12_CURR_Y_COUNT() bfin_read16(DMA12_CURR_Y_COUNT)
  591. #define bfin_write_DMA12_CURR_Y_COUNT(val) bfin_write16(DMA12_CURR_Y_COUNT, val)
  592. #define pDMA13_NEXT_DESC_PTR ((void * volatile *)DMA13_NEXT_DESC_PTR) /* DMA Channel 13 Next Descriptor Pointer Register */
  593. #define bfin_read_DMA13_NEXT_DESC_PTR() bfin_readPTR(DMA13_NEXT_DESC_PTR)
  594. #define bfin_write_DMA13_NEXT_DESC_PTR(val) bfin_writePTR(DMA13_NEXT_DESC_PTR, val)
  595. #define pDMA13_START_ADDR ((void * volatile *)DMA13_START_ADDR) /* DMA Channel 13 Start Address Register */
  596. #define bfin_read_DMA13_START_ADDR() bfin_readPTR(DMA13_START_ADDR)
  597. #define bfin_write_DMA13_START_ADDR(val) bfin_writePTR(DMA13_START_ADDR, val)
  598. #define pDMA13_CONFIG ((uint16_t volatile *)DMA13_CONFIG) /* DMA Channel 13 Configuration Register */
  599. #define bfin_read_DMA13_CONFIG() bfin_read16(DMA13_CONFIG)
  600. #define bfin_write_DMA13_CONFIG(val) bfin_write16(DMA13_CONFIG, val)
  601. #define pDMA13_X_COUNT ((uint16_t volatile *)DMA13_X_COUNT) /* DMA Channel 13 X Count Register */
  602. #define bfin_read_DMA13_X_COUNT() bfin_read16(DMA13_X_COUNT)
  603. #define bfin_write_DMA13_X_COUNT(val) bfin_write16(DMA13_X_COUNT, val)
  604. #define pDMA13_X_MODIFY ((uint16_t volatile *)DMA13_X_MODIFY) /* DMA Channel 13 X Modify Register */
  605. #define bfin_read_DMA13_X_MODIFY() bfin_read16(DMA13_X_MODIFY)
  606. #define bfin_write_DMA13_X_MODIFY(val) bfin_write16(DMA13_X_MODIFY, val)
  607. #define pDMA13_Y_COUNT ((uint16_t volatile *)DMA13_Y_COUNT) /* DMA Channel 13 Y Count Register */
  608. #define bfin_read_DMA13_Y_COUNT() bfin_read16(DMA13_Y_COUNT)
  609. #define bfin_write_DMA13_Y_COUNT(val) bfin_write16(DMA13_Y_COUNT, val)
  610. #define pDMA13_Y_MODIFY ((uint16_t volatile *)DMA13_Y_MODIFY) /* DMA Channel 13 Y Modify Register */
  611. #define bfin_read_DMA13_Y_MODIFY() bfin_read16(DMA13_Y_MODIFY)
  612. #define bfin_write_DMA13_Y_MODIFY(val) bfin_write16(DMA13_Y_MODIFY, val)
  613. #define pDMA13_CURR_DESC_PTR ((void * volatile *)DMA13_CURR_DESC_PTR) /* DMA Channel 13 Current Descriptor Pointer Register */
  614. #define bfin_read_DMA13_CURR_DESC_PTR() bfin_readPTR(DMA13_CURR_DESC_PTR)
  615. #define bfin_write_DMA13_CURR_DESC_PTR(val) bfin_writePTR(DMA13_CURR_DESC_PTR, val)
  616. #define pDMA13_CURR_ADDR ((void * volatile *)DMA13_CURR_ADDR) /* DMA Channel 13 Current Address Register */
  617. #define bfin_read_DMA13_CURR_ADDR() bfin_readPTR(DMA13_CURR_ADDR)
  618. #define bfin_write_DMA13_CURR_ADDR(val) bfin_writePTR(DMA13_CURR_ADDR, val)
  619. #define pDMA13_IRQ_STATUS ((uint16_t volatile *)DMA13_IRQ_STATUS) /* DMA Channel 13 Interrupt/Status Register */
  620. #define bfin_read_DMA13_IRQ_STATUS() bfin_read16(DMA13_IRQ_STATUS)
  621. #define bfin_write_DMA13_IRQ_STATUS(val) bfin_write16(DMA13_IRQ_STATUS, val)
  622. #define pDMA13_PERIPHERAL_MAP ((uint16_t volatile *)DMA13_PERIPHERAL_MAP) /* DMA Channel 13 Peripheral Map Register */
  623. #define bfin_read_DMA13_PERIPHERAL_MAP() bfin_read16(DMA13_PERIPHERAL_MAP)
  624. #define bfin_write_DMA13_PERIPHERAL_MAP(val) bfin_write16(DMA13_PERIPHERAL_MAP, val)
  625. #define pDMA13_CURR_X_COUNT ((uint16_t volatile *)DMA13_CURR_X_COUNT) /* DMA Channel 13 Current X Count Register */
  626. #define bfin_read_DMA13_CURR_X_COUNT() bfin_read16(DMA13_CURR_X_COUNT)
  627. #define bfin_write_DMA13_CURR_X_COUNT(val) bfin_write16(DMA13_CURR_X_COUNT, val)
  628. #define pDMA13_CURR_Y_COUNT ((uint16_t volatile *)DMA13_CURR_Y_COUNT) /* DMA Channel 13 Current Y Count Register */
  629. #define bfin_read_DMA13_CURR_Y_COUNT() bfin_read16(DMA13_CURR_Y_COUNT)
  630. #define bfin_write_DMA13_CURR_Y_COUNT(val) bfin_write16(DMA13_CURR_Y_COUNT, val)
  631. #define pDMA14_NEXT_DESC_PTR ((void * volatile *)DMA14_NEXT_DESC_PTR) /* DMA Channel 14 Next Descriptor Pointer Register */
  632. #define bfin_read_DMA14_NEXT_DESC_PTR() bfin_readPTR(DMA14_NEXT_DESC_PTR)
  633. #define bfin_write_DMA14_NEXT_DESC_PTR(val) bfin_writePTR(DMA14_NEXT_DESC_PTR, val)
  634. #define pDMA14_START_ADDR ((void * volatile *)DMA14_START_ADDR) /* DMA Channel 14 Start Address Register */
  635. #define bfin_read_DMA14_START_ADDR() bfin_readPTR(DMA14_START_ADDR)
  636. #define bfin_write_DMA14_START_ADDR(val) bfin_writePTR(DMA14_START_ADDR, val)
  637. #define pDMA14_CONFIG ((uint16_t volatile *)DMA14_CONFIG) /* DMA Channel 14 Configuration Register */
  638. #define bfin_read_DMA14_CONFIG() bfin_read16(DMA14_CONFIG)
  639. #define bfin_write_DMA14_CONFIG(val) bfin_write16(DMA14_CONFIG, val)
  640. #define pDMA14_X_COUNT ((uint16_t volatile *)DMA14_X_COUNT) /* DMA Channel 14 X Count Register */
  641. #define bfin_read_DMA14_X_COUNT() bfin_read16(DMA14_X_COUNT)
  642. #define bfin_write_DMA14_X_COUNT(val) bfin_write16(DMA14_X_COUNT, val)
  643. #define pDMA14_X_MODIFY ((uint16_t volatile *)DMA14_X_MODIFY) /* DMA Channel 14 X Modify Register */
  644. #define bfin_read_DMA14_X_MODIFY() bfin_read16(DMA14_X_MODIFY)
  645. #define bfin_write_DMA14_X_MODIFY(val) bfin_write16(DMA14_X_MODIFY, val)
  646. #define pDMA14_Y_COUNT ((uint16_t volatile *)DMA14_Y_COUNT) /* DMA Channel 14 Y Count Register */
  647. #define bfin_read_DMA14_Y_COUNT() bfin_read16(DMA14_Y_COUNT)
  648. #define bfin_write_DMA14_Y_COUNT(val) bfin_write16(DMA14_Y_COUNT, val)
  649. #define pDMA14_Y_MODIFY ((uint16_t volatile *)DMA14_Y_MODIFY) /* DMA Channel 14 Y Modify Register */
  650. #define bfin_read_DMA14_Y_MODIFY() bfin_read16(DMA14_Y_MODIFY)
  651. #define bfin_write_DMA14_Y_MODIFY(val) bfin_write16(DMA14_Y_MODIFY, val)
  652. #define pDMA14_CURR_DESC_PTR ((void * volatile *)DMA14_CURR_DESC_PTR) /* DMA Channel 14 Current Descriptor Pointer Register */
  653. #define bfin_read_DMA14_CURR_DESC_PTR() bfin_readPTR(DMA14_CURR_DESC_PTR)
  654. #define bfin_write_DMA14_CURR_DESC_PTR(val) bfin_writePTR(DMA14_CURR_DESC_PTR, val)
  655. #define pDMA14_CURR_ADDR ((void * volatile *)DMA14_CURR_ADDR) /* DMA Channel 14 Current Address Register */
  656. #define bfin_read_DMA14_CURR_ADDR() bfin_readPTR(DMA14_CURR_ADDR)
  657. #define bfin_write_DMA14_CURR_ADDR(val) bfin_writePTR(DMA14_CURR_ADDR, val)
  658. #define pDMA14_IRQ_STATUS ((uint16_t volatile *)DMA14_IRQ_STATUS) /* DMA Channel 14 Interrupt/Status Register */
  659. #define bfin_read_DMA14_IRQ_STATUS() bfin_read16(DMA14_IRQ_STATUS)
  660. #define bfin_write_DMA14_IRQ_STATUS(val) bfin_write16(DMA14_IRQ_STATUS, val)
  661. #define pDMA14_PERIPHERAL_MAP ((uint16_t volatile *)DMA14_PERIPHERAL_MAP) /* DMA Channel 14 Peripheral Map Register */
  662. #define bfin_read_DMA14_PERIPHERAL_MAP() bfin_read16(DMA14_PERIPHERAL_MAP)
  663. #define bfin_write_DMA14_PERIPHERAL_MAP(val) bfin_write16(DMA14_PERIPHERAL_MAP, val)
  664. #define pDMA14_CURR_X_COUNT ((uint16_t volatile *)DMA14_CURR_X_COUNT) /* DMA Channel 14 Current X Count Register */
  665. #define bfin_read_DMA14_CURR_X_COUNT() bfin_read16(DMA14_CURR_X_COUNT)
  666. #define bfin_write_DMA14_CURR_X_COUNT(val) bfin_write16(DMA14_CURR_X_COUNT, val)
  667. #define pDMA14_CURR_Y_COUNT ((uint16_t volatile *)DMA14_CURR_Y_COUNT) /* DMA Channel 14 Current Y Count Register */
  668. #define bfin_read_DMA14_CURR_Y_COUNT() bfin_read16(DMA14_CURR_Y_COUNT)
  669. #define bfin_write_DMA14_CURR_Y_COUNT(val) bfin_write16(DMA14_CURR_Y_COUNT, val)
  670. #define pDMA15_NEXT_DESC_PTR ((void * volatile *)DMA15_NEXT_DESC_PTR) /* DMA Channel 15 Next Descriptor Pointer Register */
  671. #define bfin_read_DMA15_NEXT_DESC_PTR() bfin_readPTR(DMA15_NEXT_DESC_PTR)
  672. #define bfin_write_DMA15_NEXT_DESC_PTR(val) bfin_writePTR(DMA15_NEXT_DESC_PTR, val)
  673. #define pDMA15_START_ADDR ((void * volatile *)DMA15_START_ADDR) /* DMA Channel 15 Start Address Register */
  674. #define bfin_read_DMA15_START_ADDR() bfin_readPTR(DMA15_START_ADDR)
  675. #define bfin_write_DMA15_START_ADDR(val) bfin_writePTR(DMA15_START_ADDR, val)
  676. #define pDMA15_CONFIG ((uint16_t volatile *)DMA15_CONFIG) /* DMA Channel 15 Configuration Register */
  677. #define bfin_read_DMA15_CONFIG() bfin_read16(DMA15_CONFIG)
  678. #define bfin_write_DMA15_CONFIG(val) bfin_write16(DMA15_CONFIG, val)
  679. #define pDMA15_X_COUNT ((uint16_t volatile *)DMA15_X_COUNT) /* DMA Channel 15 X Count Register */
  680. #define bfin_read_DMA15_X_COUNT() bfin_read16(DMA15_X_COUNT)
  681. #define bfin_write_DMA15_X_COUNT(val) bfin_write16(DMA15_X_COUNT, val)
  682. #define pDMA15_X_MODIFY ((uint16_t volatile *)DMA15_X_MODIFY) /* DMA Channel 15 X Modify Register */
  683. #define bfin_read_DMA15_X_MODIFY() bfin_read16(DMA15_X_MODIFY)
  684. #define bfin_write_DMA15_X_MODIFY(val) bfin_write16(DMA15_X_MODIFY, val)
  685. #define pDMA15_Y_COUNT ((uint16_t volatile *)DMA15_Y_COUNT) /* DMA Channel 15 Y Count Register */
  686. #define bfin_read_DMA15_Y_COUNT() bfin_read16(DMA15_Y_COUNT)
  687. #define bfin_write_DMA15_Y_COUNT(val) bfin_write16(DMA15_Y_COUNT, val)
  688. #define pDMA15_Y_MODIFY ((uint16_t volatile *)DMA15_Y_MODIFY) /* DMA Channel 15 Y Modify Register */
  689. #define bfin_read_DMA15_Y_MODIFY() bfin_read16(DMA15_Y_MODIFY)
  690. #define bfin_write_DMA15_Y_MODIFY(val) bfin_write16(DMA15_Y_MODIFY, val)
  691. #define pDMA15_CURR_DESC_PTR ((void * volatile *)DMA15_CURR_DESC_PTR) /* DMA Channel 15 Current Descriptor Pointer Register */
  692. #define bfin_read_DMA15_CURR_DESC_PTR() bfin_readPTR(DMA15_CURR_DESC_PTR)
  693. #define bfin_write_DMA15_CURR_DESC_PTR(val) bfin_writePTR(DMA15_CURR_DESC_PTR, val)
  694. #define pDMA15_CURR_ADDR ((void * volatile *)DMA15_CURR_ADDR) /* DMA Channel 15 Current Address Register */
  695. #define bfin_read_DMA15_CURR_ADDR() bfin_readPTR(DMA15_CURR_ADDR)
  696. #define bfin_write_DMA15_CURR_ADDR(val) bfin_writePTR(DMA15_CURR_ADDR, val)
  697. #define pDMA15_IRQ_STATUS ((uint16_t volatile *)DMA15_IRQ_STATUS) /* DMA Channel 15 Interrupt/Status Register */
  698. #define bfin_read_DMA15_IRQ_STATUS() bfin_read16(DMA15_IRQ_STATUS)
  699. #define bfin_write_DMA15_IRQ_STATUS(val) bfin_write16(DMA15_IRQ_STATUS, val)
  700. #define pDMA15_PERIPHERAL_MAP ((uint16_t volatile *)DMA15_PERIPHERAL_MAP) /* DMA Channel 15 Peripheral Map Register */
  701. #define bfin_read_DMA15_PERIPHERAL_MAP() bfin_read16(DMA15_PERIPHERAL_MAP)
  702. #define bfin_write_DMA15_PERIPHERAL_MAP(val) bfin_write16(DMA15_PERIPHERAL_MAP, val)
  703. #define pDMA15_CURR_X_COUNT ((uint16_t volatile *)DMA15_CURR_X_COUNT) /* DMA Channel 15 Current X Count Register */
  704. #define bfin_read_DMA15_CURR_X_COUNT() bfin_read16(DMA15_CURR_X_COUNT)
  705. #define bfin_write_DMA15_CURR_X_COUNT(val) bfin_write16(DMA15_CURR_X_COUNT, val)
  706. #define pDMA15_CURR_Y_COUNT ((uint16_t volatile *)DMA15_CURR_Y_COUNT) /* DMA Channel 15 Current Y Count Register */
  707. #define bfin_read_DMA15_CURR_Y_COUNT() bfin_read16(DMA15_CURR_Y_COUNT)
  708. #define bfin_write_DMA15_CURR_Y_COUNT(val) bfin_write16(DMA15_CURR_Y_COUNT, val)
  709. #define pDMA16_NEXT_DESC_PTR ((void * volatile *)DMA16_NEXT_DESC_PTR) /* DMA Channel 16 Next Descriptor Pointer Register */
  710. #define bfin_read_DMA16_NEXT_DESC_PTR() bfin_readPTR(DMA16_NEXT_DESC_PTR)
  711. #define bfin_write_DMA16_NEXT_DESC_PTR(val) bfin_writePTR(DMA16_NEXT_DESC_PTR, val)
  712. #define pDMA16_START_ADDR ((void * volatile *)DMA16_START_ADDR) /* DMA Channel 16 Start Address Register */
  713. #define bfin_read_DMA16_START_ADDR() bfin_readPTR(DMA16_START_ADDR)
  714. #define bfin_write_DMA16_START_ADDR(val) bfin_writePTR(DMA16_START_ADDR, val)
  715. #define pDMA16_CONFIG ((uint16_t volatile *)DMA16_CONFIG) /* DMA Channel 16 Configuration Register */
  716. #define bfin_read_DMA16_CONFIG() bfin_read16(DMA16_CONFIG)
  717. #define bfin_write_DMA16_CONFIG(val) bfin_write16(DMA16_CONFIG, val)
  718. #define pDMA16_X_COUNT ((uint16_t volatile *)DMA16_X_COUNT) /* DMA Channel 16 X Count Register */
  719. #define bfin_read_DMA16_X_COUNT() bfin_read16(DMA16_X_COUNT)
  720. #define bfin_write_DMA16_X_COUNT(val) bfin_write16(DMA16_X_COUNT, val)
  721. #define pDMA16_X_MODIFY ((uint16_t volatile *)DMA16_X_MODIFY) /* DMA Channel 16 X Modify Register */
  722. #define bfin_read_DMA16_X_MODIFY() bfin_read16(DMA16_X_MODIFY)
  723. #define bfin_write_DMA16_X_MODIFY(val) bfin_write16(DMA16_X_MODIFY, val)
  724. #define pDMA16_Y_COUNT ((uint16_t volatile *)DMA16_Y_COUNT) /* DMA Channel 16 Y Count Register */
  725. #define bfin_read_DMA16_Y_COUNT() bfin_read16(DMA16_Y_COUNT)
  726. #define bfin_write_DMA16_Y_COUNT(val) bfin_write16(DMA16_Y_COUNT, val)
  727. #define pDMA16_Y_MODIFY ((uint16_t volatile *)DMA16_Y_MODIFY) /* DMA Channel 16 Y Modify Register */
  728. #define bfin_read_DMA16_Y_MODIFY() bfin_read16(DMA16_Y_MODIFY)
  729. #define bfin_write_DMA16_Y_MODIFY(val) bfin_write16(DMA16_Y_MODIFY, val)
  730. #define pDMA16_CURR_DESC_PTR ((void * volatile *)DMA16_CURR_DESC_PTR) /* DMA Channel 16 Current Descriptor Pointer Register */
  731. #define bfin_read_DMA16_CURR_DESC_PTR() bfin_readPTR(DMA16_CURR_DESC_PTR)
  732. #define bfin_write_DMA16_CURR_DESC_PTR(val) bfin_writePTR(DMA16_CURR_DESC_PTR, val)
  733. #define pDMA16_CURR_ADDR ((void * volatile *)DMA16_CURR_ADDR) /* DMA Channel 16 Current Address Register */
  734. #define bfin_read_DMA16_CURR_ADDR() bfin_readPTR(DMA16_CURR_ADDR)
  735. #define bfin_write_DMA16_CURR_ADDR(val) bfin_writePTR(DMA16_CURR_ADDR, val)
  736. #define pDMA16_IRQ_STATUS ((uint16_t volatile *)DMA16_IRQ_STATUS) /* DMA Channel 16 Interrupt/Status Register */
  737. #define bfin_read_DMA16_IRQ_STATUS() bfin_read16(DMA16_IRQ_STATUS)
  738. #define bfin_write_DMA16_IRQ_STATUS(val) bfin_write16(DMA16_IRQ_STATUS, val)
  739. #define pDMA16_PERIPHERAL_MAP ((uint16_t volatile *)DMA16_PERIPHERAL_MAP) /* DMA Channel 16 Peripheral Map Register */
  740. #define bfin_read_DMA16_PERIPHERAL_MAP() bfin_read16(DMA16_PERIPHERAL_MAP)
  741. #define bfin_write_DMA16_PERIPHERAL_MAP(val) bfin_write16(DMA16_PERIPHERAL_MAP, val)
  742. #define pDMA16_CURR_X_COUNT ((uint16_t volatile *)DMA16_CURR_X_COUNT) /* DMA Channel 16 Current X Count Register */
  743. #define bfin_read_DMA16_CURR_X_COUNT() bfin_read16(DMA16_CURR_X_COUNT)
  744. #define bfin_write_DMA16_CURR_X_COUNT(val) bfin_write16(DMA16_CURR_X_COUNT, val)
  745. #define pDMA16_CURR_Y_COUNT ((uint16_t volatile *)DMA16_CURR_Y_COUNT) /* DMA Channel 16 Current Y Count Register */
  746. #define bfin_read_DMA16_CURR_Y_COUNT() bfin_read16(DMA16_CURR_Y_COUNT)
  747. #define bfin_write_DMA16_CURR_Y_COUNT(val) bfin_write16(DMA16_CURR_Y_COUNT, val)
  748. #define pDMA17_NEXT_DESC_PTR ((void * volatile *)DMA17_NEXT_DESC_PTR) /* DMA Channel 17 Next Descriptor Pointer Register */
  749. #define bfin_read_DMA17_NEXT_DESC_PTR() bfin_readPTR(DMA17_NEXT_DESC_PTR)
  750. #define bfin_write_DMA17_NEXT_DESC_PTR(val) bfin_writePTR(DMA17_NEXT_DESC_PTR, val)
  751. #define pDMA17_START_ADDR ((void * volatile *)DMA17_START_ADDR) /* DMA Channel 17 Start Address Register */
  752. #define bfin_read_DMA17_START_ADDR() bfin_readPTR(DMA17_START_ADDR)
  753. #define bfin_write_DMA17_START_ADDR(val) bfin_writePTR(DMA17_START_ADDR, val)
  754. #define pDMA17_CONFIG ((uint16_t volatile *)DMA17_CONFIG) /* DMA Channel 17 Configuration Register */
  755. #define bfin_read_DMA17_CONFIG() bfin_read16(DMA17_CONFIG)
  756. #define bfin_write_DMA17_CONFIG(val) bfin_write16(DMA17_CONFIG, val)
  757. #define pDMA17_X_COUNT ((uint16_t volatile *)DMA17_X_COUNT) /* DMA Channel 17 X Count Register */
  758. #define bfin_read_DMA17_X_COUNT() bfin_read16(DMA17_X_COUNT)
  759. #define bfin_write_DMA17_X_COUNT(val) bfin_write16(DMA17_X_COUNT, val)
  760. #define pDMA17_X_MODIFY ((uint16_t volatile *)DMA17_X_MODIFY) /* DMA Channel 17 X Modify Register */
  761. #define bfin_read_DMA17_X_MODIFY() bfin_read16(DMA17_X_MODIFY)
  762. #define bfin_write_DMA17_X_MODIFY(val) bfin_write16(DMA17_X_MODIFY, val)
  763. #define pDMA17_Y_COUNT ((uint16_t volatile *)DMA17_Y_COUNT) /* DMA Channel 17 Y Count Register */
  764. #define bfin_read_DMA17_Y_COUNT() bfin_read16(DMA17_Y_COUNT)
  765. #define bfin_write_DMA17_Y_COUNT(val) bfin_write16(DMA17_Y_COUNT, val)
  766. #define pDMA17_Y_MODIFY ((uint16_t volatile *)DMA17_Y_MODIFY) /* DMA Channel 17 Y Modify Register */
  767. #define bfin_read_DMA17_Y_MODIFY() bfin_read16(DMA17_Y_MODIFY)
  768. #define bfin_write_DMA17_Y_MODIFY(val) bfin_write16(DMA17_Y_MODIFY, val)
  769. #define pDMA17_CURR_DESC_PTR ((void * volatile *)DMA17_CURR_DESC_PTR) /* DMA Channel 17 Current Descriptor Pointer Register */
  770. #define bfin_read_DMA17_CURR_DESC_PTR() bfin_readPTR(DMA17_CURR_DESC_PTR)
  771. #define bfin_write_DMA17_CURR_DESC_PTR(val) bfin_writePTR(DMA17_CURR_DESC_PTR, val)
  772. #define pDMA17_CURR_ADDR ((void * volatile *)DMA17_CURR_ADDR) /* DMA Channel 17 Current Address Register */
  773. #define bfin_read_DMA17_CURR_ADDR() bfin_readPTR(DMA17_CURR_ADDR)
  774. #define bfin_write_DMA17_CURR_ADDR(val) bfin_writePTR(DMA17_CURR_ADDR, val)
  775. #define pDMA17_IRQ_STATUS ((uint16_t volatile *)DMA17_IRQ_STATUS) /* DMA Channel 17 Interrupt/Status Register */
  776. #define bfin_read_DMA17_IRQ_STATUS() bfin_read16(DMA17_IRQ_STATUS)
  777. #define bfin_write_DMA17_IRQ_STATUS(val) bfin_write16(DMA17_IRQ_STATUS, val)
  778. #define pDMA17_PERIPHERAL_MAP ((uint16_t volatile *)DMA17_PERIPHERAL_MAP) /* DMA Channel 17 Peripheral Map Register */
  779. #define bfin_read_DMA17_PERIPHERAL_MAP() bfin_read16(DMA17_PERIPHERAL_MAP)
  780. #define bfin_write_DMA17_PERIPHERAL_MAP(val) bfin_write16(DMA17_PERIPHERAL_MAP, val)
  781. #define pDMA17_CURR_X_COUNT ((uint16_t volatile *)DMA17_CURR_X_COUNT) /* DMA Channel 17 Current X Count Register */
  782. #define bfin_read_DMA17_CURR_X_COUNT() bfin_read16(DMA17_CURR_X_COUNT)
  783. #define bfin_write_DMA17_CURR_X_COUNT(val) bfin_write16(DMA17_CURR_X_COUNT, val)
  784. #define pDMA17_CURR_Y_COUNT ((uint16_t volatile *)DMA17_CURR_Y_COUNT) /* DMA Channel 17 Current Y Count Register */
  785. #define bfin_read_DMA17_CURR_Y_COUNT() bfin_read16(DMA17_CURR_Y_COUNT)
  786. #define bfin_write_DMA17_CURR_Y_COUNT(val) bfin_write16(DMA17_CURR_Y_COUNT, val)
  787. #define pDMA18_NEXT_DESC_PTR ((void * volatile *)DMA18_NEXT_DESC_PTR) /* DMA Channel 18 Next Descriptor Pointer Register */
  788. #define bfin_read_DMA18_NEXT_DESC_PTR() bfin_readPTR(DMA18_NEXT_DESC_PTR)
  789. #define bfin_write_DMA18_NEXT_DESC_PTR(val) bfin_writePTR(DMA18_NEXT_DESC_PTR, val)
  790. #define pDMA18_START_ADDR ((void * volatile *)DMA18_START_ADDR) /* DMA Channel 18 Start Address Register */
  791. #define bfin_read_DMA18_START_ADDR() bfin_readPTR(DMA18_START_ADDR)
  792. #define bfin_write_DMA18_START_ADDR(val) bfin_writePTR(DMA18_START_ADDR, val)
  793. #define pDMA18_CONFIG ((uint16_t volatile *)DMA18_CONFIG) /* DMA Channel 18 Configuration Register */
  794. #define bfin_read_DMA18_CONFIG() bfin_read16(DMA18_CONFIG)
  795. #define bfin_write_DMA18_CONFIG(val) bfin_write16(DMA18_CONFIG, val)
  796. #define pDMA18_X_COUNT ((uint16_t volatile *)DMA18_X_COUNT) /* DMA Channel 18 X Count Register */
  797. #define bfin_read_DMA18_X_COUNT() bfin_read16(DMA18_X_COUNT)
  798. #define bfin_write_DMA18_X_COUNT(val) bfin_write16(DMA18_X_COUNT, val)
  799. #define pDMA18_X_MODIFY ((uint16_t volatile *)DMA18_X_MODIFY) /* DMA Channel 18 X Modify Register */
  800. #define bfin_read_DMA18_X_MODIFY() bfin_read16(DMA18_X_MODIFY)
  801. #define bfin_write_DMA18_X_MODIFY(val) bfin_write16(DMA18_X_MODIFY, val)
  802. #define pDMA18_Y_COUNT ((uint16_t volatile *)DMA18_Y_COUNT) /* DMA Channel 18 Y Count Register */
  803. #define bfin_read_DMA18_Y_COUNT() bfin_read16(DMA18_Y_COUNT)
  804. #define bfin_write_DMA18_Y_COUNT(val) bfin_write16(DMA18_Y_COUNT, val)
  805. #define pDMA18_Y_MODIFY ((uint16_t volatile *)DMA18_Y_MODIFY) /* DMA Channel 18 Y Modify Register */
  806. #define bfin_read_DMA18_Y_MODIFY() bfin_read16(DMA18_Y_MODIFY)
  807. #define bfin_write_DMA18_Y_MODIFY(val) bfin_write16(DMA18_Y_MODIFY, val)
  808. #define pDMA18_CURR_DESC_PTR ((void * volatile *)DMA18_CURR_DESC_PTR) /* DMA Channel 18 Current Descriptor Pointer Register */
  809. #define bfin_read_DMA18_CURR_DESC_PTR() bfin_readPTR(DMA18_CURR_DESC_PTR)
  810. #define bfin_write_DMA18_CURR_DESC_PTR(val) bfin_writePTR(DMA18_CURR_DESC_PTR, val)
  811. #define pDMA18_CURR_ADDR ((void * volatile *)DMA18_CURR_ADDR) /* DMA Channel 18 Current Address Register */
  812. #define bfin_read_DMA18_CURR_ADDR() bfin_readPTR(DMA18_CURR_ADDR)
  813. #define bfin_write_DMA18_CURR_ADDR(val) bfin_writePTR(DMA18_CURR_ADDR, val)
  814. #define pDMA18_IRQ_STATUS ((uint16_t volatile *)DMA18_IRQ_STATUS) /* DMA Channel 18 Interrupt/Status Register */
  815. #define bfin_read_DMA18_IRQ_STATUS() bfin_read16(DMA18_IRQ_STATUS)
  816. #define bfin_write_DMA18_IRQ_STATUS(val) bfin_write16(DMA18_IRQ_STATUS, val)
  817. #define pDMA18_PERIPHERAL_MAP ((uint16_t volatile *)DMA18_PERIPHERAL_MAP) /* DMA Channel 18 Peripheral Map Register */
  818. #define bfin_read_DMA18_PERIPHERAL_MAP() bfin_read16(DMA18_PERIPHERAL_MAP)
  819. #define bfin_write_DMA18_PERIPHERAL_MAP(val) bfin_write16(DMA18_PERIPHERAL_MAP, val)
  820. #define pDMA18_CURR_X_COUNT ((uint16_t volatile *)DMA18_CURR_X_COUNT) /* DMA Channel 18 Current X Count Register */
  821. #define bfin_read_DMA18_CURR_X_COUNT() bfin_read16(DMA18_CURR_X_COUNT)
  822. #define bfin_write_DMA18_CURR_X_COUNT(val) bfin_write16(DMA18_CURR_X_COUNT, val)
  823. #define pDMA18_CURR_Y_COUNT ((uint16_t volatile *)DMA18_CURR_Y_COUNT) /* DMA Channel 18 Current Y Count Register */
  824. #define bfin_read_DMA18_CURR_Y_COUNT() bfin_read16(DMA18_CURR_Y_COUNT)
  825. #define bfin_write_DMA18_CURR_Y_COUNT(val) bfin_write16(DMA18_CURR_Y_COUNT, val)
  826. #define pDMA19_NEXT_DESC_PTR ((void * volatile *)DMA19_NEXT_DESC_PTR) /* DMA Channel 19 Next Descriptor Pointer Register */
  827. #define bfin_read_DMA19_NEXT_DESC_PTR() bfin_readPTR(DMA19_NEXT_DESC_PTR)
  828. #define bfin_write_DMA19_NEXT_DESC_PTR(val) bfin_writePTR(DMA19_NEXT_DESC_PTR, val)
  829. #define pDMA19_START_ADDR ((void * volatile *)DMA19_START_ADDR) /* DMA Channel 19 Start Address Register */
  830. #define bfin_read_DMA19_START_ADDR() bfin_readPTR(DMA19_START_ADDR)
  831. #define bfin_write_DMA19_START_ADDR(val) bfin_writePTR(DMA19_START_ADDR, val)
  832. #define pDMA19_CONFIG ((uint16_t volatile *)DMA19_CONFIG) /* DMA Channel 19 Configuration Register */
  833. #define bfin_read_DMA19_CONFIG() bfin_read16(DMA19_CONFIG)
  834. #define bfin_write_DMA19_CONFIG(val) bfin_write16(DMA19_CONFIG, val)
  835. #define pDMA19_X_COUNT ((uint16_t volatile *)DMA19_X_COUNT) /* DMA Channel 19 X Count Register */
  836. #define bfin_read_DMA19_X_COUNT() bfin_read16(DMA19_X_COUNT)
  837. #define bfin_write_DMA19_X_COUNT(val) bfin_write16(DMA19_X_COUNT, val)
  838. #define pDMA19_X_MODIFY ((uint16_t volatile *)DMA19_X_MODIFY) /* DMA Channel 19 X Modify Register */
  839. #define bfin_read_DMA19_X_MODIFY() bfin_read16(DMA19_X_MODIFY)
  840. #define bfin_write_DMA19_X_MODIFY(val) bfin_write16(DMA19_X_MODIFY, val)
  841. #define pDMA19_Y_COUNT ((uint16_t volatile *)DMA19_Y_COUNT) /* DMA Channel 19 Y Count Register */
  842. #define bfin_read_DMA19_Y_COUNT() bfin_read16(DMA19_Y_COUNT)
  843. #define bfin_write_DMA19_Y_COUNT(val) bfin_write16(DMA19_Y_COUNT, val)
  844. #define pDMA19_Y_MODIFY ((uint16_t volatile *)DMA19_Y_MODIFY) /* DMA Channel 19 Y Modify Register */
  845. #define bfin_read_DMA19_Y_MODIFY() bfin_read16(DMA19_Y_MODIFY)
  846. #define bfin_write_DMA19_Y_MODIFY(val) bfin_write16(DMA19_Y_MODIFY, val)
  847. #define pDMA19_CURR_DESC_PTR ((void * volatile *)DMA19_CURR_DESC_PTR) /* DMA Channel 19 Current Descriptor Pointer Register */
  848. #define bfin_read_DMA19_CURR_DESC_PTR() bfin_readPTR(DMA19_CURR_DESC_PTR)
  849. #define bfin_write_DMA19_CURR_DESC_PTR(val) bfin_writePTR(DMA19_CURR_DESC_PTR, val)
  850. #define pDMA19_CURR_ADDR ((void * volatile *)DMA19_CURR_ADDR) /* DMA Channel 19 Current Address Register */
  851. #define bfin_read_DMA19_CURR_ADDR() bfin_readPTR(DMA19_CURR_ADDR)
  852. #define bfin_write_DMA19_CURR_ADDR(val) bfin_writePTR(DMA19_CURR_ADDR, val)
  853. #define pDMA19_IRQ_STATUS ((uint16_t volatile *)DMA19_IRQ_STATUS) /* DMA Channel 19 Interrupt/Status Register */
  854. #define bfin_read_DMA19_IRQ_STATUS() bfin_read16(DMA19_IRQ_STATUS)
  855. #define bfin_write_DMA19_IRQ_STATUS(val) bfin_write16(DMA19_IRQ_STATUS, val)
  856. #define pDMA19_PERIPHERAL_MAP ((uint16_t volatile *)DMA19_PERIPHERAL_MAP) /* DMA Channel 19 Peripheral Map Register */
  857. #define bfin_read_DMA19_PERIPHERAL_MAP() bfin_read16(DMA19_PERIPHERAL_MAP)
  858. #define bfin_write_DMA19_PERIPHERAL_MAP(val) bfin_write16(DMA19_PERIPHERAL_MAP, val)
  859. #define pDMA19_CURR_X_COUNT ((uint16_t volatile *)DMA19_CURR_X_COUNT) /* DMA Channel 19 Current X Count Register */
  860. #define bfin_read_DMA19_CURR_X_COUNT() bfin_read16(DMA19_CURR_X_COUNT)
  861. #define bfin_write_DMA19_CURR_X_COUNT(val) bfin_write16(DMA19_CURR_X_COUNT, val)
  862. #define pDMA19_CURR_Y_COUNT ((uint16_t volatile *)DMA19_CURR_Y_COUNT) /* DMA Channel 19 Current Y Count Register */
  863. #define bfin_read_DMA19_CURR_Y_COUNT() bfin_read16(DMA19_CURR_Y_COUNT)
  864. #define bfin_write_DMA19_CURR_Y_COUNT(val) bfin_write16(DMA19_CURR_Y_COUNT, val)
  865. #define pDMA20_NEXT_DESC_PTR ((void * volatile *)DMA20_NEXT_DESC_PTR) /* DMA Channel 20 Next Descriptor Pointer Register */
  866. #define bfin_read_DMA20_NEXT_DESC_PTR() bfin_readPTR(DMA20_NEXT_DESC_PTR)
  867. #define bfin_write_DMA20_NEXT_DESC_PTR(val) bfin_writePTR(DMA20_NEXT_DESC_PTR, val)
  868. #define pDMA20_START_ADDR ((void * volatile *)DMA20_START_ADDR) /* DMA Channel 20 Start Address Register */
  869. #define bfin_read_DMA20_START_ADDR() bfin_readPTR(DMA20_START_ADDR)
  870. #define bfin_write_DMA20_START_ADDR(val) bfin_writePTR(DMA20_START_ADDR, val)
  871. #define pDMA20_CONFIG ((uint16_t volatile *)DMA20_CONFIG) /* DMA Channel 20 Configuration Register */
  872. #define bfin_read_DMA20_CONFIG() bfin_read16(DMA20_CONFIG)
  873. #define bfin_write_DMA20_CONFIG(val) bfin_write16(DMA20_CONFIG, val)
  874. #define pDMA20_X_COUNT ((uint16_t volatile *)DMA20_X_COUNT) /* DMA Channel 20 X Count Register */
  875. #define bfin_read_DMA20_X_COUNT() bfin_read16(DMA20_X_COUNT)
  876. #define bfin_write_DMA20_X_COUNT(val) bfin_write16(DMA20_X_COUNT, val)
  877. #define pDMA20_X_MODIFY ((uint16_t volatile *)DMA20_X_MODIFY) /* DMA Channel 20 X Modify Register */
  878. #define bfin_read_DMA20_X_MODIFY() bfin_read16(DMA20_X_MODIFY)
  879. #define bfin_write_DMA20_X_MODIFY(val) bfin_write16(DMA20_X_MODIFY, val)
  880. #define pDMA20_Y_COUNT ((uint16_t volatile *)DMA20_Y_COUNT) /* DMA Channel 20 Y Count Register */
  881. #define bfin_read_DMA20_Y_COUNT() bfin_read16(DMA20_Y_COUNT)
  882. #define bfin_write_DMA20_Y_COUNT(val) bfin_write16(DMA20_Y_COUNT, val)
  883. #define pDMA20_Y_MODIFY ((uint16_t volatile *)DMA20_Y_MODIFY) /* DMA Channel 20 Y Modify Register */
  884. #define bfin_read_DMA20_Y_MODIFY() bfin_read16(DMA20_Y_MODIFY)
  885. #define bfin_write_DMA20_Y_MODIFY(val) bfin_write16(DMA20_Y_MODIFY, val)
  886. #define pDMA20_CURR_DESC_PTR ((void * volatile *)DMA20_CURR_DESC_PTR) /* DMA Channel 20 Current Descriptor Pointer Register */
  887. #define bfin_read_DMA20_CURR_DESC_PTR() bfin_readPTR(DMA20_CURR_DESC_PTR)
  888. #define bfin_write_DMA20_CURR_DESC_PTR(val) bfin_writePTR(DMA20_CURR_DESC_PTR, val)
  889. #define pDMA20_CURR_ADDR ((void * volatile *)DMA20_CURR_ADDR) /* DMA Channel 20 Current Address Register */
  890. #define bfin_read_DMA20_CURR_ADDR() bfin_readPTR(DMA20_CURR_ADDR)
  891. #define bfin_write_DMA20_CURR_ADDR(val) bfin_writePTR(DMA20_CURR_ADDR, val)
  892. #define pDMA20_IRQ_STATUS ((uint16_t volatile *)DMA20_IRQ_STATUS) /* DMA Channel 20 Interrupt/Status Register */
  893. #define bfin_read_DMA20_IRQ_STATUS() bfin_read16(DMA20_IRQ_STATUS)
  894. #define bfin_write_DMA20_IRQ_STATUS(val) bfin_write16(DMA20_IRQ_STATUS, val)
  895. #define pDMA20_PERIPHERAL_MAP ((uint16_t volatile *)DMA20_PERIPHERAL_MAP) /* DMA Channel 20 Peripheral Map Register */
  896. #define bfin_read_DMA20_PERIPHERAL_MAP() bfin_read16(DMA20_PERIPHERAL_MAP)
  897. #define bfin_write_DMA20_PERIPHERAL_MAP(val) bfin_write16(DMA20_PERIPHERAL_MAP, val)
  898. #define pDMA20_CURR_X_COUNT ((uint16_t volatile *)DMA20_CURR_X_COUNT) /* DMA Channel 20 Current X Count Register */
  899. #define bfin_read_DMA20_CURR_X_COUNT() bfin_read16(DMA20_CURR_X_COUNT)
  900. #define bfin_write_DMA20_CURR_X_COUNT(val) bfin_write16(DMA20_CURR_X_COUNT, val)
  901. #define pDMA20_CURR_Y_COUNT ((uint16_t volatile *)DMA20_CURR_Y_COUNT) /* DMA Channel 20 Current Y Count Register */
  902. #define bfin_read_DMA20_CURR_Y_COUNT() bfin_read16(DMA20_CURR_Y_COUNT)
  903. #define bfin_write_DMA20_CURR_Y_COUNT(val) bfin_write16(DMA20_CURR_Y_COUNT, val)
  904. #define pDMA21_NEXT_DESC_PTR ((void * volatile *)DMA21_NEXT_DESC_PTR) /* DMA Channel 21 Next Descriptor Pointer Register */
  905. #define bfin_read_DMA21_NEXT_DESC_PTR() bfin_readPTR(DMA21_NEXT_DESC_PTR)
  906. #define bfin_write_DMA21_NEXT_DESC_PTR(val) bfin_writePTR(DMA21_NEXT_DESC_PTR, val)
  907. #define pDMA21_START_ADDR ((void * volatile *)DMA21_START_ADDR) /* DMA Channel 21 Start Address Register */
  908. #define bfin_read_DMA21_START_ADDR() bfin_readPTR(DMA21_START_ADDR)
  909. #define bfin_write_DMA21_START_ADDR(val) bfin_writePTR(DMA21_START_ADDR, val)
  910. #define pDMA21_CONFIG ((uint16_t volatile *)DMA21_CONFIG) /* DMA Channel 21 Configuration Register */
  911. #define bfin_read_DMA21_CONFIG() bfin_read16(DMA21_CONFIG)
  912. #define bfin_write_DMA21_CONFIG(val) bfin_write16(DMA21_CONFIG, val)
  913. #define pDMA21_X_COUNT ((uint16_t volatile *)DMA21_X_COUNT) /* DMA Channel 21 X Count Register */
  914. #define bfin_read_DMA21_X_COUNT() bfin_read16(DMA21_X_COUNT)
  915. #define bfin_write_DMA21_X_COUNT(val) bfin_write16(DMA21_X_COUNT, val)
  916. #define pDMA21_X_MODIFY ((uint16_t volatile *)DMA21_X_MODIFY) /* DMA Channel 21 X Modify Register */
  917. #define bfin_read_DMA21_X_MODIFY() bfin_read16(DMA21_X_MODIFY)
  918. #define bfin_write_DMA21_X_MODIFY(val) bfin_write16(DMA21_X_MODIFY, val)
  919. #define pDMA21_Y_COUNT ((uint16_t volatile *)DMA21_Y_COUNT) /* DMA Channel 21 Y Count Register */
  920. #define bfin_read_DMA21_Y_COUNT() bfin_read16(DMA21_Y_COUNT)
  921. #define bfin_write_DMA21_Y_COUNT(val) bfin_write16(DMA21_Y_COUNT, val)
  922. #define pDMA21_Y_MODIFY ((uint16_t volatile *)DMA21_Y_MODIFY) /* DMA Channel 21 Y Modify Register */
  923. #define bfin_read_DMA21_Y_MODIFY() bfin_read16(DMA21_Y_MODIFY)
  924. #define bfin_write_DMA21_Y_MODIFY(val) bfin_write16(DMA21_Y_MODIFY, val)
  925. #define pDMA21_CURR_DESC_PTR ((void * volatile *)DMA21_CURR_DESC_PTR) /* DMA Channel 21 Current Descriptor Pointer Register */
  926. #define bfin_read_DMA21_CURR_DESC_PTR() bfin_readPTR(DMA21_CURR_DESC_PTR)
  927. #define bfin_write_DMA21_CURR_DESC_PTR(val) bfin_writePTR(DMA21_CURR_DESC_PTR, val)
  928. #define pDMA21_CURR_ADDR ((void * volatile *)DMA21_CURR_ADDR) /* DMA Channel 21 Current Address Register */
  929. #define bfin_read_DMA21_CURR_ADDR() bfin_readPTR(DMA21_CURR_ADDR)
  930. #define bfin_write_DMA21_CURR_ADDR(val) bfin_writePTR(DMA21_CURR_ADDR, val)
  931. #define pDMA21_IRQ_STATUS ((uint16_t volatile *)DMA21_IRQ_STATUS) /* DMA Channel 21 Interrupt/Status Register */
  932. #define bfin_read_DMA21_IRQ_STATUS() bfin_read16(DMA21_IRQ_STATUS)
  933. #define bfin_write_DMA21_IRQ_STATUS(val) bfin_write16(DMA21_IRQ_STATUS, val)
  934. #define pDMA21_PERIPHERAL_MAP ((uint16_t volatile *)DMA21_PERIPHERAL_MAP) /* DMA Channel 21 Peripheral Map Register */
  935. #define bfin_read_DMA21_PERIPHERAL_MAP() bfin_read16(DMA21_PERIPHERAL_MAP)
  936. #define bfin_write_DMA21_PERIPHERAL_MAP(val) bfin_write16(DMA21_PERIPHERAL_MAP, val)
  937. #define pDMA21_CURR_X_COUNT ((uint16_t volatile *)DMA21_CURR_X_COUNT) /* DMA Channel 21 Current X Count Register */
  938. #define bfin_read_DMA21_CURR_X_COUNT() bfin_read16(DMA21_CURR_X_COUNT)
  939. #define bfin_write_DMA21_CURR_X_COUNT(val) bfin_write16(DMA21_CURR_X_COUNT, val)
  940. #define pDMA21_CURR_Y_COUNT ((uint16_t volatile *)DMA21_CURR_Y_COUNT) /* DMA Channel 21 Current Y Count Register */
  941. #define bfin_read_DMA21_CURR_Y_COUNT() bfin_read16(DMA21_CURR_Y_COUNT)
  942. #define bfin_write_DMA21_CURR_Y_COUNT(val) bfin_write16(DMA21_CURR_Y_COUNT, val)
  943. #define pDMA22_NEXT_DESC_PTR ((void * volatile *)DMA22_NEXT_DESC_PTR) /* DMA Channel 22 Next Descriptor Pointer Register */
  944. #define bfin_read_DMA22_NEXT_DESC_PTR() bfin_readPTR(DMA22_NEXT_DESC_PTR)
  945. #define bfin_write_DMA22_NEXT_DESC_PTR(val) bfin_writePTR(DMA22_NEXT_DESC_PTR, val)
  946. #define pDMA22_START_ADDR ((void * volatile *)DMA22_START_ADDR) /* DMA Channel 22 Start Address Register */
  947. #define bfin_read_DMA22_START_ADDR() bfin_readPTR(DMA22_START_ADDR)
  948. #define bfin_write_DMA22_START_ADDR(val) bfin_writePTR(DMA22_START_ADDR, val)
  949. #define pDMA22_CONFIG ((uint16_t volatile *)DMA22_CONFIG) /* DMA Channel 22 Configuration Register */
  950. #define bfin_read_DMA22_CONFIG() bfin_read16(DMA22_CONFIG)
  951. #define bfin_write_DMA22_CONFIG(val) bfin_write16(DMA22_CONFIG, val)
  952. #define pDMA22_X_COUNT ((uint16_t volatile *)DMA22_X_COUNT) /* DMA Channel 22 X Count Register */
  953. #define bfin_read_DMA22_X_COUNT() bfin_read16(DMA22_X_COUNT)
  954. #define bfin_write_DMA22_X_COUNT(val) bfin_write16(DMA22_X_COUNT, val)
  955. #define pDMA22_X_MODIFY ((uint16_t volatile *)DMA22_X_MODIFY) /* DMA Channel 22 X Modify Register */
  956. #define bfin_read_DMA22_X_MODIFY() bfin_read16(DMA22_X_MODIFY)
  957. #define bfin_write_DMA22_X_MODIFY(val) bfin_write16(DMA22_X_MODIFY, val)
  958. #define pDMA22_Y_COUNT ((uint16_t volatile *)DMA22_Y_COUNT) /* DMA Channel 22 Y Count Register */
  959. #define bfin_read_DMA22_Y_COUNT() bfin_read16(DMA22_Y_COUNT)
  960. #define bfin_write_DMA22_Y_COUNT(val) bfin_write16(DMA22_Y_COUNT, val)
  961. #define pDMA22_Y_MODIFY ((uint16_t volatile *)DMA22_Y_MODIFY) /* DMA Channel 22 Y Modify Register */
  962. #define bfin_read_DMA22_Y_MODIFY() bfin_read16(DMA22_Y_MODIFY)
  963. #define bfin_write_DMA22_Y_MODIFY(val) bfin_write16(DMA22_Y_MODIFY, val)
  964. #define pDMA22_CURR_DESC_PTR ((void * volatile *)DMA22_CURR_DESC_PTR) /* DMA Channel 22 Current Descriptor Pointer Register */
  965. #define bfin_read_DMA22_CURR_DESC_PTR() bfin_readPTR(DMA22_CURR_DESC_PTR)
  966. #define bfin_write_DMA22_CURR_DESC_PTR(val) bfin_writePTR(DMA22_CURR_DESC_PTR, val)
  967. #define pDMA22_CURR_ADDR ((void * volatile *)DMA22_CURR_ADDR) /* DMA Channel 22 Current Address Register */
  968. #define bfin_read_DMA22_CURR_ADDR() bfin_readPTR(DMA22_CURR_ADDR)
  969. #define bfin_write_DMA22_CURR_ADDR(val) bfin_writePTR(DMA22_CURR_ADDR, val)
  970. #define pDMA22_IRQ_STATUS ((uint16_t volatile *)DMA22_IRQ_STATUS) /* DMA Channel 22 Interrupt/Status Register */
  971. #define bfin_read_DMA22_IRQ_STATUS() bfin_read16(DMA22_IRQ_STATUS)
  972. #define bfin_write_DMA22_IRQ_STATUS(val) bfin_write16(DMA22_IRQ_STATUS, val)
  973. #define pDMA22_PERIPHERAL_MAP ((uint16_t volatile *)DMA22_PERIPHERAL_MAP) /* DMA Channel 22 Peripheral Map Register */
  974. #define bfin_read_DMA22_PERIPHERAL_MAP() bfin_read16(DMA22_PERIPHERAL_MAP)
  975. #define bfin_write_DMA22_PERIPHERAL_MAP(val) bfin_write16(DMA22_PERIPHERAL_MAP, val)
  976. #define pDMA22_CURR_X_COUNT ((uint16_t volatile *)DMA22_CURR_X_COUNT) /* DMA Channel 22 Current X Count Register */
  977. #define bfin_read_DMA22_CURR_X_COUNT() bfin_read16(DMA22_CURR_X_COUNT)
  978. #define bfin_write_DMA22_CURR_X_COUNT(val) bfin_write16(DMA22_CURR_X_COUNT, val)
  979. #define pDMA22_CURR_Y_COUNT ((uint16_t volatile *)DMA22_CURR_Y_COUNT) /* DMA Channel 22 Current Y Count Register */
  980. #define bfin_read_DMA22_CURR_Y_COUNT() bfin_read16(DMA22_CURR_Y_COUNT)
  981. #define bfin_write_DMA22_CURR_Y_COUNT(val) bfin_write16(DMA22_CURR_Y_COUNT, val)
  982. #define pDMA23_NEXT_DESC_PTR ((void * volatile *)DMA23_NEXT_DESC_PTR) /* DMA Channel 23 Next Descriptor Pointer Register */
  983. #define bfin_read_DMA23_NEXT_DESC_PTR() bfin_readPTR(DMA23_NEXT_DESC_PTR)
  984. #define bfin_write_DMA23_NEXT_DESC_PTR(val) bfin_writePTR(DMA23_NEXT_DESC_PTR, val)
  985. #define pDMA23_START_ADDR ((void * volatile *)DMA23_START_ADDR) /* DMA Channel 23 Start Address Register */
  986. #define bfin_read_DMA23_START_ADDR() bfin_readPTR(DMA23_START_ADDR)
  987. #define bfin_write_DMA23_START_ADDR(val) bfin_writePTR(DMA23_START_ADDR, val)
  988. #define pDMA23_CONFIG ((uint16_t volatile *)DMA23_CONFIG) /* DMA Channel 23 Configuration Register */
  989. #define bfin_read_DMA23_CONFIG() bfin_read16(DMA23_CONFIG)
  990. #define bfin_write_DMA23_CONFIG(val) bfin_write16(DMA23_CONFIG, val)
  991. #define pDMA23_X_COUNT ((uint16_t volatile *)DMA23_X_COUNT) /* DMA Channel 23 X Count Register */
  992. #define bfin_read_DMA23_X_COUNT() bfin_read16(DMA23_X_COUNT)
  993. #define bfin_write_DMA23_X_COUNT(val) bfin_write16(DMA23_X_COUNT, val)
  994. #define pDMA23_X_MODIFY ((uint16_t volatile *)DMA23_X_MODIFY) /* DMA Channel 23 X Modify Register */
  995. #define bfin_read_DMA23_X_MODIFY() bfin_read16(DMA23_X_MODIFY)
  996. #define bfin_write_DMA23_X_MODIFY(val) bfin_write16(DMA23_X_MODIFY, val)
  997. #define pDMA23_Y_COUNT ((uint16_t volatile *)DMA23_Y_COUNT) /* DMA Channel 23 Y Count Register */
  998. #define bfin_read_DMA23_Y_COUNT() bfin_read16(DMA23_Y_COUNT)
  999. #define bfin_write_DMA23_Y_COUNT(val) bfin_write16(DMA23_Y_COUNT, val)
  1000. #define pDMA23_Y_MODIFY ((uint16_t volatile *)DMA23_Y_MODIFY) /* DMA Channel 23 Y Modify Register */
  1001. #define bfin_read_DMA23_Y_MODIFY() bfin_read16(DMA23_Y_MODIFY)
  1002. #define bfin_write_DMA23_Y_MODIFY(val) bfin_write16(DMA23_Y_MODIFY, val)
  1003. #define pDMA23_CURR_DESC_PTR ((void * volatile *)DMA23_CURR_DESC_PTR) /* DMA Channel 23 Current Descriptor Pointer Register */
  1004. #define bfin_read_DMA23_CURR_DESC_PTR() bfin_readPTR(DMA23_CURR_DESC_PTR)
  1005. #define bfin_write_DMA23_CURR_DESC_PTR(val) bfin_writePTR(DMA23_CURR_DESC_PTR, val)
  1006. #define pDMA23_CURR_ADDR ((void * volatile *)DMA23_CURR_ADDR) /* DMA Channel 23 Current Address Register */
  1007. #define bfin_read_DMA23_CURR_ADDR() bfin_readPTR(DMA23_CURR_ADDR)
  1008. #define bfin_write_DMA23_CURR_ADDR(val) bfin_writePTR(DMA23_CURR_ADDR, val)
  1009. #define pDMA23_IRQ_STATUS ((uint16_t volatile *)DMA23_IRQ_STATUS) /* DMA Channel 23 Interrupt/Status Register */
  1010. #define bfin_read_DMA23_IRQ_STATUS() bfin_read16(DMA23_IRQ_STATUS)
  1011. #define bfin_write_DMA23_IRQ_STATUS(val) bfin_write16(DMA23_IRQ_STATUS, val)
  1012. #define pDMA23_PERIPHERAL_MAP ((uint16_t volatile *)DMA23_PERIPHERAL_MAP) /* DMA Channel 23 Peripheral Map Register */
  1013. #define bfin_read_DMA23_PERIPHERAL_MAP() bfin_read16(DMA23_PERIPHERAL_MAP)
  1014. #define bfin_write_DMA23_PERIPHERAL_MAP(val) bfin_write16(DMA23_PERIPHERAL_MAP, val)
  1015. #define pDMA23_CURR_X_COUNT ((uint16_t volatile *)DMA23_CURR_X_COUNT) /* DMA Channel 23 Current X Count Register */
  1016. #define bfin_read_DMA23_CURR_X_COUNT() bfin_read16(DMA23_CURR_X_COUNT)
  1017. #define bfin_write_DMA23_CURR_X_COUNT(val) bfin_write16(DMA23_CURR_X_COUNT, val)
  1018. #define pDMA23_CURR_Y_COUNT ((uint16_t volatile *)DMA23_CURR_Y_COUNT) /* DMA Channel 23 Current Y Count Register */
  1019. #define bfin_read_DMA23_CURR_Y_COUNT() bfin_read16(DMA23_CURR_Y_COUNT)
  1020. #define bfin_write_DMA23_CURR_Y_COUNT(val) bfin_write16(DMA23_CURR_Y_COUNT, val)
  1021. #define pMDMA_D0_NEXT_DESC_PTR ((void * volatile *)MDMA_D0_NEXT_DESC_PTR) /* Memory DMA Stream 0 Destination Next Descriptor Pointer Register */
  1022. #define bfin_read_MDMA_D0_NEXT_DESC_PTR() bfin_readPTR(MDMA_D0_NEXT_DESC_PTR)
  1023. #define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D0_NEXT_DESC_PTR, val)
  1024. #define pMDMA_D0_START_ADDR ((void * volatile *)MDMA_D0_START_ADDR) /* Memory DMA Stream 0 Destination Start Address Register */
  1025. #define bfin_read_MDMA_D0_START_ADDR() bfin_readPTR(MDMA_D0_START_ADDR)
  1026. #define bfin_write_MDMA_D0_START_ADDR(val) bfin_writePTR(MDMA_D0_START_ADDR, val)
  1027. #define pMDMA_D0_CONFIG ((uint16_t volatile *)MDMA_D0_CONFIG) /* Memory DMA Stream 0 Destination Configuration Register */
  1028. #define bfin_read_MDMA_D0_CONFIG() bfin_read16(MDMA_D0_CONFIG)
  1029. #define bfin_write_MDMA_D0_CONFIG(val) bfin_write16(MDMA_D0_CONFIG, val)
  1030. #define pMDMA_D0_X_COUNT ((uint16_t volatile *)MDMA_D0_X_COUNT) /* Memory DMA Stream 0 Destination X Count Register */
  1031. #define bfin_read_MDMA_D0_X_COUNT() bfin_read16(MDMA_D0_X_COUNT)
  1032. #define bfin_write_MDMA_D0_X_COUNT(val) bfin_write16(MDMA_D0_X_COUNT, val)
  1033. #define pMDMA_D0_X_MODIFY ((uint16_t volatile *)MDMA_D0_X_MODIFY) /* Memory DMA Stream 0 Destination X Modify Register */
  1034. #define bfin_read_MDMA_D0_X_MODIFY() bfin_read16(MDMA_D0_X_MODIFY)
  1035. #define bfin_write_MDMA_D0_X_MODIFY(val) bfin_write16(MDMA_D0_X_MODIFY, val)
  1036. #define pMDMA_D0_Y_COUNT ((uint16_t volatile *)MDMA_D0_Y_COUNT) /* Memory DMA Stream 0 Destination Y Count Register */
  1037. #define bfin_read_MDMA_D0_Y_COUNT() bfin_read16(MDMA_D0_Y_COUNT)
  1038. #define bfin_write_MDMA_D0_Y_COUNT(val) bfin_write16(MDMA_D0_Y_COUNT, val)
  1039. #define pMDMA_D0_Y_MODIFY ((uint16_t volatile *)MDMA_D0_Y_MODIFY) /* Memory DMA Stream 0 Destination Y Modify Register */
  1040. #define bfin_read_MDMA_D0_Y_MODIFY() bfin_read16(MDMA_D0_Y_MODIFY)
  1041. #define bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write16(MDMA_D0_Y_MODIFY, val)
  1042. #define pMDMA_D0_CURR_DESC_PTR ((void * volatile *)MDMA_D0_CURR_DESC_PTR) /* Memory DMA Stream 0 Destination Current Descriptor Pointer Register */
  1043. #define bfin_read_MDMA_D0_CURR_DESC_PTR() bfin_readPTR(MDMA_D0_CURR_DESC_PTR)
  1044. #define bfin_write_MDMA_D0_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D0_CURR_DESC_PTR, val)
  1045. #define pMDMA_D0_CURR_ADDR ((void * volatile *)MDMA_D0_CURR_ADDR) /* Memory DMA Stream 0 Destination Current Address Register */
  1046. #define bfin_read_MDMA_D0_CURR_ADDR() bfin_readPTR(MDMA_D0_CURR_ADDR)
  1047. #define bfin_write_MDMA_D0_CURR_ADDR(val) bfin_writePTR(MDMA_D0_CURR_ADDR, val)
  1048. #define pMDMA_D0_IRQ_STATUS ((uint16_t volatile *)MDMA_D0_IRQ_STATUS) /* Memory DMA Stream 0 Destination Interrupt/Status Register */
  1049. #define bfin_read_MDMA_D0_IRQ_STATUS() bfin_read16(MDMA_D0_IRQ_STATUS)
  1050. #define bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write16(MDMA_D0_IRQ_STATUS, val)
  1051. #define pMDMA_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D0_PERIPHERAL_MAP) /* Memory DMA Stream 0 Destination Peripheral Map Register */
  1052. #define bfin_read_MDMA_D0_PERIPHERAL_MAP() bfin_read16(MDMA_D0_PERIPHERAL_MAP)
  1053. #define bfin_write_MDMA_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA_D0_PERIPHERAL_MAP, val)
  1054. #define pMDMA_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA_D0_CURR_X_COUNT) /* Memory DMA Stream 0 Destination Current X Count Register */
  1055. #define bfin_read_MDMA_D0_CURR_X_COUNT() bfin_read16(MDMA_D0_CURR_X_COUNT)
  1056. #define bfin_write_MDMA_D0_CURR_X_COUNT(val) bfin_write16(MDMA_D0_CURR_X_COUNT, val)
  1057. #define pMDMA_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D0_CURR_Y_COUNT) /* Memory DMA Stream 0 Destination Current Y Count Register */
  1058. #define bfin_read_MDMA_D0_CURR_Y_COUNT() bfin_read16(MDMA_D0_CURR_Y_COUNT)
  1059. #define bfin_write_MDMA_D0_CURR_Y_COUNT(val) bfin_write16(MDMA_D0_CURR_Y_COUNT, val)
  1060. #define pMDMA_S0_NEXT_DESC_PTR ((void * volatile *)MDMA_S0_NEXT_DESC_PTR) /* Memory DMA Stream 0 Source Next Descriptor Pointer Register */
  1061. #define bfin_read_MDMA_S0_NEXT_DESC_PTR() bfin_readPTR(MDMA_S0_NEXT_DESC_PTR)
  1062. #define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S0_NEXT_DESC_PTR, val)
  1063. #define pMDMA_S0_START_ADDR ((void * volatile *)MDMA_S0_START_ADDR) /* Memory DMA Stream 0 Source Start Address Register */
  1064. #define bfin_read_MDMA_S0_START_ADDR() bfin_readPTR(MDMA_S0_START_ADDR)
  1065. #define bfin_write_MDMA_S0_START_ADDR(val) bfin_writePTR(MDMA_S0_START_ADDR, val)
  1066. #define pMDMA_S0_CONFIG ((uint16_t volatile *)MDMA_S0_CONFIG) /* Memory DMA Stream 0 Source Configuration Register */
  1067. #define bfin_read_MDMA_S0_CONFIG() bfin_read16(MDMA_S0_CONFIG)
  1068. #define bfin_write_MDMA_S0_CONFIG(val) bfin_write16(MDMA_S0_CONFIG, val)
  1069. #define pMDMA_S0_X_COUNT ((uint16_t volatile *)MDMA_S0_X_COUNT) /* Memory DMA Stream 0 Source X Count Register */
  1070. #define bfin_read_MDMA_S0_X_COUNT() bfin_read16(MDMA_S0_X_COUNT)
  1071. #define bfin_write_MDMA_S0_X_COUNT(val) bfin_write16(MDMA_S0_X_COUNT, val)
  1072. #define pMDMA_S0_X_MODIFY ((uint16_t volatile *)MDMA_S0_X_MODIFY) /* Memory DMA Stream 0 Source X Modify Register */
  1073. #define bfin_read_MDMA_S0_X_MODIFY() bfin_read16(MDMA_S0_X_MODIFY)
  1074. #define bfin_write_MDMA_S0_X_MODIFY(val) bfin_write16(MDMA_S0_X_MODIFY, val)
  1075. #define pMDMA_S0_Y_COUNT ((uint16_t volatile *)MDMA_S0_Y_COUNT) /* Memory DMA Stream 0 Source Y Count Register */
  1076. #define bfin_read_MDMA_S0_Y_COUNT() bfin_read16(MDMA_S0_Y_COUNT)
  1077. #define bfin_write_MDMA_S0_Y_COUNT(val) bfin_write16(MDMA_S0_Y_COUNT, val)
  1078. #define pMDMA_S0_Y_MODIFY ((uint16_t volatile *)MDMA_S0_Y_MODIFY) /* Memory DMA Stream 0 Source Y Modify Register */
  1079. #define bfin_read_MDMA_S0_Y_MODIFY() bfin_read16(MDMA_S0_Y_MODIFY)
  1080. #define bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write16(MDMA_S0_Y_MODIFY, val)
  1081. #define pMDMA_S0_CURR_DESC_PTR ((void * volatile *)MDMA_S0_CURR_DESC_PTR) /* Memory DMA Stream 0 Source Current Descriptor Pointer Register */
  1082. #define bfin_read_MDMA_S0_CURR_DESC_PTR() bfin_readPTR(MDMA_S0_CURR_DESC_PTR)
  1083. #define bfin_write_MDMA_S0_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S0_CURR_DESC_PTR, val)
  1084. #define pMDMA_S0_CURR_ADDR ((void * volatile *)MDMA_S0_CURR_ADDR) /* Memory DMA Stream 0 Source Current Address Register */
  1085. #define bfin_read_MDMA_S0_CURR_ADDR() bfin_readPTR(MDMA_S0_CURR_ADDR)
  1086. #define bfin_write_MDMA_S0_CURR_ADDR(val) bfin_writePTR(MDMA_S0_CURR_ADDR, val)
  1087. #define pMDMA_S0_IRQ_STATUS ((uint16_t volatile *)MDMA_S0_IRQ_STATUS) /* Memory DMA Stream 0 Source Interrupt/Status Register */
  1088. #define bfin_read_MDMA_S0_IRQ_STATUS() bfin_read16(MDMA_S0_IRQ_STATUS)
  1089. #define bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write16(MDMA_S0_IRQ_STATUS, val)
  1090. #define pMDMA_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S0_PERIPHERAL_MAP) /* Memory DMA Stream 0 Source Peripheral Map Register */
  1091. #define bfin_read_MDMA_S0_PERIPHERAL_MAP() bfin_read16(MDMA_S0_PERIPHERAL_MAP)
  1092. #define bfin_write_MDMA_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA_S0_PERIPHERAL_MAP, val)
  1093. #define pMDMA_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA_S0_CURR_X_COUNT) /* Memory DMA Stream 0 Source Current X Count Register */
  1094. #define bfin_read_MDMA_S0_CURR_X_COUNT() bfin_read16(MDMA_S0_CURR_X_COUNT)
  1095. #define bfin_write_MDMA_S0_CURR_X_COUNT(val) bfin_write16(MDMA_S0_CURR_X_COUNT, val)
  1096. #define pMDMA_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S0_CURR_Y_COUNT) /* Memory DMA Stream 0 Source Current Y Count Register */
  1097. #define bfin_read_MDMA_S0_CURR_Y_COUNT() bfin_read16(MDMA_S0_CURR_Y_COUNT)
  1098. #define bfin_write_MDMA_S0_CURR_Y_COUNT(val) bfin_write16(MDMA_S0_CURR_Y_COUNT, val)
  1099. #define pMDMA_D1_NEXT_DESC_PTR ((void * volatile *)MDMA_D1_NEXT_DESC_PTR) /* Memory DMA Stream 1 Destination Next Descriptor Pointer Register */
  1100. #define bfin_read_MDMA_D1_NEXT_DESC_PTR() bfin_readPTR(MDMA_D1_NEXT_DESC_PTR)
  1101. #define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D1_NEXT_DESC_PTR, val)
  1102. #define pMDMA_D1_START_ADDR ((void * volatile *)MDMA_D1_START_ADDR) /* Memory DMA Stream 1 Destination Start Address Register */
  1103. #define bfin_read_MDMA_D1_START_ADDR() bfin_readPTR(MDMA_D1_START_ADDR)
  1104. #define bfin_write_MDMA_D1_START_ADDR(val) bfin_writePTR(MDMA_D1_START_ADDR, val)
  1105. #define pMDMA_D1_CONFIG ((uint16_t volatile *)MDMA_D1_CONFIG) /* Memory DMA Stream 1 Destination Configuration Register */
  1106. #define bfin_read_MDMA_D1_CONFIG() bfin_read16(MDMA_D1_CONFIG)
  1107. #define bfin_write_MDMA_D1_CONFIG(val) bfin_write16(MDMA_D1_CONFIG, val)
  1108. #define pMDMA_D1_X_COUNT ((uint16_t volatile *)MDMA_D1_X_COUNT) /* Memory DMA Stream 1 Destination X Count Register */
  1109. #define bfin_read_MDMA_D1_X_COUNT() bfin_read16(MDMA_D1_X_COUNT)
  1110. #define bfin_write_MDMA_D1_X_COUNT(val) bfin_write16(MDMA_D1_X_COUNT, val)
  1111. #define pMDMA_D1_X_MODIFY ((uint16_t volatile *)MDMA_D1_X_MODIFY) /* Memory DMA Stream 1 Destination X Modify Register */
  1112. #define bfin_read_MDMA_D1_X_MODIFY() bfin_read16(MDMA_D1_X_MODIFY)
  1113. #define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write16(MDMA_D1_X_MODIFY, val)
  1114. #define pMDMA_D1_Y_COUNT ((uint16_t volatile *)MDMA_D1_Y_COUNT) /* Memory DMA Stream 1 Destination Y Count Register */
  1115. #define bfin_read_MDMA_D1_Y_COUNT() bfin_read16(MDMA_D1_Y_COUNT)
  1116. #define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write16(MDMA_D1_Y_COUNT, val)
  1117. #define pMDMA_D1_Y_MODIFY ((uint16_t volatile *)MDMA_D1_Y_MODIFY) /* Memory DMA Stream 1 Destination Y Modify Register */
  1118. #define bfin_read_MDMA_D1_Y_MODIFY() bfin_read16(MDMA_D1_Y_MODIFY)
  1119. #define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write16(MDMA_D1_Y_MODIFY, val)
  1120. #define pMDMA_D1_CURR_DESC_PTR ((void * volatile *)MDMA_D1_CURR_DESC_PTR) /* Memory DMA Stream 1 Destination Current Descriptor Pointer Register */
  1121. #define bfin_read_MDMA_D1_CURR_DESC_PTR() bfin_readPTR(MDMA_D1_CURR_DESC_PTR)
  1122. #define bfin_write_MDMA_D1_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D1_CURR_DESC_PTR, val)
  1123. #define pMDMA_D1_CURR_ADDR ((void * volatile *)MDMA_D1_CURR_ADDR) /* Memory DMA Stream 1 Destination Current Address Register */
  1124. #define bfin_read_MDMA_D1_CURR_ADDR() bfin_readPTR(MDMA_D1_CURR_ADDR)
  1125. #define bfin_write_MDMA_D1_CURR_ADDR(val) bfin_writePTR(MDMA_D1_CURR_ADDR, val)
  1126. #define pMDMA_D1_IRQ_STATUS ((uint16_t volatile *)MDMA_D1_IRQ_STATUS) /* Memory DMA Stream 1 Destination Interrupt/Status Register */
  1127. #define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read16(MDMA_D1_IRQ_STATUS)
  1128. #define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write16(MDMA_D1_IRQ_STATUS, val)
  1129. #define pMDMA_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D1_PERIPHERAL_MAP) /* Memory DMA Stream 1 Destination Peripheral Map Register */
  1130. #define bfin_read_MDMA_D1_PERIPHERAL_MAP() bfin_read16(MDMA_D1_PERIPHERAL_MAP)
  1131. #define bfin_write_MDMA_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA_D1_PERIPHERAL_MAP, val)
  1132. #define pMDMA_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA_D1_CURR_X_COUNT) /* Memory DMA Stream 1 Destination Current X Count Register */
  1133. #define bfin_read_MDMA_D1_CURR_X_COUNT() bfin_read16(MDMA_D1_CURR_X_COUNT)
  1134. #define bfin_write_MDMA_D1_CURR_X_COUNT(val) bfin_write16(MDMA_D1_CURR_X_COUNT, val)
  1135. #define pMDMA_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D1_CURR_Y_COUNT) /* Memory DMA Stream 1 Destination Current Y Count Register */
  1136. #define bfin_read_MDMA_D1_CURR_Y_COUNT() bfin_read16(MDMA_D1_CURR_Y_COUNT)
  1137. #define bfin_write_MDMA_D1_CURR_Y_COUNT(val) bfin_write16(MDMA_D1_CURR_Y_COUNT, val)
  1138. #define pMDMA_S1_NEXT_DESC_PTR ((void * volatile *)MDMA_S1_NEXT_DESC_PTR) /* Memory DMA Stream 1 Source Next Descriptor Pointer Register */
  1139. #define bfin_read_MDMA_S1_NEXT_DESC_PTR() bfin_readPTR(MDMA_S1_NEXT_DESC_PTR)
  1140. #define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S1_NEXT_DESC_PTR, val)
  1141. #define pMDMA_S1_START_ADDR ((void * volatile *)MDMA_S1_START_ADDR) /* Memory DMA Stream 1 Source Start Address Register */
  1142. #define bfin_read_MDMA_S1_START_ADDR() bfin_readPTR(MDMA_S1_START_ADDR)
  1143. #define bfin_write_MDMA_S1_START_ADDR(val) bfin_writePTR(MDMA_S1_START_ADDR, val)
  1144. #define pMDMA_S1_CONFIG ((uint16_t volatile *)MDMA_S1_CONFIG) /* Memory DMA Stream 1 Source Configuration Register */
  1145. #define bfin_read_MDMA_S1_CONFIG() bfin_read16(MDMA_S1_CONFIG)
  1146. #define bfin_write_MDMA_S1_CONFIG(val) bfin_write16(MDMA_S1_CONFIG, val)
  1147. #define pMDMA_S1_X_COUNT ((uint16_t volatile *)MDMA_S1_X_COUNT) /* Memory DMA Stream 1 Source X Count Register */
  1148. #define bfin_read_MDMA_S1_X_COUNT() bfin_read16(MDMA_S1_X_COUNT)
  1149. #define bfin_write_MDMA_S1_X_COUNT(val) bfin_write16(MDMA_S1_X_COUNT, val)
  1150. #define pMDMA_S1_X_MODIFY ((uint16_t volatile *)MDMA_S1_X_MODIFY) /* Memory DMA Stream 1 Source X Modify Register */
  1151. #define bfin_read_MDMA_S1_X_MODIFY() bfin_read16(MDMA_S1_X_MODIFY)
  1152. #define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write16(MDMA_S1_X_MODIFY, val)
  1153. #define pMDMA_S1_Y_COUNT ((uint16_t volatile *)MDMA_S1_Y_COUNT) /* Memory DMA Stream 1 Source Y Count Register */
  1154. #define bfin_read_MDMA_S1_Y_COUNT() bfin_read16(MDMA_S1_Y_COUNT)
  1155. #define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write16(MDMA_S1_Y_COUNT, val)
  1156. #define pMDMA_S1_Y_MODIFY ((uint16_t volatile *)MDMA_S1_Y_MODIFY) /* Memory DMA Stream 1 Source Y Modify Register */
  1157. #define bfin_read_MDMA_S1_Y_MODIFY() bfin_read16(MDMA_S1_Y_MODIFY)
  1158. #define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write16(MDMA_S1_Y_MODIFY, val)
  1159. #define pMDMA_S1_CURR_DESC_PTR ((void * volatile *)MDMA_S1_CURR_DESC_PTR) /* Memory DMA Stream 1 Source Current Descriptor Pointer Register */
  1160. #define bfin_read_MDMA_S1_CURR_DESC_PTR() bfin_readPTR(MDMA_S1_CURR_DESC_PTR)
  1161. #define bfin_write_MDMA_S1_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S1_CURR_DESC_PTR, val)
  1162. #define pMDMA_S1_CURR_ADDR ((void * volatile *)MDMA_S1_CURR_ADDR) /* Memory DMA Stream 1 Source Current Address Register */
  1163. #define bfin_read_MDMA_S1_CURR_ADDR() bfin_readPTR(MDMA_S1_CURR_ADDR)
  1164. #define bfin_write_MDMA_S1_CURR_ADDR(val) bfin_writePTR(MDMA_S1_CURR_ADDR, val)
  1165. #define pMDMA_S1_IRQ_STATUS ((uint16_t volatile *)MDMA_S1_IRQ_STATUS) /* Memory DMA Stream 1 Source Interrupt/Status Register */
  1166. #define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read16(MDMA_S1_IRQ_STATUS)
  1167. #define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write16(MDMA_S1_IRQ_STATUS, val)
  1168. #define pMDMA_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S1_PERIPHERAL_MAP) /* Memory DMA Stream 1 Source Peripheral Map Register */
  1169. #define bfin_read_MDMA_S1_PERIPHERAL_MAP() bfin_read16(MDMA_S1_PERIPHERAL_MAP)
  1170. #define bfin_write_MDMA_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA_S1_PERIPHERAL_MAP, val)
  1171. #define pMDMA_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA_S1_CURR_X_COUNT) /* Memory DMA Stream 1 Source Current X Count Register */
  1172. #define bfin_read_MDMA_S1_CURR_X_COUNT() bfin_read16(MDMA_S1_CURR_X_COUNT)
  1173. #define bfin_write_MDMA_S1_CURR_X_COUNT(val) bfin_write16(MDMA_S1_CURR_X_COUNT, val)
  1174. #define pMDMA_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S1_CURR_Y_COUNT) /* Memory DMA Stream 1 Source Current Y Count Register */
  1175. #define bfin_read_MDMA_S1_CURR_Y_COUNT() bfin_read16(MDMA_S1_CURR_Y_COUNT)
  1176. #define bfin_write_MDMA_S1_CURR_Y_COUNT(val) bfin_write16(MDMA_S1_CURR_Y_COUNT, val)
  1177. #define pMDMA_D2_NEXT_DESC_PTR ((void * volatile *)MDMA_D2_NEXT_DESC_PTR) /* Memory DMA Stream 2 Destination Next Descriptor Pointer Register */
  1178. #define bfin_read_MDMA_D2_NEXT_DESC_PTR() bfin_readPTR(MDMA_D2_NEXT_DESC_PTR)
  1179. #define bfin_write_MDMA_D2_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D2_NEXT_DESC_PTR, val)
  1180. #define pMDMA_D2_START_ADDR ((void * volatile *)MDMA_D2_START_ADDR) /* Memory DMA Stream 2 Destination Start Address Register */
  1181. #define bfin_read_MDMA_D2_START_ADDR() bfin_readPTR(MDMA_D2_START_ADDR)
  1182. #define bfin_write_MDMA_D2_START_ADDR(val) bfin_writePTR(MDMA_D2_START_ADDR, val)
  1183. #define pMDMA_D2_CONFIG ((uint16_t volatile *)MDMA_D2_CONFIG) /* Memory DMA Stream 2 Destination Configuration Register */
  1184. #define bfin_read_MDMA_D2_CONFIG() bfin_read16(MDMA_D2_CONFIG)
  1185. #define bfin_write_MDMA_D2_CONFIG(val) bfin_write16(MDMA_D2_CONFIG, val)
  1186. #define pMDMA_D2_X_COUNT ((uint16_t volatile *)MDMA_D2_X_COUNT) /* Memory DMA Stream 2 Destination X Count Register */
  1187. #define bfin_read_MDMA_D2_X_COUNT() bfin_read16(MDMA_D2_X_COUNT)
  1188. #define bfin_write_MDMA_D2_X_COUNT(val) bfin_write16(MDMA_D2_X_COUNT, val)
  1189. #define pMDMA_D2_X_MODIFY ((uint16_t volatile *)MDMA_D2_X_MODIFY) /* Memory DMA Stream 2 Destination X Modify Register */
  1190. #define bfin_read_MDMA_D2_X_MODIFY() bfin_read16(MDMA_D2_X_MODIFY)
  1191. #define bfin_write_MDMA_D2_X_MODIFY(val) bfin_write16(MDMA_D2_X_MODIFY, val)
  1192. #define pMDMA_D2_Y_COUNT ((uint16_t volatile *)MDMA_D2_Y_COUNT) /* Memory DMA Stream 2 Destination Y Count Register */
  1193. #define bfin_read_MDMA_D2_Y_COUNT() bfin_read16(MDMA_D2_Y_COUNT)
  1194. #define bfin_write_MDMA_D2_Y_COUNT(val) bfin_write16(MDMA_D2_Y_COUNT, val)
  1195. #define pMDMA_D2_Y_MODIFY ((uint16_t volatile *)MDMA_D2_Y_MODIFY) /* Memory DMA Stream 2 Destination Y Modify Register */
  1196. #define bfin_read_MDMA_D2_Y_MODIFY() bfin_read16(MDMA_D2_Y_MODIFY)
  1197. #define bfin_write_MDMA_D2_Y_MODIFY(val) bfin_write16(MDMA_D2_Y_MODIFY, val)
  1198. #define pMDMA_D2_CURR_DESC_PTR ((void * volatile *)MDMA_D2_CURR_DESC_PTR) /* Memory DMA Stream 2 Destination Current Descriptor Pointer Register */
  1199. #define bfin_read_MDMA_D2_CURR_DESC_PTR() bfin_readPTR(MDMA_D2_CURR_DESC_PTR)
  1200. #define bfin_write_MDMA_D2_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D2_CURR_DESC_PTR, val)
  1201. #define pMDMA_D2_CURR_ADDR ((void * volatile *)MDMA_D2_CURR_ADDR) /* Memory DMA Stream 2 Destination Current Address Register */
  1202. #define bfin_read_MDMA_D2_CURR_ADDR() bfin_readPTR(MDMA_D2_CURR_ADDR)
  1203. #define bfin_write_MDMA_D2_CURR_ADDR(val) bfin_writePTR(MDMA_D2_CURR_ADDR, val)
  1204. #define pMDMA_D2_IRQ_STATUS ((uint16_t volatile *)MDMA_D2_IRQ_STATUS) /* Memory DMA Stream 2 Destination Interrupt/Status Register */
  1205. #define bfin_read_MDMA_D2_IRQ_STATUS() bfin_read16(MDMA_D2_IRQ_STATUS)
  1206. #define bfin_write_MDMA_D2_IRQ_STATUS(val) bfin_write16(MDMA_D2_IRQ_STATUS, val)
  1207. #define pMDMA_D2_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D2_PERIPHERAL_MAP) /* Memory DMA Stream 2 Destination Peripheral Map Register */
  1208. #define bfin_read_MDMA_D2_PERIPHERAL_MAP() bfin_read16(MDMA_D2_PERIPHERAL_MAP)
  1209. #define bfin_write_MDMA_D2_PERIPHERAL_MAP(val) bfin_write16(MDMA_D2_PERIPHERAL_MAP, val)
  1210. #define pMDMA_D2_CURR_X_COUNT ((uint16_t volatile *)MDMA_D2_CURR_X_COUNT) /* Memory DMA Stream 2 Destination Current X Count Register */
  1211. #define bfin_read_MDMA_D2_CURR_X_COUNT() bfin_read16(MDMA_D2_CURR_X_COUNT)
  1212. #define bfin_write_MDMA_D2_CURR_X_COUNT(val) bfin_write16(MDMA_D2_CURR_X_COUNT, val)
  1213. #define pMDMA_D2_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D2_CURR_Y_COUNT) /* Memory DMA Stream 2 Destination Current Y Count Register */
  1214. #define bfin_read_MDMA_D2_CURR_Y_COUNT() bfin_read16(MDMA_D2_CURR_Y_COUNT)
  1215. #define bfin_write_MDMA_D2_CURR_Y_COUNT(val) bfin_write16(MDMA_D2_CURR_Y_COUNT, val)
  1216. #define pMDMA_S2_NEXT_DESC_PTR ((void * volatile *)MDMA_S2_NEXT_DESC_PTR) /* Memory DMA Stream 2 Source Next Descriptor Pointer Register */
  1217. #define bfin_read_MDMA_S2_NEXT_DESC_PTR() bfin_readPTR(MDMA_S2_NEXT_DESC_PTR)
  1218. #define bfin_write_MDMA_S2_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S2_NEXT_DESC_PTR, val)
  1219. #define pMDMA_S2_START_ADDR ((void * volatile *)MDMA_S2_START_ADDR) /* Memory DMA Stream 2 Source Start Address Register */
  1220. #define bfin_read_MDMA_S2_START_ADDR() bfin_readPTR(MDMA_S2_START_ADDR)
  1221. #define bfin_write_MDMA_S2_START_ADDR(val) bfin_writePTR(MDMA_S2_START_ADDR, val)
  1222. #define pMDMA_S2_CONFIG ((uint16_t volatile *)MDMA_S2_CONFIG) /* Memory DMA Stream 2 Source Configuration Register */
  1223. #define bfin_read_MDMA_S2_CONFIG() bfin_read16(MDMA_S2_CONFIG)
  1224. #define bfin_write_MDMA_S2_CONFIG(val) bfin_write16(MDMA_S2_CONFIG, val)
  1225. #define pMDMA_S2_X_COUNT ((uint16_t volatile *)MDMA_S2_X_COUNT) /* Memory DMA Stream 2 Source X Count Register */
  1226. #define bfin_read_MDMA_S2_X_COUNT() bfin_read16(MDMA_S2_X_COUNT)
  1227. #define bfin_write_MDMA_S2_X_COUNT(val) bfin_write16(MDMA_S2_X_COUNT, val)
  1228. #define pMDMA_S2_X_MODIFY ((uint16_t volatile *)MDMA_S2_X_MODIFY) /* Memory DMA Stream 2 Source X Modify Register */
  1229. #define bfin_read_MDMA_S2_X_MODIFY() bfin_read16(MDMA_S2_X_MODIFY)
  1230. #define bfin_write_MDMA_S2_X_MODIFY(val) bfin_write16(MDMA_S2_X_MODIFY, val)
  1231. #define pMDMA_S2_Y_COUNT ((uint16_t volatile *)MDMA_S2_Y_COUNT) /* Memory DMA Stream 2 Source Y Count Register */
  1232. #define bfin_read_MDMA_S2_Y_COUNT() bfin_read16(MDMA_S2_Y_COUNT)
  1233. #define bfin_write_MDMA_S2_Y_COUNT(val) bfin_write16(MDMA_S2_Y_COUNT, val)
  1234. #define pMDMA_S2_Y_MODIFY ((uint16_t volatile *)MDMA_S2_Y_MODIFY) /* Memory DMA Stream 2 Source Y Modify Register */
  1235. #define bfin_read_MDMA_S2_Y_MODIFY() bfin_read16(MDMA_S2_Y_MODIFY)
  1236. #define bfin_write_MDMA_S2_Y_MODIFY(val) bfin_write16(MDMA_S2_Y_MODIFY, val)
  1237. #define pMDMA_S2_CURR_DESC_PTR ((void * volatile *)MDMA_S2_CURR_DESC_PTR) /* Memory DMA Stream 2 Source Current Descriptor Pointer Register */
  1238. #define bfin_read_MDMA_S2_CURR_DESC_PTR() bfin_readPTR(MDMA_S2_CURR_DESC_PTR)
  1239. #define bfin_write_MDMA_S2_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S2_CURR_DESC_PTR, val)
  1240. #define pMDMA_S2_CURR_ADDR ((void * volatile *)MDMA_S2_CURR_ADDR) /* Memory DMA Stream 2 Source Current Address Register */
  1241. #define bfin_read_MDMA_S2_CURR_ADDR() bfin_readPTR(MDMA_S2_CURR_ADDR)
  1242. #define bfin_write_MDMA_S2_CURR_ADDR(val) bfin_writePTR(MDMA_S2_CURR_ADDR, val)
  1243. #define pMDMA_S2_IRQ_STATUS ((uint16_t volatile *)MDMA_S2_IRQ_STATUS) /* Memory DMA Stream 2 Source Interrupt/Status Register */
  1244. #define bfin_read_MDMA_S2_IRQ_STATUS() bfin_read16(MDMA_S2_IRQ_STATUS)
  1245. #define bfin_write_MDMA_S2_IRQ_STATUS(val) bfin_write16(MDMA_S2_IRQ_STATUS, val)
  1246. #define pMDMA_S2_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S2_PERIPHERAL_MAP) /* Memory DMA Stream 2 Source Peripheral Map Register */
  1247. #define bfin_read_MDMA_S2_PERIPHERAL_MAP() bfin_read16(MDMA_S2_PERIPHERAL_MAP)
  1248. #define bfin_write_MDMA_S2_PERIPHERAL_MAP(val) bfin_write16(MDMA_S2_PERIPHERAL_MAP, val)
  1249. #define pMDMA_S2_CURR_X_COUNT ((uint16_t volatile *)MDMA_S2_CURR_X_COUNT) /* Memory DMA Stream 2 Source Current X Count Register */
  1250. #define bfin_read_MDMA_S2_CURR_X_COUNT() bfin_read16(MDMA_S2_CURR_X_COUNT)
  1251. #define bfin_write_MDMA_S2_CURR_X_COUNT(val) bfin_write16(MDMA_S2_CURR_X_COUNT, val)
  1252. #define pMDMA_S2_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S2_CURR_Y_COUNT) /* Memory DMA Stream 2 Source Current Y Count Register */
  1253. #define bfin_read_MDMA_S2_CURR_Y_COUNT() bfin_read16(MDMA_S2_CURR_Y_COUNT)
  1254. #define bfin_write_MDMA_S2_CURR_Y_COUNT(val) bfin_write16(MDMA_S2_CURR_Y_COUNT, val)
  1255. #define pMDMA_D3_NEXT_DESC_PTR ((void * volatile *)MDMA_D3_NEXT_DESC_PTR) /* Memory DMA Stream 3 Destination Next Descriptor Pointer Register */
  1256. #define bfin_read_MDMA_D3_NEXT_DESC_PTR() bfin_readPTR(MDMA_D3_NEXT_DESC_PTR)
  1257. #define bfin_write_MDMA_D3_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D3_NEXT_DESC_PTR, val)
  1258. #define pMDMA_D3_START_ADDR ((void * volatile *)MDMA_D3_START_ADDR) /* Memory DMA Stream 3 Destination Start Address Register */
  1259. #define bfin_read_MDMA_D3_START_ADDR() bfin_readPTR(MDMA_D3_START_ADDR)
  1260. #define bfin_write_MDMA_D3_START_ADDR(val) bfin_writePTR(MDMA_D3_START_ADDR, val)
  1261. #define pMDMA_D3_CONFIG ((uint16_t volatile *)MDMA_D3_CONFIG) /* Memory DMA Stream 3 Destination Configuration Register */
  1262. #define bfin_read_MDMA_D3_CONFIG() bfin_read16(MDMA_D3_CONFIG)
  1263. #define bfin_write_MDMA_D3_CONFIG(val) bfin_write16(MDMA_D3_CONFIG, val)
  1264. #define pMDMA_D3_X_COUNT ((uint16_t volatile *)MDMA_D3_X_COUNT) /* Memory DMA Stream 3 Destination X Count Register */
  1265. #define bfin_read_MDMA_D3_X_COUNT() bfin_read16(MDMA_D3_X_COUNT)
  1266. #define bfin_write_MDMA_D3_X_COUNT(val) bfin_write16(MDMA_D3_X_COUNT, val)
  1267. #define pMDMA_D3_X_MODIFY ((uint16_t volatile *)MDMA_D3_X_MODIFY) /* Memory DMA Stream 3 Destination X Modify Register */
  1268. #define bfin_read_MDMA_D3_X_MODIFY() bfin_read16(MDMA_D3_X_MODIFY)
  1269. #define bfin_write_MDMA_D3_X_MODIFY(val) bfin_write16(MDMA_D3_X_MODIFY, val)
  1270. #define pMDMA_D3_Y_COUNT ((uint16_t volatile *)MDMA_D3_Y_COUNT) /* Memory DMA Stream 3 Destination Y Count Register */
  1271. #define bfin_read_MDMA_D3_Y_COUNT() bfin_read16(MDMA_D3_Y_COUNT)
  1272. #define bfin_write_MDMA_D3_Y_COUNT(val) bfin_write16(MDMA_D3_Y_COUNT, val)
  1273. #define pMDMA_D3_Y_MODIFY ((uint16_t volatile *)MDMA_D3_Y_MODIFY) /* Memory DMA Stream 3 Destination Y Modify Register */
  1274. #define bfin_read_MDMA_D3_Y_MODIFY() bfin_read16(MDMA_D3_Y_MODIFY)
  1275. #define bfin_write_MDMA_D3_Y_MODIFY(val) bfin_write16(MDMA_D3_Y_MODIFY, val)
  1276. #define pMDMA_D3_CURR_DESC_PTR ((void * volatile *)MDMA_D3_CURR_DESC_PTR) /* Memory DMA Stream 3 Destination Current Descriptor Pointer Register */
  1277. #define bfin_read_MDMA_D3_CURR_DESC_PTR() bfin_readPTR(MDMA_D3_CURR_DESC_PTR)
  1278. #define bfin_write_MDMA_D3_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D3_CURR_DESC_PTR, val)
  1279. #define pMDMA_D3_CURR_ADDR ((void * volatile *)MDMA_D3_CURR_ADDR) /* Memory DMA Stream 3 Destination Current Address Register */
  1280. #define bfin_read_MDMA_D3_CURR_ADDR() bfin_readPTR(MDMA_D3_CURR_ADDR)
  1281. #define bfin_write_MDMA_D3_CURR_ADDR(val) bfin_writePTR(MDMA_D3_CURR_ADDR, val)
  1282. #define pMDMA_D3_IRQ_STATUS ((uint16_t volatile *)MDMA_D3_IRQ_STATUS) /* Memory DMA Stream 3 Destination Interrupt/Status Register */
  1283. #define bfin_read_MDMA_D3_IRQ_STATUS() bfin_read16(MDMA_D3_IRQ_STATUS)
  1284. #define bfin_write_MDMA_D3_IRQ_STATUS(val) bfin_write16(MDMA_D3_IRQ_STATUS, val)
  1285. #define pMDMA_D3_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D3_PERIPHERAL_MAP) /* Memory DMA Stream 3 Destination Peripheral Map Register */
  1286. #define bfin_read_MDMA_D3_PERIPHERAL_MAP() bfin_read16(MDMA_D3_PERIPHERAL_MAP)
  1287. #define bfin_write_MDMA_D3_PERIPHERAL_MAP(val) bfin_write16(MDMA_D3_PERIPHERAL_MAP, val)
  1288. #define pMDMA_D3_CURR_X_COUNT ((uint16_t volatile *)MDMA_D3_CURR_X_COUNT) /* Memory DMA Stream 3 Destination Current X Count Register */
  1289. #define bfin_read_MDMA_D3_CURR_X_COUNT() bfin_read16(MDMA_D3_CURR_X_COUNT)
  1290. #define bfin_write_MDMA_D3_CURR_X_COUNT(val) bfin_write16(MDMA_D3_CURR_X_COUNT, val)
  1291. #define pMDMA_D3_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D3_CURR_Y_COUNT) /* Memory DMA Stream 3 Destination Current Y Count Register */
  1292. #define bfin_read_MDMA_D3_CURR_Y_COUNT() bfin_read16(MDMA_D3_CURR_Y_COUNT)
  1293. #define bfin_write_MDMA_D3_CURR_Y_COUNT(val) bfin_write16(MDMA_D3_CURR_Y_COUNT, val)
  1294. #define pMDMA_S3_NEXT_DESC_PTR ((void * volatile *)MDMA_S3_NEXT_DESC_PTR) /* Memory DMA Stream 3 Source Next Descriptor Pointer Register */
  1295. #define bfin_read_MDMA_S3_NEXT_DESC_PTR() bfin_readPTR(MDMA_S3_NEXT_DESC_PTR)
  1296. #define bfin_write_MDMA_S3_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S3_NEXT_DESC_PTR, val)
  1297. #define pMDMA_S3_START_ADDR ((void * volatile *)MDMA_S3_START_ADDR) /* Memory DMA Stream 3 Source Start Address Register */
  1298. #define bfin_read_MDMA_S3_START_ADDR() bfin_readPTR(MDMA_S3_START_ADDR)
  1299. #define bfin_write_MDMA_S3_START_ADDR(val) bfin_writePTR(MDMA_S3_START_ADDR, val)
  1300. #define pMDMA_S3_CONFIG ((uint16_t volatile *)MDMA_S3_CONFIG) /* Memory DMA Stream 3 Source Configuration Register */
  1301. #define bfin_read_MDMA_S3_CONFIG() bfin_read16(MDMA_S3_CONFIG)
  1302. #define bfin_write_MDMA_S3_CONFIG(val) bfin_write16(MDMA_S3_CONFIG, val)
  1303. #define pMDMA_S3_X_COUNT ((uint16_t volatile *)MDMA_S3_X_COUNT) /* Memory DMA Stream 3 Source X Count Register */
  1304. #define bfin_read_MDMA_S3_X_COUNT() bfin_read16(MDMA_S3_X_COUNT)
  1305. #define bfin_write_MDMA_S3_X_COUNT(val) bfin_write16(MDMA_S3_X_COUNT, val)
  1306. #define pMDMA_S3_X_MODIFY ((uint16_t volatile *)MDMA_S3_X_MODIFY) /* Memory DMA Stream 3 Source X Modify Register */
  1307. #define bfin_read_MDMA_S3_X_MODIFY() bfin_read16(MDMA_S3_X_MODIFY)
  1308. #define bfin_write_MDMA_S3_X_MODIFY(val) bfin_write16(MDMA_S3_X_MODIFY, val)
  1309. #define pMDMA_S3_Y_COUNT ((uint16_t volatile *)MDMA_S3_Y_COUNT) /* Memory DMA Stream 3 Source Y Count Register */
  1310. #define bfin_read_MDMA_S3_Y_COUNT() bfin_read16(MDMA_S3_Y_COUNT)
  1311. #define bfin_write_MDMA_S3_Y_COUNT(val) bfin_write16(MDMA_S3_Y_COUNT, val)
  1312. #define pMDMA_S3_Y_MODIFY ((uint16_t volatile *)MDMA_S3_Y_MODIFY) /* Memory DMA Stream 3 Source Y Modify Register */
  1313. #define bfin_read_MDMA_S3_Y_MODIFY() bfin_read16(MDMA_S3_Y_MODIFY)
  1314. #define bfin_write_MDMA_S3_Y_MODIFY(val) bfin_write16(MDMA_S3_Y_MODIFY, val)
  1315. #define pMDMA_S3_CURR_DESC_PTR ((void * volatile *)MDMA_S3_CURR_DESC_PTR) /* Memory DMA Stream 3 Source Current Descriptor Pointer Register */
  1316. #define bfin_read_MDMA_S3_CURR_DESC_PTR() bfin_readPTR(MDMA_S3_CURR_DESC_PTR)
  1317. #define bfin_write_MDMA_S3_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S3_CURR_DESC_PTR, val)
  1318. #define pMDMA_S3_CURR_ADDR ((void * volatile *)MDMA_S3_CURR_ADDR) /* Memory DMA Stream 3 Source Current Address Register */
  1319. #define bfin_read_MDMA_S3_CURR_ADDR() bfin_readPTR(MDMA_S3_CURR_ADDR)
  1320. #define bfin_write_MDMA_S3_CURR_ADDR(val) bfin_writePTR(MDMA_S3_CURR_ADDR, val)
  1321. #define pMDMA_S3_IRQ_STATUS ((uint16_t volatile *)MDMA_S3_IRQ_STATUS) /* Memory DMA Stream 3 Source Interrupt/Status Register */
  1322. #define bfin_read_MDMA_S3_IRQ_STATUS() bfin_read16(MDMA_S3_IRQ_STATUS)
  1323. #define bfin_write_MDMA_S3_IRQ_STATUS(val) bfin_write16(MDMA_S3_IRQ_STATUS, val)
  1324. #define pMDMA_S3_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S3_PERIPHERAL_MAP) /* Memory DMA Stream 3 Source Peripheral Map Register */
  1325. #define bfin_read_MDMA_S3_PERIPHERAL_MAP() bfin_read16(MDMA_S3_PERIPHERAL_MAP)
  1326. #define bfin_write_MDMA_S3_PERIPHERAL_MAP(val) bfin_write16(MDMA_S3_PERIPHERAL_MAP, val)
  1327. #define pMDMA_S3_CURR_X_COUNT ((uint16_t volatile *)MDMA_S3_CURR_X_COUNT) /* Memory DMA Stream 3 Source Current X Count Register */
  1328. #define bfin_read_MDMA_S3_CURR_X_COUNT() bfin_read16(MDMA_S3_CURR_X_COUNT)
  1329. #define bfin_write_MDMA_S3_CURR_X_COUNT(val) bfin_write16(MDMA_S3_CURR_X_COUNT, val)
  1330. #define pMDMA_S3_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S3_CURR_Y_COUNT) /* Memory DMA Stream 3 Source Current Y Count Register */
  1331. #define bfin_read_MDMA_S3_CURR_Y_COUNT() bfin_read16(MDMA_S3_CURR_Y_COUNT)
  1332. #define bfin_write_MDMA_S3_CURR_Y_COUNT(val) bfin_write16(MDMA_S3_CURR_Y_COUNT, val)
  1333. #define pHMDMA0_CONTROL ((uint16_t volatile *)HMDMA0_CONTROL) /* Handshake MDMA0 Control Register */
  1334. #define bfin_read_HMDMA0_CONTROL() bfin_read16(HMDMA0_CONTROL)
  1335. #define bfin_write_HMDMA0_CONTROL(val) bfin_write16(HMDMA0_CONTROL, val)
  1336. #define pHMDMA0_ECINIT ((uint16_t volatile *)HMDMA0_ECINIT) /* Handshake MDMA0 Initial Edge Count Register */
  1337. #define bfin_read_HMDMA0_ECINIT() bfin_read16(HMDMA0_ECINIT)
  1338. #define bfin_write_HMDMA0_ECINIT(val) bfin_write16(HMDMA0_ECINIT, val)
  1339. #define pHMDMA0_BCINIT ((uint16_t volatile *)HMDMA0_BCINIT) /* Handshake MDMA0 Initial Block Count Register */
  1340. #define bfin_read_HMDMA0_BCINIT() bfin_read16(HMDMA0_BCINIT)
  1341. #define bfin_write_HMDMA0_BCINIT(val) bfin_write16(HMDMA0_BCINIT, val)
  1342. #define pHMDMA0_ECOUNT ((uint16_t volatile *)HMDMA0_ECOUNT) /* Handshake MDMA0 Current Edge Count Register */
  1343. #define bfin_read_HMDMA0_ECOUNT() bfin_read16(HMDMA0_ECOUNT)
  1344. #define bfin_write_HMDMA0_ECOUNT(val) bfin_write16(HMDMA0_ECOUNT, val)
  1345. #define pHMDMA0_BCOUNT ((uint16_t volatile *)HMDMA0_BCOUNT) /* Handshake MDMA0 Current Block Count Register */
  1346. #define bfin_read_HMDMA0_BCOUNT() bfin_read16(HMDMA0_BCOUNT)
  1347. #define bfin_write_HMDMA0_BCOUNT(val) bfin_write16(HMDMA0_BCOUNT, val)
  1348. #define pHMDMA0_ECURGENT ((uint16_t volatile *)HMDMA0_ECURGENT) /* Handshake MDMA0 Urgent Edge Count Threshhold Register */
  1349. #define bfin_read_HMDMA0_ECURGENT() bfin_read16(HMDMA0_ECURGENT)
  1350. #define bfin_write_HMDMA0_ECURGENT(val) bfin_write16(HMDMA0_ECURGENT, val)
  1351. #define pHMDMA0_ECOVERFLOW ((uint16_t volatile *)HMDMA0_ECOVERFLOW) /* Handshake MDMA0 Edge Count Overflow Interrupt Register */
  1352. #define bfin_read_HMDMA0_ECOVERFLOW() bfin_read16(HMDMA0_ECOVERFLOW)
  1353. #define bfin_write_HMDMA0_ECOVERFLOW(val) bfin_write16(HMDMA0_ECOVERFLOW, val)
  1354. #define pHMDMA1_CONTROL ((uint16_t volatile *)HMDMA1_CONTROL) /* Handshake MDMA1 Control Register */
  1355. #define bfin_read_HMDMA1_CONTROL() bfin_read16(HMDMA1_CONTROL)
  1356. #define bfin_write_HMDMA1_CONTROL(val) bfin_write16(HMDMA1_CONTROL, val)
  1357. #define pHMDMA1_ECINIT ((uint16_t volatile *)HMDMA1_ECINIT) /* Handshake MDMA1 Initial Edge Count Register */
  1358. #define bfin_read_HMDMA1_ECINIT() bfin_read16(HMDMA1_ECINIT)
  1359. #define bfin_write_HMDMA1_ECINIT(val) bfin_write16(HMDMA1_ECINIT, val)
  1360. #define pHMDMA1_BCINIT ((uint16_t volatile *)HMDMA1_BCINIT) /* Handshake MDMA1 Initial Block Count Register */
  1361. #define bfin_read_HMDMA1_BCINIT() bfin_read16(HMDMA1_BCINIT)
  1362. #define bfin_write_HMDMA1_BCINIT(val) bfin_write16(HMDMA1_BCINIT, val)
  1363. #define pHMDMA1_ECURGENT ((uint16_t volatile *)HMDMA1_ECURGENT) /* Handshake MDMA1 Urgent Edge Count Threshhold Register */
  1364. #define bfin_read_HMDMA1_ECURGENT() bfin_read16(HMDMA1_ECURGENT)
  1365. #define bfin_write_HMDMA1_ECURGENT(val) bfin_write16(HMDMA1_ECURGENT, val)
  1366. #define pHMDMA1_ECOVERFLOW ((uint16_t volatile *)HMDMA1_ECOVERFLOW) /* Handshake MDMA1 Edge Count Overflow Interrupt Register */
  1367. #define bfin_read_HMDMA1_ECOVERFLOW() bfin_read16(HMDMA1_ECOVERFLOW)
  1368. #define bfin_write_HMDMA1_ECOVERFLOW(val) bfin_write16(HMDMA1_ECOVERFLOW, val)
  1369. #define pHMDMA1_ECOUNT ((uint16_t volatile *)HMDMA1_ECOUNT) /* Handshake MDMA1 Current Edge Count Register */
  1370. #define bfin_read_HMDMA1_ECOUNT() bfin_read16(HMDMA1_ECOUNT)
  1371. #define bfin_write_HMDMA1_ECOUNT(val) bfin_write16(HMDMA1_ECOUNT, val)
  1372. #define pHMDMA1_BCOUNT ((uint16_t volatile *)HMDMA1_BCOUNT) /* Handshake MDMA1 Current Block Count Register */
  1373. #define bfin_read_HMDMA1_BCOUNT() bfin_read16(HMDMA1_BCOUNT)
  1374. #define bfin_write_HMDMA1_BCOUNT(val) bfin_write16(HMDMA1_BCOUNT, val)
  1375. #define pEBIU_AMGCTL ((uint16_t volatile *)EBIU_AMGCTL) /* Asynchronous Memory Global Control Register */
  1376. #define bfin_read_EBIU_AMGCTL() bfin_read16(EBIU_AMGCTL)
  1377. #define bfin_write_EBIU_AMGCTL(val) bfin_write16(EBIU_AMGCTL, val)
  1378. #define pEBIU_AMBCTL0 ((uint32_t volatile *)EBIU_AMBCTL0) /* Asynchronous Memory Bank Control Register */
  1379. #define bfin_read_EBIU_AMBCTL0() bfin_read32(EBIU_AMBCTL0)
  1380. #define bfin_write_EBIU_AMBCTL0(val) bfin_write32(EBIU_AMBCTL0, val)
  1381. #define pEBIU_AMBCTL1 ((uint32_t volatile *)EBIU_AMBCTL1) /* Asynchronous Memory Bank Control Register */
  1382. #define bfin_read_EBIU_AMBCTL1() bfin_read32(EBIU_AMBCTL1)
  1383. #define bfin_write_EBIU_AMBCTL1(val) bfin_write32(EBIU_AMBCTL1, val)
  1384. #define pEBIU_MBSCTL ((uint32_t volatile *)EBIU_MBSCTL) /* Asynchronous Memory Bank Select Control Register */
  1385. #define bfin_read_EBIU_MBSCTL() bfin_read32(EBIU_MBSCTL)
  1386. #define bfin_write_EBIU_MBSCTL(val) bfin_write32(EBIU_MBSCTL, val)
  1387. #define pEBIU_ARBSTAT ((uint32_t volatile *)EBIU_ARBSTAT) /* Asynchronous Memory Arbiter Status Register */
  1388. #define bfin_read_EBIU_ARBSTAT() bfin_read32(EBIU_ARBSTAT)
  1389. #define bfin_write_EBIU_ARBSTAT(val) bfin_write32(EBIU_ARBSTAT, val)
  1390. #define pEBIU_MODE ((uint32_t volatile *)EBIU_MODE) /* Asynchronous Mode Control Register */
  1391. #define bfin_read_EBIU_MODE() bfin_read32(EBIU_MODE)
  1392. #define bfin_write_EBIU_MODE(val) bfin_write32(EBIU_MODE, val)
  1393. #define pEBIU_FCTL ((uint32_t volatile *)EBIU_FCTL) /* Asynchronous Memory Flash Control Register */
  1394. #define bfin_read_EBIU_FCTL() bfin_read32(EBIU_FCTL)
  1395. #define bfin_write_EBIU_FCTL(val) bfin_write32(EBIU_FCTL, val)
  1396. #define pEBIU_DDRCTL0 ((uint32_t volatile *)EBIU_DDRCTL0) /* DDR Memory Control 0 Register */
  1397. #define bfin_read_EBIU_DDRCTL0() bfin_read32(EBIU_DDRCTL0)
  1398. #define bfin_write_EBIU_DDRCTL0(val) bfin_write32(EBIU_DDRCTL0, val)
  1399. #define pEBIU_DDRCTL1 ((uint32_t volatile *)EBIU_DDRCTL1) /* DDR Memory Control 1 Register */
  1400. #define bfin_read_EBIU_DDRCTL1() bfin_read32(EBIU_DDRCTL1)
  1401. #define bfin_write_EBIU_DDRCTL1(val) bfin_write32(EBIU_DDRCTL1, val)
  1402. #define pEBIU_DDRCTL2 ((uint32_t volatile *)EBIU_DDRCTL2) /* DDR Memory Control 2 Register */
  1403. #define bfin_read_EBIU_DDRCTL2() bfin_read32(EBIU_DDRCTL2)
  1404. #define bfin_write_EBIU_DDRCTL2(val) bfin_write32(EBIU_DDRCTL2, val)
  1405. #define pEBIU_DDRCTL3 ((uint32_t volatile *)EBIU_DDRCTL3) /* DDR Memory Control 3 Register */
  1406. #define bfin_read_EBIU_DDRCTL3() bfin_read32(EBIU_DDRCTL3)
  1407. #define bfin_write_EBIU_DDRCTL3(val) bfin_write32(EBIU_DDRCTL3, val)
  1408. #define pEBIU_DDRQUE ((uint32_t volatile *)EBIU_DDRQUE) /* DDR Queue Configuration Register */
  1409. #define bfin_read_EBIU_DDRQUE() bfin_read32(EBIU_DDRQUE)
  1410. #define bfin_write_EBIU_DDRQUE(val) bfin_write32(EBIU_DDRQUE, val)
  1411. #define pEBIU_ERRADD ((void * volatile *)EBIU_ERRADD) /* DDR Error Address Register */
  1412. #define bfin_read_EBIU_ERRADD() bfin_readPTR(EBIU_ERRADD)
  1413. #define bfin_write_EBIU_ERRADD(val) bfin_writePTR(EBIU_ERRADD, val)
  1414. #define pEBIU_ERRMST ((uint16_t volatile *)EBIU_ERRMST) /* DDR Error Master Register */
  1415. #define bfin_read_EBIU_ERRMST() bfin_read16(EBIU_ERRMST)
  1416. #define bfin_write_EBIU_ERRMST(val) bfin_write16(EBIU_ERRMST, val)
  1417. #define pEBIU_RSTCTL ((uint16_t volatile *)EBIU_RSTCTL) /* DDR Reset Control Register */
  1418. #define bfin_read_EBIU_RSTCTL() bfin_read16(EBIU_RSTCTL)
  1419. #define bfin_write_EBIU_RSTCTL(val) bfin_write16(EBIU_RSTCTL, val)
  1420. #define pEBIU_DDRBRC0 ((uint32_t volatile *)EBIU_DDRBRC0) /* DDR Bank0 Read Count Register */
  1421. #define bfin_read_EBIU_DDRBRC0() bfin_read32(EBIU_DDRBRC0)
  1422. #define bfin_write_EBIU_DDRBRC0(val) bfin_write32(EBIU_DDRBRC0, val)
  1423. #define pEBIU_DDRBRC1 ((uint32_t volatile *)EBIU_DDRBRC1) /* DDR Bank1 Read Count Register */
  1424. #define bfin_read_EBIU_DDRBRC1() bfin_read32(EBIU_DDRBRC1)
  1425. #define bfin_write_EBIU_DDRBRC1(val) bfin_write32(EBIU_DDRBRC1, val)
  1426. #define pEBIU_DDRBRC2 ((uint32_t volatile *)EBIU_DDRBRC2) /* DDR Bank2 Read Count Register */
  1427. #define bfin_read_EBIU_DDRBRC2() bfin_read32(EBIU_DDRBRC2)
  1428. #define bfin_write_EBIU_DDRBRC2(val) bfin_write32(EBIU_DDRBRC2, val)
  1429. #define pEBIU_DDRBRC3 ((uint32_t volatile *)EBIU_DDRBRC3) /* DDR Bank3 Read Count Register */
  1430. #define bfin_read_EBIU_DDRBRC3() bfin_read32(EBIU_DDRBRC3)
  1431. #define bfin_write_EBIU_DDRBRC3(val) bfin_write32(EBIU_DDRBRC3, val)
  1432. #define pEBIU_DDRBRC4 ((uint32_t volatile *)EBIU_DDRBRC4) /* DDR Bank4 Read Count Register */
  1433. #define bfin_read_EBIU_DDRBRC4() bfin_read32(EBIU_DDRBRC4)
  1434. #define bfin_write_EBIU_DDRBRC4(val) bfin_write32(EBIU_DDRBRC4, val)
  1435. #define pEBIU_DDRBRC5 ((uint32_t volatile *)EBIU_DDRBRC5) /* DDR Bank5 Read Count Register */
  1436. #define bfin_read_EBIU_DDRBRC5() bfin_read32(EBIU_DDRBRC5)
  1437. #define bfin_write_EBIU_DDRBRC5(val) bfin_write32(EBIU_DDRBRC5, val)
  1438. #define pEBIU_DDRBRC6 ((uint32_t volatile *)EBIU_DDRBRC6) /* DDR Bank6 Read Count Register */
  1439. #define bfin_read_EBIU_DDRBRC6() bfin_read32(EBIU_DDRBRC6)
  1440. #define bfin_write_EBIU_DDRBRC6(val) bfin_write32(EBIU_DDRBRC6, val)
  1441. #define pEBIU_DDRBRC7 ((uint32_t volatile *)EBIU_DDRBRC7) /* DDR Bank7 Read Count Register */
  1442. #define bfin_read_EBIU_DDRBRC7() bfin_read32(EBIU_DDRBRC7)
  1443. #define bfin_write_EBIU_DDRBRC7(val) bfin_write32(EBIU_DDRBRC7, val)
  1444. #define pEBIU_DDRBWC0 ((uint32_t volatile *)EBIU_DDRBWC0) /* DDR Bank0 Write Count Register */
  1445. #define bfin_read_EBIU_DDRBWC0() bfin_read32(EBIU_DDRBWC0)
  1446. #define bfin_write_EBIU_DDRBWC0(val) bfin_write32(EBIU_DDRBWC0, val)
  1447. #define pEBIU_DDRBWC1 ((uint32_t volatile *)EBIU_DDRBWC1) /* DDR Bank1 Write Count Register */
  1448. #define bfin_read_EBIU_DDRBWC1() bfin_read32(EBIU_DDRBWC1)
  1449. #define bfin_write_EBIU_DDRBWC1(val) bfin_write32(EBIU_DDRBWC1, val)
  1450. #define pEBIU_DDRBWC2 ((uint32_t volatile *)EBIU_DDRBWC2) /* DDR Bank2 Write Count Register */
  1451. #define bfin_read_EBIU_DDRBWC2() bfin_read32(EBIU_DDRBWC2)
  1452. #define bfin_write_EBIU_DDRBWC2(val) bfin_write32(EBIU_DDRBWC2, val)
  1453. #define pEBIU_DDRBWC3 ((uint32_t volatile *)EBIU_DDRBWC3) /* DDR Bank3 Write Count Register */
  1454. #define bfin_read_EBIU_DDRBWC3() bfin_read32(EBIU_DDRBWC3)
  1455. #define bfin_write_EBIU_DDRBWC3(val) bfin_write32(EBIU_DDRBWC3, val)
  1456. #define pEBIU_DDRBWC4 ((uint32_t volatile *)EBIU_DDRBWC4) /* DDR Bank4 Write Count Register */
  1457. #define bfin_read_EBIU_DDRBWC4() bfin_read32(EBIU_DDRBWC4)
  1458. #define bfin_write_EBIU_DDRBWC4(val) bfin_write32(EBIU_DDRBWC4, val)
  1459. #define pEBIU_DDRBWC5 ((uint32_t volatile *)EBIU_DDRBWC5) /* DDR Bank5 Write Count Register */
  1460. #define bfin_read_EBIU_DDRBWC5() bfin_read32(EBIU_DDRBWC5)
  1461. #define bfin_write_EBIU_DDRBWC5(val) bfin_write32(EBIU_DDRBWC5, val)
  1462. #define pEBIU_DDRBWC6 ((uint32_t volatile *)EBIU_DDRBWC6) /* DDR Bank6 Write Count Register */
  1463. #define bfin_read_EBIU_DDRBWC6() bfin_read32(EBIU_DDRBWC6)
  1464. #define bfin_write_EBIU_DDRBWC6(val) bfin_write32(EBIU_DDRBWC6, val)
  1465. #define pEBIU_DDRBWC7 ((uint32_t volatile *)EBIU_DDRBWC7) /* DDR Bank7 Write Count Register */
  1466. #define bfin_read_EBIU_DDRBWC7() bfin_read32(EBIU_DDRBWC7)
  1467. #define bfin_write_EBIU_DDRBWC7(val) bfin_write32(EBIU_DDRBWC7, val)
  1468. #define pEBIU_DDRACCT ((uint32_t volatile *)EBIU_DDRACCT) /* DDR Activation Count Register */
  1469. #define bfin_read_EBIU_DDRACCT() bfin_read32(EBIU_DDRACCT)
  1470. #define bfin_write_EBIU_DDRACCT(val) bfin_write32(EBIU_DDRACCT, val)
  1471. #define pEBIU_DDRTACT ((uint32_t volatile *)EBIU_DDRTACT) /* DDR Turn Around Count Register */
  1472. #define bfin_read_EBIU_DDRTACT() bfin_read32(EBIU_DDRTACT)
  1473. #define bfin_write_EBIU_DDRTACT(val) bfin_write32(EBIU_DDRTACT, val)
  1474. #define pEBIU_DDRARCT ((uint32_t volatile *)EBIU_DDRARCT) /* DDR Auto-refresh Count Register */
  1475. #define bfin_read_EBIU_DDRARCT() bfin_read32(EBIU_DDRARCT)
  1476. #define bfin_write_EBIU_DDRARCT(val) bfin_write32(EBIU_DDRARCT, val)
  1477. #define pEBIU_DDRGC0 ((uint32_t volatile *)EBIU_DDRGC0) /* DDR Grant Count 0 Register */
  1478. #define bfin_read_EBIU_DDRGC0() bfin_read32(EBIU_DDRGC0)
  1479. #define bfin_write_EBIU_DDRGC0(val) bfin_write32(EBIU_DDRGC0, val)
  1480. #define pEBIU_DDRGC1 ((uint32_t volatile *)EBIU_DDRGC1) /* DDR Grant Count 1 Register */
  1481. #define bfin_read_EBIU_DDRGC1() bfin_read32(EBIU_DDRGC1)
  1482. #define bfin_write_EBIU_DDRGC1(val) bfin_write32(EBIU_DDRGC1, val)
  1483. #define pEBIU_DDRGC2 ((uint32_t volatile *)EBIU_DDRGC2) /* DDR Grant Count 2 Register */
  1484. #define bfin_read_EBIU_DDRGC2() bfin_read32(EBIU_DDRGC2)
  1485. #define bfin_write_EBIU_DDRGC2(val) bfin_write32(EBIU_DDRGC2, val)
  1486. #define pEBIU_DDRGC3 ((uint32_t volatile *)EBIU_DDRGC3) /* DDR Grant Count 3 Register */
  1487. #define bfin_read_EBIU_DDRGC3() bfin_read32(EBIU_DDRGC3)
  1488. #define bfin_write_EBIU_DDRGC3(val) bfin_write32(EBIU_DDRGC3, val)
  1489. #define pEBIU_DDRMCEN ((uint32_t volatile *)EBIU_DDRMCEN) /* DDR Metrics Counter Enable Register */
  1490. #define bfin_read_EBIU_DDRMCEN() bfin_read32(EBIU_DDRMCEN)
  1491. #define bfin_write_EBIU_DDRMCEN(val) bfin_write32(EBIU_DDRMCEN, val)
  1492. #define pEBIU_DDRMCCL ((uint32_t volatile *)EBIU_DDRMCCL) /* DDR Metrics Counter Clear Register */
  1493. #define bfin_read_EBIU_DDRMCCL() bfin_read32(EBIU_DDRMCCL)
  1494. #define bfin_write_EBIU_DDRMCCL(val) bfin_write32(EBIU_DDRMCCL, val)
  1495. #define pPIXC_CTL ((uint16_t volatile *)PIXC_CTL) /* Overlay enable, resampling mode, I/O data format, transparency enable, watermark level, FIFO status */
  1496. #define bfin_read_PIXC_CTL() bfin_read16(PIXC_CTL)
  1497. #define bfin_write_PIXC_CTL(val) bfin_write16(PIXC_CTL, val)
  1498. #define pPIXC_PPL ((uint16_t volatile *)PIXC_PPL) /* Holds the number of pixels per line of the display */
  1499. #define bfin_read_PIXC_PPL() bfin_read16(PIXC_PPL)
  1500. #define bfin_write_PIXC_PPL(val) bfin_write16(PIXC_PPL, val)
  1501. #define pPIXC_LPF ((uint16_t volatile *)PIXC_LPF) /* Holds the number of lines per frame of the display */
  1502. #define bfin_read_PIXC_LPF() bfin_read16(PIXC_LPF)
  1503. #define bfin_write_PIXC_LPF(val) bfin_write16(PIXC_LPF, val)
  1504. #define pPIXC_AHSTART ((uint16_t volatile *)PIXC_AHSTART) /* Contains horizontal start pixel information of the overlay data (set A) */
  1505. #define bfin_read_PIXC_AHSTART() bfin_read16(PIXC_AHSTART)
  1506. #define bfin_write_PIXC_AHSTART(val) bfin_write16(PIXC_AHSTART, val)
  1507. #define pPIXC_AHEND ((uint16_t volatile *)PIXC_AHEND) /* Contains horizontal end pixel information of the overlay data (set A) */
  1508. #define bfin_read_PIXC_AHEND() bfin_read16(PIXC_AHEND)
  1509. #define bfin_write_PIXC_AHEND(val) bfin_write16(PIXC_AHEND, val)
  1510. #define pPIXC_AVSTART ((uint16_t volatile *)PIXC_AVSTART) /* Contains vertical start pixel information of the overlay data (set A) */
  1511. #define bfin_read_PIXC_AVSTART() bfin_read16(PIXC_AVSTART)
  1512. #define bfin_write_PIXC_AVSTART(val) bfin_write16(PIXC_AVSTART, val)
  1513. #define pPIXC_AVEND ((uint16_t volatile *)PIXC_AVEND) /* Contains vertical end pixel information of the overlay data (set A) */
  1514. #define bfin_read_PIXC_AVEND() bfin_read16(PIXC_AVEND)
  1515. #define bfin_write_PIXC_AVEND(val) bfin_write16(PIXC_AVEND, val)
  1516. #define pPIXC_ATRANSP ((uint16_t volatile *)PIXC_ATRANSP) /* Contains the transparency ratio (set A) */
  1517. #define bfin_read_PIXC_ATRANSP() bfin_read16(PIXC_ATRANSP)
  1518. #define bfin_write_PIXC_ATRANSP(val) bfin_write16(PIXC_ATRANSP, val)
  1519. #define pPIXC_BHSTART ((uint16_t volatile *)PIXC_BHSTART) /* Contains horizontal start pixel information of the overlay data (set B) */
  1520. #define bfin_read_PIXC_BHSTART() bfin_read16(PIXC_BHSTART)
  1521. #define bfin_write_PIXC_BHSTART(val) bfin_write16(PIXC_BHSTART, val)
  1522. #define pPIXC_BHEND ((uint16_t volatile *)PIXC_BHEND) /* Contains horizontal end pixel information of the overlay data (set B) */
  1523. #define bfin_read_PIXC_BHEND() bfin_read16(PIXC_BHEND)
  1524. #define bfin_write_PIXC_BHEND(val) bfin_write16(PIXC_BHEND, val)
  1525. #define pPIXC_BVSTART ((uint16_t volatile *)PIXC_BVSTART) /* Contains vertical start pixel information of the overlay data (set B) */
  1526. #define bfin_read_PIXC_BVSTART() bfin_read16(PIXC_BVSTART)
  1527. #define bfin_write_PIXC_BVSTART(val) bfin_write16(PIXC_BVSTART, val)
  1528. #define pPIXC_BVEND ((uint16_t volatile *)PIXC_BVEND) /* Contains vertical end pixel information of the overlay data (set B) */
  1529. #define bfin_read_PIXC_BVEND() bfin_read16(PIXC_BVEND)
  1530. #define bfin_write_PIXC_BVEND(val) bfin_write16(PIXC_BVEND, val)
  1531. #define pPIXC_BTRANSP ((uint16_t volatile *)PIXC_BTRANSP) /* Contains the transparency ratio (set B) */
  1532. #define bfin_read_PIXC_BTRANSP() bfin_read16(PIXC_BTRANSP)
  1533. #define bfin_write_PIXC_BTRANSP(val) bfin_write16(PIXC_BTRANSP, val)
  1534. #define pPIXC_INTRSTAT ((uint16_t volatile *)PIXC_INTRSTAT) /* Overlay interrupt configuration/status */
  1535. #define bfin_read_PIXC_INTRSTAT() bfin_read16(PIXC_INTRSTAT)
  1536. #define bfin_write_PIXC_INTRSTAT(val) bfin_write16(PIXC_INTRSTAT, val)
  1537. #define pPIXC_RYCON ((uint32_t volatile *)PIXC_RYCON) /* Color space conversion matrix register. Contains the R/Y conversion coefficients */
  1538. #define bfin_read_PIXC_RYCON() bfin_read32(PIXC_RYCON)
  1539. #define bfin_write_PIXC_RYCON(val) bfin_write32(PIXC_RYCON, val)
  1540. #define pPIXC_GUCON ((uint32_t volatile *)PIXC_GUCON) /* Color space conversion matrix register. Contains the G/U conversion coefficients */
  1541. #define bfin_read_PIXC_GUCON() bfin_read32(PIXC_GUCON)
  1542. #define bfin_write_PIXC_GUCON(val) bfin_write32(PIXC_GUCON, val)
  1543. #define pPIXC_BVCON ((uint32_t volatile *)PIXC_BVCON) /* Color space conversion matrix register. Contains the B/V conversion coefficients */
  1544. #define bfin_read_PIXC_BVCON() bfin_read32(PIXC_BVCON)
  1545. #define bfin_write_PIXC_BVCON(val) bfin_write32(PIXC_BVCON, val)
  1546. #define pPIXC_CCBIAS ((uint32_t volatile *)PIXC_CCBIAS) /* Bias values for the color space conversion matrix */
  1547. #define bfin_read_PIXC_CCBIAS() bfin_read32(PIXC_CCBIAS)
  1548. #define bfin_write_PIXC_CCBIAS(val) bfin_write32(PIXC_CCBIAS, val)
  1549. #define pPIXC_TC ((uint32_t volatile *)PIXC_TC) /* Holds the transparent color value */
  1550. #define bfin_read_PIXC_TC() bfin_read32(PIXC_TC)
  1551. #define bfin_write_PIXC_TC(val) bfin_write32(PIXC_TC, val)
  1552. #define pHOST_CONTROL ((uint16_t volatile *)HOST_CONTROL) /* HOSTDP Control Register */
  1553. #define bfin_read_HOST_CONTROL() bfin_read16(HOST_CONTROL)
  1554. #define bfin_write_HOST_CONTROL(val) bfin_write16(HOST_CONTROL, val)
  1555. #define pHOST_STATUS ((uint16_t volatile *)HOST_STATUS) /* HOSTDP Status Register */
  1556. #define bfin_read_HOST_STATUS() bfin_read16(HOST_STATUS)
  1557. #define bfin_write_HOST_STATUS(val) bfin_write16(HOST_STATUS, val)
  1558. #define pHOST_TIMEOUT ((uint16_t volatile *)HOST_TIMEOUT) /* HOSTDP Acknowledge Mode Timeout Register */
  1559. #define bfin_read_HOST_TIMEOUT() bfin_read16(HOST_TIMEOUT)
  1560. #define bfin_write_HOST_TIMEOUT(val) bfin_write16(HOST_TIMEOUT, val)
  1561. #define pPORTA_FER ((uint16_t volatile *)PORTA_FER) /* Function Enable Register */
  1562. #define bfin_read_PORTA_FER() bfin_read16(PORTA_FER)
  1563. #define bfin_write_PORTA_FER(val) bfin_write16(PORTA_FER, val)
  1564. #define pPORTA ((uint16_t volatile *)PORTA) /* GPIO Data Register */
  1565. #define bfin_read_PORTA() bfin_read16(PORTA)
  1566. #define bfin_write_PORTA(val) bfin_write16(PORTA, val)
  1567. #define pPORTA_SET ((uint16_t volatile *)PORTA_SET) /* GPIO Data Set Register */
  1568. #define bfin_read_PORTA_SET() bfin_read16(PORTA_SET)
  1569. #define bfin_write_PORTA_SET(val) bfin_write16(PORTA_SET, val)
  1570. #define pPORTA_CLEAR ((uint16_t volatile *)PORTA_CLEAR) /* GPIO Data Clear Register */
  1571. #define bfin_read_PORTA_CLEAR() bfin_read16(PORTA_CLEAR)
  1572. #define bfin_write_PORTA_CLEAR(val) bfin_write16(PORTA_CLEAR, val)
  1573. #define pPORTA_DIR_SET ((uint16_t volatile *)PORTA_DIR_SET) /* GPIO Direction Set Register */
  1574. #define bfin_read_PORTA_DIR_SET() bfin_read16(PORTA_DIR_SET)
  1575. #define bfin_write_PORTA_DIR_SET(val) bfin_write16(PORTA_DIR_SET, val)
  1576. #define pPORTA_DIR_CLEAR ((uint16_t volatile *)PORTA_DIR_CLEAR) /* GPIO Direction Clear Register */
  1577. #define bfin_read_PORTA_DIR_CLEAR() bfin_read16(PORTA_DIR_CLEAR)
  1578. #define bfin_write_PORTA_DIR_CLEAR(val) bfin_write16(PORTA_DIR_CLEAR, val)
  1579. #define pPORTA_INEN ((uint16_t volatile *)PORTA_INEN) /* GPIO Input Enable Register */
  1580. #define bfin_read_PORTA_INEN() bfin_read16(PORTA_INEN)
  1581. #define bfin_write_PORTA_INEN(val) bfin_write16(PORTA_INEN, val)
  1582. #define pPORTA_MUX ((uint32_t volatile *)PORTA_MUX) /* Multiplexer Control Register */
  1583. #define bfin_read_PORTA_MUX() bfin_read32(PORTA_MUX)
  1584. #define bfin_write_PORTA_MUX(val) bfin_write32(PORTA_MUX, val)
  1585. #define pPORTB_FER ((uint16_t volatile *)PORTB_FER) /* Function Enable Register */
  1586. #define bfin_read_PORTB_FER() bfin_read16(PORTB_FER)
  1587. #define bfin_write_PORTB_FER(val) bfin_write16(PORTB_FER, val)
  1588. #define pPORTB ((uint16_t volatile *)PORTB) /* GPIO Data Register */
  1589. #define bfin_read_PORTB() bfin_read16(PORTB)
  1590. #define bfin_write_PORTB(val) bfin_write16(PORTB, val)
  1591. #define pPORTB_SET ((uint16_t volatile *)PORTB_SET) /* GPIO Data Set Register */
  1592. #define bfin_read_PORTB_SET() bfin_read16(PORTB_SET)
  1593. #define bfin_write_PORTB_SET(val) bfin_write16(PORTB_SET, val)
  1594. #define pPORTB_CLEAR ((uint16_t volatile *)PORTB_CLEAR) /* GPIO Data Clear Register */
  1595. #define bfin_read_PORTB_CLEAR() bfin_read16(PORTB_CLEAR)
  1596. #define bfin_write_PORTB_CLEAR(val) bfin_write16(PORTB_CLEAR, val)
  1597. #define pPORTB_DIR_SET ((uint16_t volatile *)PORTB_DIR_SET) /* GPIO Direction Set Register */
  1598. #define bfin_read_PORTB_DIR_SET() bfin_read16(PORTB_DIR_SET)
  1599. #define bfin_write_PORTB_DIR_SET(val) bfin_write16(PORTB_DIR_SET, val)
  1600. #define pPORTB_DIR_CLEAR ((uint16_t volatile *)PORTB_DIR_CLEAR) /* GPIO Direction Clear Register */
  1601. #define bfin_read_PORTB_DIR_CLEAR() bfin_read16(PORTB_DIR_CLEAR)
  1602. #define bfin_write_PORTB_DIR_CLEAR(val) bfin_write16(PORTB_DIR_CLEAR, val)
  1603. #define pPORTB_INEN ((uint16_t volatile *)PORTB_INEN) /* GPIO Input Enable Register */
  1604. #define bfin_read_PORTB_INEN() bfin_read16(PORTB_INEN)
  1605. #define bfin_write_PORTB_INEN(val) bfin_write16(PORTB_INEN, val)
  1606. #define pPORTB_MUX ((uint32_t volatile *)PORTB_MUX) /* Multiplexer Control Register */
  1607. #define bfin_read_PORTB_MUX() bfin_read32(PORTB_MUX)
  1608. #define bfin_write_PORTB_MUX(val) bfin_write32(PORTB_MUX, val)
  1609. #define pPORTC_FER ((uint16_t volatile *)PORTC_FER) /* Function Enable Register */
  1610. #define bfin_read_PORTC_FER() bfin_read16(PORTC_FER)
  1611. #define bfin_write_PORTC_FER(val) bfin_write16(PORTC_FER, val)
  1612. #define pPORTC ((uint16_t volatile *)PORTC) /* GPIO Data Register */
  1613. #define bfin_read_PORTC() bfin_read16(PORTC)
  1614. #define bfin_write_PORTC(val) bfin_write16(PORTC, val)
  1615. #define pPORTC_SET ((uint16_t volatile *)PORTC_SET) /* GPIO Data Set Register */
  1616. #define bfin_read_PORTC_SET() bfin_read16(PORTC_SET)
  1617. #define bfin_write_PORTC_SET(val) bfin_write16(PORTC_SET, val)
  1618. #define pPORTC_CLEAR ((uint16_t volatile *)PORTC_CLEAR) /* GPIO Data Clear Register */
  1619. #define bfin_read_PORTC_CLEAR() bfin_read16(PORTC_CLEAR)
  1620. #define bfin_write_PORTC_CLEAR(val) bfin_write16(PORTC_CLEAR, val)
  1621. #define pPORTC_DIR_SET ((uint16_t volatile *)PORTC_DIR_SET) /* GPIO Direction Set Register */
  1622. #define bfin_read_PORTC_DIR_SET() bfin_read16(PORTC_DIR_SET)
  1623. #define bfin_write_PORTC_DIR_SET(val) bfin_write16(PORTC_DIR_SET, val)
  1624. #define pPORTC_DIR_CLEAR ((uint16_t volatile *)PORTC_DIR_CLEAR) /* GPIO Direction Clear Register */
  1625. #define bfin_read_PORTC_DIR_CLEAR() bfin_read16(PORTC_DIR_CLEAR)
  1626. #define bfin_write_PORTC_DIR_CLEAR(val) bfin_write16(PORTC_DIR_CLEAR, val)
  1627. #define pPORTC_INEN ((uint16_t volatile *)PORTC_INEN) /* GPIO Input Enable Register */
  1628. #define bfin_read_PORTC_INEN() bfin_read16(PORTC_INEN)
  1629. #define bfin_write_PORTC_INEN(val) bfin_write16(PORTC_INEN, val)
  1630. #define pPORTC_MUX ((uint32_t volatile *)PORTC_MUX) /* Multiplexer Control Register */
  1631. #define bfin_read_PORTC_MUX() bfin_read32(PORTC_MUX)
  1632. #define bfin_write_PORTC_MUX(val) bfin_write32(PORTC_MUX, val)
  1633. #define pPORTD_FER ((uint16_t volatile *)PORTD_FER) /* Function Enable Register */
  1634. #define bfin_read_PORTD_FER() bfin_read16(PORTD_FER)
  1635. #define bfin_write_PORTD_FER(val) bfin_write16(PORTD_FER, val)
  1636. #define pPORTD ((uint16_t volatile *)PORTD) /* GPIO Data Register */
  1637. #define bfin_read_PORTD() bfin_read16(PORTD)
  1638. #define bfin_write_PORTD(val) bfin_write16(PORTD, val)
  1639. #define pPORTD_SET ((uint16_t volatile *)PORTD_SET) /* GPIO Data Set Register */
  1640. #define bfin_read_PORTD_SET() bfin_read16(PORTD_SET)
  1641. #define bfin_write_PORTD_SET(val) bfin_write16(PORTD_SET, val)
  1642. #define pPORTD_CLEAR ((uint16_t volatile *)PORTD_CLEAR) /* GPIO Data Clear Register */
  1643. #define bfin_read_PORTD_CLEAR() bfin_read16(PORTD_CLEAR)
  1644. #define bfin_write_PORTD_CLEAR(val) bfin_write16(PORTD_CLEAR, val)
  1645. #define pPORTD_DIR_SET ((uint16_t volatile *)PORTD_DIR_SET) /* GPIO Direction Set Register */
  1646. #define bfin_read_PORTD_DIR_SET() bfin_read16(PORTD_DIR_SET)
  1647. #define bfin_write_PORTD_DIR_SET(val) bfin_write16(PORTD_DIR_SET, val)
  1648. #define pPORTD_DIR_CLEAR ((uint16_t volatile *)PORTD_DIR_CLEAR) /* GPIO Direction Clear Register */
  1649. #define bfin_read_PORTD_DIR_CLEAR() bfin_read16(PORTD_DIR_CLEAR)
  1650. #define bfin_write_PORTD_DIR_CLEAR(val) bfin_write16(PORTD_DIR_CLEAR, val)
  1651. #define pPORTD_INEN ((uint16_t volatile *)PORTD_INEN) /* GPIO Input Enable Register */
  1652. #define bfin_read_PORTD_INEN() bfin_read16(PORTD_INEN)
  1653. #define bfin_write_PORTD_INEN(val) bfin_write16(PORTD_INEN, val)
  1654. #define pPORTD_MUX ((uint32_t volatile *)PORTD_MUX) /* Multiplexer Control Register */
  1655. #define bfin_read_PORTD_MUX() bfin_read32(PORTD_MUX)
  1656. #define bfin_write_PORTD_MUX(val) bfin_write32(PORTD_MUX, val)
  1657. #define pPORTE_FER ((uint16_t volatile *)PORTE_FER) /* Function Enable Register */
  1658. #define bfin_read_PORTE_FER() bfin_read16(PORTE_FER)
  1659. #define bfin_write_PORTE_FER(val) bfin_write16(PORTE_FER, val)
  1660. #define pPORTE ((uint16_t volatile *)PORTE) /* GPIO Data Register */
  1661. #define bfin_read_PORTE() bfin_read16(PORTE)
  1662. #define bfin_write_PORTE(val) bfin_write16(PORTE, val)
  1663. #define pPORTE_SET ((uint16_t volatile *)PORTE_SET) /* GPIO Data Set Register */
  1664. #define bfin_read_PORTE_SET() bfin_read16(PORTE_SET)
  1665. #define bfin_write_PORTE_SET(val) bfin_write16(PORTE_SET, val)
  1666. #define pPORTE_CLEAR ((uint16_t volatile *)PORTE_CLEAR) /* GPIO Data Clear Register */
  1667. #define bfin_read_PORTE_CLEAR() bfin_read16(PORTE_CLEAR)
  1668. #define bfin_write_PORTE_CLEAR(val) bfin_write16(PORTE_CLEAR, val)
  1669. #define pPORTE_DIR_SET ((uint16_t volatile *)PORTE_DIR_SET) /* GPIO Direction Set Register */
  1670. #define bfin_read_PORTE_DIR_SET() bfin_read16(PORTE_DIR_SET)
  1671. #define bfin_write_PORTE_DIR_SET(val) bfin_write16(PORTE_DIR_SET, val)
  1672. #define pPORTE_DIR_CLEAR ((uint16_t volatile *)PORTE_DIR_CLEAR) /* GPIO Direction Clear Register */
  1673. #define bfin_read_PORTE_DIR_CLEAR() bfin_read16(PORTE_DIR_CLEAR)
  1674. #define bfin_write_PORTE_DIR_CLEAR(val) bfin_write16(PORTE_DIR_CLEAR, val)
  1675. #define pPORTE_INEN ((uint16_t volatile *)PORTE_INEN) /* GPIO Input Enable Register */
  1676. #define bfin_read_PORTE_INEN() bfin_read16(PORTE_INEN)
  1677. #define bfin_write_PORTE_INEN(val) bfin_write16(PORTE_INEN, val)
  1678. #define pPORTE_MUX ((uint32_t volatile *)PORTE_MUX) /* Multiplexer Control Register */
  1679. #define bfin_read_PORTE_MUX() bfin_read32(PORTE_MUX)
  1680. #define bfin_write_PORTE_MUX(val) bfin_write32(PORTE_MUX, val)
  1681. #define pPORTF_FER ((uint16_t volatile *)PORTF_FER) /* Function Enable Register */
  1682. #define bfin_read_PORTF_FER() bfin_read16(PORTF_FER)
  1683. #define bfin_write_PORTF_FER(val) bfin_write16(PORTF_FER, val)
  1684. #define pPORTF ((uint16_t volatile *)PORTF) /* GPIO Data Register */
  1685. #define bfin_read_PORTF() bfin_read16(PORTF)
  1686. #define bfin_write_PORTF(val) bfin_write16(PORTF, val)
  1687. #define pPORTF_SET ((uint16_t volatile *)PORTF_SET) /* GPIO Data Set Register */
  1688. #define bfin_read_PORTF_SET() bfin_read16(PORTF_SET)
  1689. #define bfin_write_PORTF_SET(val) bfin_write16(PORTF_SET, val)
  1690. #define pPORTF_CLEAR ((uint16_t volatile *)PORTF_CLEAR) /* GPIO Data Clear Register */
  1691. #define bfin_read_PORTF_CLEAR() bfin_read16(PORTF_CLEAR)
  1692. #define bfin_write_PORTF_CLEAR(val) bfin_write16(PORTF_CLEAR, val)
  1693. #define pPORTF_DIR_SET ((uint16_t volatile *)PORTF_DIR_SET) /* GPIO Direction Set Register */
  1694. #define bfin_read_PORTF_DIR_SET() bfin_read16(PORTF_DIR_SET)
  1695. #define bfin_write_PORTF_DIR_SET(val) bfin_write16(PORTF_DIR_SET, val)
  1696. #define pPORTF_DIR_CLEAR ((uint16_t volatile *)PORTF_DIR_CLEAR) /* GPIO Direction Clear Register */
  1697. #define bfin_read_PORTF_DIR_CLEAR() bfin_read16(PORTF_DIR_CLEAR)
  1698. #define bfin_write_PORTF_DIR_CLEAR(val) bfin_write16(PORTF_DIR_CLEAR, val)
  1699. #define pPORTF_INEN ((uint16_t volatile *)PORTF_INEN) /* GPIO Input Enable Register */
  1700. #define bfin_read_PORTF_INEN() bfin_read16(PORTF_INEN)
  1701. #define bfin_write_PORTF_INEN(val) bfin_write16(PORTF_INEN, val)
  1702. #define pPORTF_MUX ((uint32_t volatile *)PORTF_MUX) /* Multiplexer Control Register */
  1703. #define bfin_read_PORTF_MUX() bfin_read32(PORTF_MUX)
  1704. #define bfin_write_PORTF_MUX(val) bfin_write32(PORTF_MUX, val)
  1705. #define pPORTG_FER ((uint16_t volatile *)PORTG_FER) /* Function Enable Register */
  1706. #define bfin_read_PORTG_FER() bfin_read16(PORTG_FER)
  1707. #define bfin_write_PORTG_FER(val) bfin_write16(PORTG_FER, val)
  1708. #define pPORTG ((uint16_t volatile *)PORTG) /* GPIO Data Register */
  1709. #define bfin_read_PORTG() bfin_read16(PORTG)
  1710. #define bfin_write_PORTG(val) bfin_write16(PORTG, val)
  1711. #define pPORTG_SET ((uint16_t volatile *)PORTG_SET) /* GPIO Data Set Register */
  1712. #define bfin_read_PORTG_SET() bfin_read16(PORTG_SET)
  1713. #define bfin_write_PORTG_SET(val) bfin_write16(PORTG_SET, val)
  1714. #define pPORTG_CLEAR ((uint16_t volatile *)PORTG_CLEAR) /* GPIO Data Clear Register */
  1715. #define bfin_read_PORTG_CLEAR() bfin_read16(PORTG_CLEAR)
  1716. #define bfin_write_PORTG_CLEAR(val) bfin_write16(PORTG_CLEAR, val)
  1717. #define pPORTG_DIR_SET ((uint16_t volatile *)PORTG_DIR_SET) /* GPIO Direction Set Register */
  1718. #define bfin_read_PORTG_DIR_SET() bfin_read16(PORTG_DIR_SET)
  1719. #define bfin_write_PORTG_DIR_SET(val) bfin_write16(PORTG_DIR_SET, val)
  1720. #define pPORTG_DIR_CLEAR ((uint16_t volatile *)PORTG_DIR_CLEAR) /* GPIO Direction Clear Register */
  1721. #define bfin_read_PORTG_DIR_CLEAR() bfin_read16(PORTG_DIR_CLEAR)
  1722. #define bfin_write_PORTG_DIR_CLEAR(val) bfin_write16(PORTG_DIR_CLEAR, val)
  1723. #define pPORTG_INEN ((uint16_t volatile *)PORTG_INEN) /* GPIO Input Enable Register */
  1724. #define bfin_read_PORTG_INEN() bfin_read16(PORTG_INEN)
  1725. #define bfin_write_PORTG_INEN(val) bfin_write16(PORTG_INEN, val)
  1726. #define pPORTG_MUX ((uint32_t volatile *)PORTG_MUX) /* Multiplexer Control Register */
  1727. #define bfin_read_PORTG_MUX() bfin_read32(PORTG_MUX)
  1728. #define bfin_write_PORTG_MUX(val) bfin_write32(PORTG_MUX, val)
  1729. #define pPORTH_FER ((uint16_t volatile *)PORTH_FER) /* Function Enable Register */
  1730. #define bfin_read_PORTH_FER() bfin_read16(PORTH_FER)
  1731. #define bfin_write_PORTH_FER(val) bfin_write16(PORTH_FER, val)
  1732. #define pPORTH ((uint16_t volatile *)PORTH) /* GPIO Data Register */
  1733. #define bfin_read_PORTH() bfin_read16(PORTH)
  1734. #define bfin_write_PORTH(val) bfin_write16(PORTH, val)
  1735. #define pPORTH_SET ((uint16_t volatile *)PORTH_SET) /* GPIO Data Set Register */
  1736. #define bfin_read_PORTH_SET() bfin_read16(PORTH_SET)
  1737. #define bfin_write_PORTH_SET(val) bfin_write16(PORTH_SET, val)
  1738. #define pPORTH_CLEAR ((uint16_t volatile *)PORTH_CLEAR) /* GPIO Data Clear Register */
  1739. #define bfin_read_PORTH_CLEAR() bfin_read16(PORTH_CLEAR)
  1740. #define bfin_write_PORTH_CLEAR(val) bfin_write16(PORTH_CLEAR, val)
  1741. #define pPORTH_DIR_SET ((uint16_t volatile *)PORTH_DIR_SET) /* GPIO Direction Set Register */
  1742. #define bfin_read_PORTH_DIR_SET() bfin_read16(PORTH_DIR_SET)
  1743. #define bfin_write_PORTH_DIR_SET(val) bfin_write16(PORTH_DIR_SET, val)
  1744. #define pPORTH_DIR_CLEAR ((uint16_t volatile *)PORTH_DIR_CLEAR) /* GPIO Direction Clear Register */
  1745. #define bfin_read_PORTH_DIR_CLEAR() bfin_read16(PORTH_DIR_CLEAR)
  1746. #define bfin_write_PORTH_DIR_CLEAR(val) bfin_write16(PORTH_DIR_CLEAR, val)
  1747. #define pPORTH_INEN ((uint16_t volatile *)PORTH_INEN) /* GPIO Input Enable Register */
  1748. #define bfin_read_PORTH_INEN() bfin_read16(PORTH_INEN)
  1749. #define bfin_write_PORTH_INEN(val) bfin_write16(PORTH_INEN, val)
  1750. #define pPORTH_MUX ((uint32_t volatile *)PORTH_MUX) /* Multiplexer Control Register */
  1751. #define bfin_read_PORTH_MUX() bfin_read32(PORTH_MUX)
  1752. #define bfin_write_PORTH_MUX(val) bfin_write32(PORTH_MUX, val)
  1753. #define pPORTI_FER ((uint16_t volatile *)PORTI_FER) /* Function Enable Register */
  1754. #define bfin_read_PORTI_FER() bfin_read16(PORTI_FER)
  1755. #define bfin_write_PORTI_FER(val) bfin_write16(PORTI_FER, val)
  1756. #define pPORTI ((uint16_t volatile *)PORTI) /* GPIO Data Register */
  1757. #define bfin_read_PORTI() bfin_read16(PORTI)
  1758. #define bfin_write_PORTI(val) bfin_write16(PORTI, val)
  1759. #define pPORTI_SET ((uint16_t volatile *)PORTI_SET) /* GPIO Data Set Register */
  1760. #define bfin_read_PORTI_SET() bfin_read16(PORTI_SET)
  1761. #define bfin_write_PORTI_SET(val) bfin_write16(PORTI_SET, val)
  1762. #define pPORTI_CLEAR ((uint16_t volatile *)PORTI_CLEAR) /* GPIO Data Clear Register */
  1763. #define bfin_read_PORTI_CLEAR() bfin_read16(PORTI_CLEAR)
  1764. #define bfin_write_PORTI_CLEAR(val) bfin_write16(PORTI_CLEAR, val)
  1765. #define pPORTI_DIR_SET ((uint16_t volatile *)PORTI_DIR_SET) /* GPIO Direction Set Register */
  1766. #define bfin_read_PORTI_DIR_SET() bfin_read16(PORTI_DIR_SET)
  1767. #define bfin_write_PORTI_DIR_SET(val) bfin_write16(PORTI_DIR_SET, val)
  1768. #define pPORTI_DIR_CLEAR ((uint16_t volatile *)PORTI_DIR_CLEAR) /* GPIO Direction Clear Register */
  1769. #define bfin_read_PORTI_DIR_CLEAR() bfin_read16(PORTI_DIR_CLEAR)
  1770. #define bfin_write_PORTI_DIR_CLEAR(val) bfin_write16(PORTI_DIR_CLEAR, val)
  1771. #define pPORTI_INEN ((uint16_t volatile *)PORTI_INEN) /* GPIO Input Enable Register */
  1772. #define bfin_read_PORTI_INEN() bfin_read16(PORTI_INEN)
  1773. #define bfin_write_PORTI_INEN(val) bfin_write16(PORTI_INEN, val)
  1774. #define pPORTI_MUX ((uint32_t volatile *)PORTI_MUX) /* Multiplexer Control Register */
  1775. #define bfin_read_PORTI_MUX() bfin_read32(PORTI_MUX)
  1776. #define bfin_write_PORTI_MUX(val) bfin_write32(PORTI_MUX, val)
  1777. #define pPORTJ_FER ((uint16_t volatile *)PORTJ_FER) /* Function Enable Register */
  1778. #define bfin_read_PORTJ_FER() bfin_read16(PORTJ_FER)
  1779. #define bfin_write_PORTJ_FER(val) bfin_write16(PORTJ_FER, val)
  1780. #define pPORTJ ((uint16_t volatile *)PORTJ) /* GPIO Data Register */
  1781. #define bfin_read_PORTJ() bfin_read16(PORTJ)
  1782. #define bfin_write_PORTJ(val) bfin_write16(PORTJ, val)
  1783. #define pPORTJ_SET ((uint16_t volatile *)PORTJ_SET) /* GPIO Data Set Register */
  1784. #define bfin_read_PORTJ_SET() bfin_read16(PORTJ_SET)
  1785. #define bfin_write_PORTJ_SET(val) bfin_write16(PORTJ_SET, val)
  1786. #define pPORTJ_CLEAR ((uint16_t volatile *)PORTJ_CLEAR) /* GPIO Data Clear Register */
  1787. #define bfin_read_PORTJ_CLEAR() bfin_read16(PORTJ_CLEAR)
  1788. #define bfin_write_PORTJ_CLEAR(val) bfin_write16(PORTJ_CLEAR, val)
  1789. #define pPORTJ_DIR_SET ((uint16_t volatile *)PORTJ_DIR_SET) /* GPIO Direction Set Register */
  1790. #define bfin_read_PORTJ_DIR_SET() bfin_read16(PORTJ_DIR_SET)
  1791. #define bfin_write_PORTJ_DIR_SET(val) bfin_write16(PORTJ_DIR_SET, val)
  1792. #define pPORTJ_DIR_CLEAR ((uint16_t volatile *)PORTJ_DIR_CLEAR) /* GPIO Direction Clear Register */
  1793. #define bfin_read_PORTJ_DIR_CLEAR() bfin_read16(PORTJ_DIR_CLEAR)
  1794. #define bfin_write_PORTJ_DIR_CLEAR(val) bfin_write16(PORTJ_DIR_CLEAR, val)
  1795. #define pPORTJ_INEN ((uint16_t volatile *)PORTJ_INEN) /* GPIO Input Enable Register */
  1796. #define bfin_read_PORTJ_INEN() bfin_read16(PORTJ_INEN)
  1797. #define bfin_write_PORTJ_INEN(val) bfin_write16(PORTJ_INEN, val)
  1798. #define pPORTJ_MUX ((uint32_t volatile *)PORTJ_MUX) /* Multiplexer Control Register */
  1799. #define bfin_read_PORTJ_MUX() bfin_read32(PORTJ_MUX)
  1800. #define bfin_write_PORTJ_MUX(val) bfin_write32(PORTJ_MUX, val)
  1801. #define pPINT0_MASK_SET ((uint32_t volatile *)PINT0_MASK_SET) /* Pin Interrupt 0 Mask Set Register */
  1802. #define bfin_read_PINT0_MASK_SET() bfin_read32(PINT0_MASK_SET)
  1803. #define bfin_write_PINT0_MASK_SET(val) bfin_write32(PINT0_MASK_SET, val)
  1804. #define pPINT0_MASK_CLEAR ((uint32_t volatile *)PINT0_MASK_CLEAR) /* Pin Interrupt 0 Mask Clear Register */
  1805. #define bfin_read_PINT0_MASK_CLEAR() bfin_read32(PINT0_MASK_CLEAR)
  1806. #define bfin_write_PINT0_MASK_CLEAR(val) bfin_write32(PINT0_MASK_CLEAR, val)
  1807. #define pPINT0_IRQ ((uint32_t volatile *)PINT0_IRQ) /* Pin Interrupt 0 Interrupt Request Register */
  1808. #define bfin_read_PINT0_IRQ() bfin_read32(PINT0_IRQ)
  1809. #define bfin_write_PINT0_IRQ(val) bfin_write32(PINT0_IRQ, val)
  1810. #define pPINT0_ASSIGN ((uint32_t volatile *)PINT0_ASSIGN) /* Pin Interrupt 0 Port Assign Register */
  1811. #define bfin_read_PINT0_ASSIGN() bfin_read32(PINT0_ASSIGN)
  1812. #define bfin_write_PINT0_ASSIGN(val) bfin_write32(PINT0_ASSIGN, val)
  1813. #define pPINT0_EDGE_SET ((uint32_t volatile *)PINT0_EDGE_SET) /* Pin Interrupt 0 Edge-sensitivity Set Register */
  1814. #define bfin_read_PINT0_EDGE_SET() bfin_read32(PINT0_EDGE_SET)
  1815. #define bfin_write_PINT0_EDGE_SET(val) bfin_write32(PINT0_EDGE_SET, val)
  1816. #define pPINT0_EDGE_CLEAR ((uint32_t volatile *)PINT0_EDGE_CLEAR) /* Pin Interrupt 0 Edge-sensitivity Clear Register */
  1817. #define bfin_read_PINT0_EDGE_CLEAR() bfin_read32(PINT0_EDGE_CLEAR)
  1818. #define bfin_write_PINT0_EDGE_CLEAR(val) bfin_write32(PINT0_EDGE_CLEAR, val)
  1819. #define pPINT0_INVERT_SET ((uint32_t volatile *)PINT0_INVERT_SET) /* Pin Interrupt 0 Inversion Set Register */
  1820. #define bfin_read_PINT0_INVERT_SET() bfin_read32(PINT0_INVERT_SET)
  1821. #define bfin_write_PINT0_INVERT_SET(val) bfin_write32(PINT0_INVERT_SET, val)
  1822. #define pPINT0_INVERT_CLEAR ((uint32_t volatile *)PINT0_INVERT_CLEAR) /* Pin Interrupt 0 Inversion Clear Register */
  1823. #define bfin_read_PINT0_INVERT_CLEAR() bfin_read32(PINT0_INVERT_CLEAR)
  1824. #define bfin_write_PINT0_INVERT_CLEAR(val) bfin_write32(PINT0_INVERT_CLEAR, val)
  1825. #define pPINT0_PINSTATE ((uint32_t volatile *)PINT0_PINSTATE) /* Pin Interrupt 0 Pin Status Register */
  1826. #define bfin_read_PINT0_PINSTATE() bfin_read32(PINT0_PINSTATE)
  1827. #define bfin_write_PINT0_PINSTATE(val) bfin_write32(PINT0_PINSTATE, val)
  1828. #define pPINT0_LATCH ((uint32_t volatile *)PINT0_LATCH) /* Pin Interrupt 0 Latch Register */
  1829. #define bfin_read_PINT0_LATCH() bfin_read32(PINT0_LATCH)
  1830. #define bfin_write_PINT0_LATCH(val) bfin_write32(PINT0_LATCH, val)
  1831. #define pPINT1_MASK_SET ((uint32_t volatile *)PINT1_MASK_SET) /* Pin Interrupt 1 Mask Set Register */
  1832. #define bfin_read_PINT1_MASK_SET() bfin_read32(PINT1_MASK_SET)
  1833. #define bfin_write_PINT1_MASK_SET(val) bfin_write32(PINT1_MASK_SET, val)
  1834. #define pPINT1_MASK_CLEAR ((uint32_t volatile *)PINT1_MASK_CLEAR) /* Pin Interrupt 1 Mask Clear Register */
  1835. #define bfin_read_PINT1_MASK_CLEAR() bfin_read32(PINT1_MASK_CLEAR)
  1836. #define bfin_write_PINT1_MASK_CLEAR(val) bfin_write32(PINT1_MASK_CLEAR, val)
  1837. #define pPINT1_IRQ ((uint32_t volatile *)PINT1_IRQ) /* Pin Interrupt 1 Interrupt Request Register */
  1838. #define bfin_read_PINT1_IRQ() bfin_read32(PINT1_IRQ)
  1839. #define bfin_write_PINT1_IRQ(val) bfin_write32(PINT1_IRQ, val)
  1840. #define pPINT1_ASSIGN ((uint32_t volatile *)PINT1_ASSIGN) /* Pin Interrupt 1 Port Assign Register */
  1841. #define bfin_read_PINT1_ASSIGN() bfin_read32(PINT1_ASSIGN)
  1842. #define bfin_write_PINT1_ASSIGN(val) bfin_write32(PINT1_ASSIGN, val)
  1843. #define pPINT1_EDGE_SET ((uint32_t volatile *)PINT1_EDGE_SET) /* Pin Interrupt 1 Edge-sensitivity Set Register */
  1844. #define bfin_read_PINT1_EDGE_SET() bfin_read32(PINT1_EDGE_SET)
  1845. #define bfin_write_PINT1_EDGE_SET(val) bfin_write32(PINT1_EDGE_SET, val)
  1846. #define pPINT1_EDGE_CLEAR ((uint32_t volatile *)PINT1_EDGE_CLEAR) /* Pin Interrupt 1 Edge-sensitivity Clear Register */
  1847. #define bfin_read_PINT1_EDGE_CLEAR() bfin_read32(PINT1_EDGE_CLEAR)
  1848. #define bfin_write_PINT1_EDGE_CLEAR(val) bfin_write32(PINT1_EDGE_CLEAR, val)
  1849. #define pPINT1_INVERT_SET ((uint32_t volatile *)PINT1_INVERT_SET) /* Pin Interrupt 1 Inversion Set Register */
  1850. #define bfin_read_PINT1_INVERT_SET() bfin_read32(PINT1_INVERT_SET)
  1851. #define bfin_write_PINT1_INVERT_SET(val) bfin_write32(PINT1_INVERT_SET, val)
  1852. #define pPINT1_INVERT_CLEAR ((uint32_t volatile *)PINT1_INVERT_CLEAR) /* Pin Interrupt 1 Inversion Clear Register */
  1853. #define bfin_read_PINT1_INVERT_CLEAR() bfin_read32(PINT1_INVERT_CLEAR)
  1854. #define bfin_write_PINT1_INVERT_CLEAR(val) bfin_write32(PINT1_INVERT_CLEAR, val)
  1855. #define pPINT1_PINSTATE ((uint32_t volatile *)PINT1_PINSTATE) /* Pin Interrupt 1 Pin Status Register */
  1856. #define bfin_read_PINT1_PINSTATE() bfin_read32(PINT1_PINSTATE)
  1857. #define bfin_write_PINT1_PINSTATE(val) bfin_write32(PINT1_PINSTATE, val)
  1858. #define pPINT1_LATCH ((uint32_t volatile *)PINT1_LATCH) /* Pin Interrupt 1 Latch Register */
  1859. #define bfin_read_PINT1_LATCH() bfin_read32(PINT1_LATCH)
  1860. #define bfin_write_PINT1_LATCH(val) bfin_write32(PINT1_LATCH, val)
  1861. #define pPINT2_MASK_SET ((uint32_t volatile *)PINT2_MASK_SET) /* Pin Interrupt 2 Mask Set Register */
  1862. #define bfin_read_PINT2_MASK_SET() bfin_read32(PINT2_MASK_SET)
  1863. #define bfin_write_PINT2_MASK_SET(val) bfin_write32(PINT2_MASK_SET, val)
  1864. #define pPINT2_MASK_CLEAR ((uint32_t volatile *)PINT2_MASK_CLEAR) /* Pin Interrupt 2 Mask Clear Register */
  1865. #define bfin_read_PINT2_MASK_CLEAR() bfin_read32(PINT2_MASK_CLEAR)
  1866. #define bfin_write_PINT2_MASK_CLEAR(val) bfin_write32(PINT2_MASK_CLEAR, val)
  1867. #define pPINT2_IRQ ((uint32_t volatile *)PINT2_IRQ) /* Pin Interrupt 2 Interrupt Request Register */
  1868. #define bfin_read_PINT2_IRQ() bfin_read32(PINT2_IRQ)
  1869. #define bfin_write_PINT2_IRQ(val) bfin_write32(PINT2_IRQ, val)
  1870. #define pPINT2_ASSIGN ((uint32_t volatile *)PINT2_ASSIGN) /* Pin Interrupt 2 Port Assign Register */
  1871. #define bfin_read_PINT2_ASSIGN() bfin_read32(PINT2_ASSIGN)
  1872. #define bfin_write_PINT2_ASSIGN(val) bfin_write32(PINT2_ASSIGN, val)
  1873. #define pPINT2_EDGE_SET ((uint32_t volatile *)PINT2_EDGE_SET) /* Pin Interrupt 2 Edge-sensitivity Set Register */
  1874. #define bfin_read_PINT2_EDGE_SET() bfin_read32(PINT2_EDGE_SET)
  1875. #define bfin_write_PINT2_EDGE_SET(val) bfin_write32(PINT2_EDGE_SET, val)
  1876. #define pPINT2_EDGE_CLEAR ((uint32_t volatile *)PINT2_EDGE_CLEAR) /* Pin Interrupt 2 Edge-sensitivity Clear Register */
  1877. #define bfin_read_PINT2_EDGE_CLEAR() bfin_read32(PINT2_EDGE_CLEAR)
  1878. #define bfin_write_PINT2_EDGE_CLEAR(val) bfin_write32(PINT2_EDGE_CLEAR, val)
  1879. #define pPINT2_INVERT_SET ((uint32_t volatile *)PINT2_INVERT_SET) /* Pin Interrupt 2 Inversion Set Register */
  1880. #define bfin_read_PINT2_INVERT_SET() bfin_read32(PINT2_INVERT_SET)
  1881. #define bfin_write_PINT2_INVERT_SET(val) bfin_write32(PINT2_INVERT_SET, val)
  1882. #define pPINT2_INVERT_CLEAR ((uint32_t volatile *)PINT2_INVERT_CLEAR) /* Pin Interrupt 2 Inversion Clear Register */
  1883. #define bfin_read_PINT2_INVERT_CLEAR() bfin_read32(PINT2_INVERT_CLEAR)
  1884. #define bfin_write_PINT2_INVERT_CLEAR(val) bfin_write32(PINT2_INVERT_CLEAR, val)
  1885. #define pPINT2_PINSTATE ((uint32_t volatile *)PINT2_PINSTATE) /* Pin Interrupt 2 Pin Status Register */
  1886. #define bfin_read_PINT2_PINSTATE() bfin_read32(PINT2_PINSTATE)
  1887. #define bfin_write_PINT2_PINSTATE(val) bfin_write32(PINT2_PINSTATE, val)
  1888. #define pPINT2_LATCH ((uint32_t volatile *)PINT2_LATCH) /* Pin Interrupt 2 Latch Register */
  1889. #define bfin_read_PINT2_LATCH() bfin_read32(PINT2_LATCH)
  1890. #define bfin_write_PINT2_LATCH(val) bfin_write32(PINT2_LATCH, val)
  1891. #define pPINT3_MASK_SET ((uint32_t volatile *)PINT3_MASK_SET) /* Pin Interrupt 3 Mask Set Register */
  1892. #define bfin_read_PINT3_MASK_SET() bfin_read32(PINT3_MASK_SET)
  1893. #define bfin_write_PINT3_MASK_SET(val) bfin_write32(PINT3_MASK_SET, val)
  1894. #define pPINT3_MASK_CLEAR ((uint32_t volatile *)PINT3_MASK_CLEAR) /* Pin Interrupt 3 Mask Clear Register */
  1895. #define bfin_read_PINT3_MASK_CLEAR() bfin_read32(PINT3_MASK_CLEAR)
  1896. #define bfin_write_PINT3_MASK_CLEAR(val) bfin_write32(PINT3_MASK_CLEAR, val)
  1897. #define pPINT3_IRQ ((uint32_t volatile *)PINT3_IRQ) /* Pin Interrupt 3 Interrupt Request Register */
  1898. #define bfin_read_PINT3_IRQ() bfin_read32(PINT3_IRQ)
  1899. #define bfin_write_PINT3_IRQ(val) bfin_write32(PINT3_IRQ, val)
  1900. #define pPINT3_ASSIGN ((uint32_t volatile *)PINT3_ASSIGN) /* Pin Interrupt 3 Port Assign Register */
  1901. #define bfin_read_PINT3_ASSIGN() bfin_read32(PINT3_ASSIGN)
  1902. #define bfin_write_PINT3_ASSIGN(val) bfin_write32(PINT3_ASSIGN, val)
  1903. #define pPINT3_EDGE_SET ((uint32_t volatile *)PINT3_EDGE_SET) /* Pin Interrupt 3 Edge-sensitivity Set Register */
  1904. #define bfin_read_PINT3_EDGE_SET() bfin_read32(PINT3_EDGE_SET)
  1905. #define bfin_write_PINT3_EDGE_SET(val) bfin_write32(PINT3_EDGE_SET, val)
  1906. #define pPINT3_EDGE_CLEAR ((uint32_t volatile *)PINT3_EDGE_CLEAR) /* Pin Interrupt 3 Edge-sensitivity Clear Register */
  1907. #define bfin_read_PINT3_EDGE_CLEAR() bfin_read32(PINT3_EDGE_CLEAR)
  1908. #define bfin_write_PINT3_EDGE_CLEAR(val) bfin_write32(PINT3_EDGE_CLEAR, val)
  1909. #define pPINT3_INVERT_SET ((uint32_t volatile *)PINT3_INVERT_SET) /* Pin Interrupt 3 Inversion Set Register */
  1910. #define bfin_read_PINT3_INVERT_SET() bfin_read32(PINT3_INVERT_SET)
  1911. #define bfin_write_PINT3_INVERT_SET(val) bfin_write32(PINT3_INVERT_SET, val)
  1912. #define pPINT3_INVERT_CLEAR ((uint32_t volatile *)PINT3_INVERT_CLEAR) /* Pin Interrupt 3 Inversion Clear Register */
  1913. #define bfin_read_PINT3_INVERT_CLEAR() bfin_read32(PINT3_INVERT_CLEAR)
  1914. #define bfin_write_PINT3_INVERT_CLEAR(val) bfin_write32(PINT3_INVERT_CLEAR, val)
  1915. #define pPINT3_PINSTATE ((uint32_t volatile *)PINT3_PINSTATE) /* Pin Interrupt 3 Pin Status Register */
  1916. #define bfin_read_PINT3_PINSTATE() bfin_read32(PINT3_PINSTATE)
  1917. #define bfin_write_PINT3_PINSTATE(val) bfin_write32(PINT3_PINSTATE, val)
  1918. #define pPINT3_LATCH ((uint32_t volatile *)PINT3_LATCH) /* Pin Interrupt 3 Latch Register */
  1919. #define bfin_read_PINT3_LATCH() bfin_read32(PINT3_LATCH)
  1920. #define bfin_write_PINT3_LATCH(val) bfin_write32(PINT3_LATCH, val)
  1921. #define pTIMER0_CONFIG ((uint16_t volatile *)TIMER0_CONFIG) /* Timer 0 Configuration Register */
  1922. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  1923. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
  1924. #define pTIMER0_COUNTER ((uint32_t volatile *)TIMER0_COUNTER) /* Timer 0 Counter Register */
  1925. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  1926. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
  1927. #define pTIMER0_PERIOD ((uint32_t volatile *)TIMER0_PERIOD) /* Timer 0 Period Register */
  1928. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  1929. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
  1930. #define pTIMER0_WIDTH ((uint32_t volatile *)TIMER0_WIDTH) /* Timer 0 Width Register */
  1931. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  1932. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
  1933. #define pTIMER1_CONFIG ((uint16_t volatile *)TIMER1_CONFIG) /* Timer 1 Configuration Register */
  1934. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  1935. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
  1936. #define pTIMER1_COUNTER ((uint32_t volatile *)TIMER1_COUNTER) /* Timer 1 Counter Register */
  1937. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  1938. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
  1939. #define pTIMER1_PERIOD ((uint32_t volatile *)TIMER1_PERIOD) /* Timer 1 Period Register */
  1940. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  1941. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
  1942. #define pTIMER1_WIDTH ((uint32_t volatile *)TIMER1_WIDTH) /* Timer 1 Width Register */
  1943. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
  1944. #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
  1945. #define pTIMER2_CONFIG ((uint16_t volatile *)TIMER2_CONFIG) /* Timer 2 Configuration Register */
  1946. #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
  1947. #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
  1948. #define pTIMER2_COUNTER ((uint32_t volatile *)TIMER2_COUNTER) /* Timer 2 Counter Register */
  1949. #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
  1950. #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
  1951. #define pTIMER2_PERIOD ((uint32_t volatile *)TIMER2_PERIOD) /* Timer 2 Period Register */
  1952. #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
  1953. #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
  1954. #define pTIMER2_WIDTH ((uint32_t volatile *)TIMER2_WIDTH) /* Timer 2 Width Register */
  1955. #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
  1956. #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
  1957. #define pTIMER3_CONFIG ((uint16_t volatile *)TIMER3_CONFIG) /* Timer 3 Configuration Register */
  1958. #define bfin_read_TIMER3_CONFIG() bfin_read16(TIMER3_CONFIG)
  1959. #define bfin_write_TIMER3_CONFIG(val) bfin_write16(TIMER3_CONFIG, val)
  1960. #define pTIMER3_COUNTER ((uint32_t volatile *)TIMER3_COUNTER) /* Timer 3 Counter Register */
  1961. #define bfin_read_TIMER3_COUNTER() bfin_read32(TIMER3_COUNTER)
  1962. #define bfin_write_TIMER3_COUNTER(val) bfin_write32(TIMER3_COUNTER, val)
  1963. #define pTIMER3_PERIOD ((uint32_t volatile *)TIMER3_PERIOD) /* Timer 3 Period Register */
  1964. #define bfin_read_TIMER3_PERIOD() bfin_read32(TIMER3_PERIOD)
  1965. #define bfin_write_TIMER3_PERIOD(val) bfin_write32(TIMER3_PERIOD, val)
  1966. #define pTIMER3_WIDTH ((uint32_t volatile *)TIMER3_WIDTH) /* Timer 3 Width Register */
  1967. #define bfin_read_TIMER3_WIDTH() bfin_read32(TIMER3_WIDTH)
  1968. #define bfin_write_TIMER3_WIDTH(val) bfin_write32(TIMER3_WIDTH, val)
  1969. #define pTIMER4_CONFIG ((uint16_t volatile *)TIMER4_CONFIG) /* Timer 4 Configuration Register */
  1970. #define bfin_read_TIMER4_CONFIG() bfin_read16(TIMER4_CONFIG)
  1971. #define bfin_write_TIMER4_CONFIG(val) bfin_write16(TIMER4_CONFIG, val)
  1972. #define pTIMER4_COUNTER ((uint32_t volatile *)TIMER4_COUNTER) /* Timer 4 Counter Register */
  1973. #define bfin_read_TIMER4_COUNTER() bfin_read32(TIMER4_COUNTER)
  1974. #define bfin_write_TIMER4_COUNTER(val) bfin_write32(TIMER4_COUNTER, val)
  1975. #define pTIMER4_PERIOD ((uint32_t volatile *)TIMER4_PERIOD) /* Timer 4 Period Register */
  1976. #define bfin_read_TIMER4_PERIOD() bfin_read32(TIMER4_PERIOD)
  1977. #define bfin_write_TIMER4_PERIOD(val) bfin_write32(TIMER4_PERIOD, val)
  1978. #define pTIMER4_WIDTH ((uint32_t volatile *)TIMER4_WIDTH) /* Timer 4 Width Register */
  1979. #define bfin_read_TIMER4_WIDTH() bfin_read32(TIMER4_WIDTH)
  1980. #define bfin_write_TIMER4_WIDTH(val) bfin_write32(TIMER4_WIDTH, val)
  1981. #define pTIMER5_CONFIG ((uint16_t volatile *)TIMER5_CONFIG) /* Timer 5 Configuration Register */
  1982. #define bfin_read_TIMER5_CONFIG() bfin_read16(TIMER5_CONFIG)
  1983. #define bfin_write_TIMER5_CONFIG(val) bfin_write16(TIMER5_CONFIG, val)
  1984. #define pTIMER5_COUNTER ((uint32_t volatile *)TIMER5_COUNTER) /* Timer 5 Counter Register */
  1985. #define bfin_read_TIMER5_COUNTER() bfin_read32(TIMER5_COUNTER)
  1986. #define bfin_write_TIMER5_COUNTER(val) bfin_write32(TIMER5_COUNTER, val)
  1987. #define pTIMER5_PERIOD ((uint32_t volatile *)TIMER5_PERIOD) /* Timer 5 Period Register */
  1988. #define bfin_read_TIMER5_PERIOD() bfin_read32(TIMER5_PERIOD)
  1989. #define bfin_write_TIMER5_PERIOD(val) bfin_write32(TIMER5_PERIOD, val)
  1990. #define pTIMER5_WIDTH ((uint32_t volatile *)TIMER5_WIDTH) /* Timer 5 Width Register */
  1991. #define bfin_read_TIMER5_WIDTH() bfin_read32(TIMER5_WIDTH)
  1992. #define bfin_write_TIMER5_WIDTH(val) bfin_write32(TIMER5_WIDTH, val)
  1993. #define pTIMER6_CONFIG ((uint16_t volatile *)TIMER6_CONFIG) /* Timer 6 Configuration Register */
  1994. #define bfin_read_TIMER6_CONFIG() bfin_read16(TIMER6_CONFIG)
  1995. #define bfin_write_TIMER6_CONFIG(val) bfin_write16(TIMER6_CONFIG, val)
  1996. #define pTIMER6_COUNTER ((uint32_t volatile *)TIMER6_COUNTER) /* Timer 6 Counter Register */
  1997. #define bfin_read_TIMER6_COUNTER() bfin_read32(TIMER6_COUNTER)
  1998. #define bfin_write_TIMER6_COUNTER(val) bfin_write32(TIMER6_COUNTER, val)
  1999. #define pTIMER6_PERIOD ((uint32_t volatile *)TIMER6_PERIOD) /* Timer 6 Period Register */
  2000. #define bfin_read_TIMER6_PERIOD() bfin_read32(TIMER6_PERIOD)
  2001. #define bfin_write_TIMER6_PERIOD(val) bfin_write32(TIMER6_PERIOD, val)
  2002. #define pTIMER6_WIDTH ((uint32_t volatile *)TIMER6_WIDTH) /* Timer 6 Width Register */
  2003. #define bfin_read_TIMER6_WIDTH() bfin_read32(TIMER6_WIDTH)
  2004. #define bfin_write_TIMER6_WIDTH(val) bfin_write32(TIMER6_WIDTH, val)
  2005. #define pTIMER7_CONFIG ((uint16_t volatile *)TIMER7_CONFIG) /* Timer 7 Configuration Register */
  2006. #define bfin_read_TIMER7_CONFIG() bfin_read16(TIMER7_CONFIG)
  2007. #define bfin_write_TIMER7_CONFIG(val) bfin_write16(TIMER7_CONFIG, val)
  2008. #define pTIMER7_COUNTER ((uint32_t volatile *)TIMER7_COUNTER) /* Timer 7 Counter Register */
  2009. #define bfin_read_TIMER7_COUNTER() bfin_read32(TIMER7_COUNTER)
  2010. #define bfin_write_TIMER7_COUNTER(val) bfin_write32(TIMER7_COUNTER, val)
  2011. #define pTIMER7_PERIOD ((uint32_t volatile *)TIMER7_PERIOD) /* Timer 7 Period Register */
  2012. #define bfin_read_TIMER7_PERIOD() bfin_read32(TIMER7_PERIOD)
  2013. #define bfin_write_TIMER7_PERIOD(val) bfin_write32(TIMER7_PERIOD, val)
  2014. #define pTIMER7_WIDTH ((uint32_t volatile *)TIMER7_WIDTH) /* Timer 7 Width Register */
  2015. #define bfin_read_TIMER7_WIDTH() bfin_read32(TIMER7_WIDTH)
  2016. #define bfin_write_TIMER7_WIDTH(val) bfin_write32(TIMER7_WIDTH, val)
  2017. #define pTIMER8_CONFIG ((uint16_t volatile *)TIMER8_CONFIG) /* Timer 8 Configuration Register */
  2018. #define bfin_read_TIMER8_CONFIG() bfin_read16(TIMER8_CONFIG)
  2019. #define bfin_write_TIMER8_CONFIG(val) bfin_write16(TIMER8_CONFIG, val)
  2020. #define pTIMER8_COUNTER ((uint32_t volatile *)TIMER8_COUNTER) /* Timer 8 Counter Register */
  2021. #define bfin_read_TIMER8_COUNTER() bfin_read32(TIMER8_COUNTER)
  2022. #define bfin_write_TIMER8_COUNTER(val) bfin_write32(TIMER8_COUNTER, val)
  2023. #define pTIMER8_PERIOD ((uint32_t volatile *)TIMER8_PERIOD) /* Timer 8 Period Register */
  2024. #define bfin_read_TIMER8_PERIOD() bfin_read32(TIMER8_PERIOD)
  2025. #define bfin_write_TIMER8_PERIOD(val) bfin_write32(TIMER8_PERIOD, val)
  2026. #define pTIMER8_WIDTH ((uint32_t volatile *)TIMER8_WIDTH) /* Timer 8 Width Register */
  2027. #define bfin_read_TIMER8_WIDTH() bfin_read32(TIMER8_WIDTH)
  2028. #define bfin_write_TIMER8_WIDTH(val) bfin_write32(TIMER8_WIDTH, val)
  2029. #define pTIMER9_CONFIG ((uint16_t volatile *)TIMER9_CONFIG) /* Timer 9 Configuration Register */
  2030. #define bfin_read_TIMER9_CONFIG() bfin_read16(TIMER9_CONFIG)
  2031. #define bfin_write_TIMER9_CONFIG(val) bfin_write16(TIMER9_CONFIG, val)
  2032. #define pTIMER9_COUNTER ((uint32_t volatile *)TIMER9_COUNTER) /* Timer 9 Counter Register */
  2033. #define bfin_read_TIMER9_COUNTER() bfin_read32(TIMER9_COUNTER)
  2034. #define bfin_write_TIMER9_COUNTER(val) bfin_write32(TIMER9_COUNTER, val)
  2035. #define pTIMER9_PERIOD ((uint32_t volatile *)TIMER9_PERIOD) /* Timer 9 Period Register */
  2036. #define bfin_read_TIMER9_PERIOD() bfin_read32(TIMER9_PERIOD)
  2037. #define bfin_write_TIMER9_PERIOD(val) bfin_write32(TIMER9_PERIOD, val)
  2038. #define pTIMER9_WIDTH ((uint32_t volatile *)TIMER9_WIDTH) /* Timer 9 Width Register */
  2039. #define bfin_read_TIMER9_WIDTH() bfin_read32(TIMER9_WIDTH)
  2040. #define bfin_write_TIMER9_WIDTH(val) bfin_write32(TIMER9_WIDTH, val)
  2041. #define pTIMER10_CONFIG ((uint16_t volatile *)TIMER10_CONFIG) /* Timer 10 Configuration Register */
  2042. #define bfin_read_TIMER10_CONFIG() bfin_read16(TIMER10_CONFIG)
  2043. #define bfin_write_TIMER10_CONFIG(val) bfin_write16(TIMER10_CONFIG, val)
  2044. #define pTIMER10_COUNTER ((uint32_t volatile *)TIMER10_COUNTER) /* Timer 10 Counter Register */
  2045. #define bfin_read_TIMER10_COUNTER() bfin_read32(TIMER10_COUNTER)
  2046. #define bfin_write_TIMER10_COUNTER(val) bfin_write32(TIMER10_COUNTER, val)
  2047. #define pTIMER10_PERIOD ((uint32_t volatile *)TIMER10_PERIOD) /* Timer 10 Period Register */
  2048. #define bfin_read_TIMER10_PERIOD() bfin_read32(TIMER10_PERIOD)
  2049. #define bfin_write_TIMER10_PERIOD(val) bfin_write32(TIMER10_PERIOD, val)
  2050. #define pTIMER10_WIDTH ((uint32_t volatile *)TIMER10_WIDTH) /* Timer 10 Width Register */
  2051. #define bfin_read_TIMER10_WIDTH() bfin_read32(TIMER10_WIDTH)
  2052. #define bfin_write_TIMER10_WIDTH(val) bfin_write32(TIMER10_WIDTH, val)
  2053. #define pTIMER_ENABLE0 ((uint16_t volatile *)TIMER_ENABLE0) /* Timer Group of 8 Enable Register */
  2054. #define bfin_read_TIMER_ENABLE0() bfin_read16(TIMER_ENABLE0)
  2055. #define bfin_write_TIMER_ENABLE0(val) bfin_write16(TIMER_ENABLE0, val)
  2056. #define pTIMER_DISABLE0 ((uint16_t volatile *)TIMER_DISABLE0) /* Timer Group of 8 Disable Register */
  2057. #define bfin_read_TIMER_DISABLE0() bfin_read16(TIMER_DISABLE0)
  2058. #define bfin_write_TIMER_DISABLE0(val) bfin_write16(TIMER_DISABLE0, val)
  2059. #define pTIMER_STATUS0 ((uint32_t volatile *)TIMER_STATUS0) /* Timer Group of 8 Status Register */
  2060. #define bfin_read_TIMER_STATUS0() bfin_read32(TIMER_STATUS0)
  2061. #define bfin_write_TIMER_STATUS0(val) bfin_write32(TIMER_STATUS0, val)
  2062. #define pTIMER_ENABLE1 ((uint16_t volatile *)TIMER_ENABLE1) /* Timer Group of 3 Enable Register */
  2063. #define bfin_read_TIMER_ENABLE1() bfin_read16(TIMER_ENABLE1)
  2064. #define bfin_write_TIMER_ENABLE1(val) bfin_write16(TIMER_ENABLE1, val)
  2065. #define pTIMER_DISABLE1 ((uint16_t volatile *)TIMER_DISABLE1) /* Timer Group of 3 Disable Register */
  2066. #define bfin_read_TIMER_DISABLE1() bfin_read16(TIMER_DISABLE1)
  2067. #define bfin_write_TIMER_DISABLE1(val) bfin_write16(TIMER_DISABLE1, val)
  2068. #define pTIMER_STATUS1 ((uint32_t volatile *)TIMER_STATUS1) /* Timer Group of 3 Status Register */
  2069. #define bfin_read_TIMER_STATUS1() bfin_read32(TIMER_STATUS1)
  2070. #define bfin_write_TIMER_STATUS1(val) bfin_write32(TIMER_STATUS1, val)
  2071. #define pTCNTL ((uint32_t volatile *)TCNTL) /* Core Timer Control Register */
  2072. #define bfin_read_TCNTL() bfin_read32(TCNTL)
  2073. #define bfin_write_TCNTL(val) bfin_write32(TCNTL, val)
  2074. #define pTCOUNT ((uint32_t volatile *)TCOUNT) /* Core Timer Count Register */
  2075. #define bfin_read_TCOUNT() bfin_read32(TCOUNT)
  2076. #define bfin_write_TCOUNT(val) bfin_write32(TCOUNT, val)
  2077. #define pTPERIOD ((uint32_t volatile *)TPERIOD) /* Core Timer Period Register */
  2078. #define bfin_read_TPERIOD() bfin_read32(TPERIOD)
  2079. #define bfin_write_TPERIOD(val) bfin_write32(TPERIOD, val)
  2080. #define pTSCALE ((uint32_t volatile *)TSCALE) /* Core Timer Scale Register */
  2081. #define bfin_read_TSCALE() bfin_read32(TSCALE)
  2082. #define bfin_write_TSCALE(val) bfin_write32(TSCALE, val)
  2083. #define pWDOG_CTL ((uint16_t volatile *)WDOG_CTL) /* Watchdog Control Register */
  2084. #define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
  2085. #define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val)
  2086. #define pWDOG_CNT ((uint32_t volatile *)WDOG_CNT) /* Watchdog Count Register */
  2087. #define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
  2088. #define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val)
  2089. #define pWDOG_STAT ((uint32_t volatile *)WDOG_STAT) /* Watchdog Status Register */
  2090. #define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
  2091. #define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val)
  2092. #define pCNT_CONFIG ((uint16_t volatile *)CNT_CONFIG) /* Configuration Register */
  2093. #define bfin_read_CNT_CONFIG() bfin_read16(CNT_CONFIG)
  2094. #define bfin_write_CNT_CONFIG(val) bfin_write16(CNT_CONFIG, val)
  2095. #define pCNT_IMASK ((uint16_t volatile *)CNT_IMASK) /* Interrupt Mask Register */
  2096. #define bfin_read_CNT_IMASK() bfin_read16(CNT_IMASK)
  2097. #define bfin_write_CNT_IMASK(val) bfin_write16(CNT_IMASK, val)
  2098. #define pCNT_STATUS ((uint16_t volatile *)CNT_STATUS) /* Status Register */
  2099. #define bfin_read_CNT_STATUS() bfin_read16(CNT_STATUS)
  2100. #define bfin_write_CNT_STATUS(val) bfin_write16(CNT_STATUS, val)
  2101. #define pCNT_COMMAND ((uint16_t volatile *)CNT_COMMAND) /* Command Register */
  2102. #define bfin_read_CNT_COMMAND() bfin_read16(CNT_COMMAND)
  2103. #define bfin_write_CNT_COMMAND(val) bfin_write16(CNT_COMMAND, val)
  2104. #define pCNT_DEBOUNCE ((uint16_t volatile *)CNT_DEBOUNCE) /* Debounce Register */
  2105. #define bfin_read_CNT_DEBOUNCE() bfin_read16(CNT_DEBOUNCE)
  2106. #define bfin_write_CNT_DEBOUNCE(val) bfin_write16(CNT_DEBOUNCE, val)
  2107. #define pCNT_COUNTER ((uint32_t volatile *)CNT_COUNTER) /* Counter Register */
  2108. #define bfin_read_CNT_COUNTER() bfin_read32(CNT_COUNTER)
  2109. #define bfin_write_CNT_COUNTER(val) bfin_write32(CNT_COUNTER, val)
  2110. #define pCNT_MAX ((uint32_t volatile *)CNT_MAX) /* Maximal Count Register */
  2111. #define bfin_read_CNT_MAX() bfin_read32(CNT_MAX)
  2112. #define bfin_write_CNT_MAX(val) bfin_write32(CNT_MAX, val)
  2113. #define pCNT_MIN ((uint32_t volatile *)CNT_MIN) /* Minimal Count Register */
  2114. #define bfin_read_CNT_MIN() bfin_read32(CNT_MIN)
  2115. #define bfin_write_CNT_MIN(val) bfin_write32(CNT_MIN, val)
  2116. #define pRTC_STAT ((uint32_t volatile *)RTC_STAT) /* RTC Status Register */
  2117. #define bfin_read_RTC_STAT() bfin_read32(RTC_STAT)
  2118. #define bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT, val)
  2119. #define pRTC_ICTL ((uint16_t volatile *)RTC_ICTL) /* RTC Interrupt Control Register */
  2120. #define bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL)
  2121. #define bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL, val)
  2122. #define pRTC_ISTAT ((uint16_t volatile *)RTC_ISTAT) /* RTC Interrupt Status Register */
  2123. #define bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT)
  2124. #define bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT, val)
  2125. #define pRTC_SWCNT ((uint16_t volatile *)RTC_SWCNT) /* RTC Stopwatch Count Register */
  2126. #define bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT)
  2127. #define bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT, val)
  2128. #define pRTC_ALARM ((uint32_t volatile *)RTC_ALARM) /* RTC Alarm Register */
  2129. #define bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM)
  2130. #define bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM, val)
  2131. #define pRTC_PREN ((uint16_t volatile *)RTC_PREN) /* RTC Prescaler Enable Register */
  2132. #define bfin_read_RTC_PREN() bfin_read16(RTC_PREN)
  2133. #define bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN, val)
  2134. #define pOTP_CONTROL ((uint16_t volatile *)OTP_CONTROL) /* OTP/Fuse Control Register */
  2135. #define bfin_read_OTP_CONTROL() bfin_read16(OTP_CONTROL)
  2136. #define bfin_write_OTP_CONTROL(val) bfin_write16(OTP_CONTROL, val)
  2137. #define pOTP_BEN ((uint16_t volatile *)OTP_BEN) /* OTP/Fuse Byte Enable */
  2138. #define bfin_read_OTP_BEN() bfin_read16(OTP_BEN)
  2139. #define bfin_write_OTP_BEN(val) bfin_write16(OTP_BEN, val)
  2140. #define pOTP_STATUS ((uint16_t volatile *)OTP_STATUS) /* OTP/Fuse Status */
  2141. #define bfin_read_OTP_STATUS() bfin_read16(OTP_STATUS)
  2142. #define bfin_write_OTP_STATUS(val) bfin_write16(OTP_STATUS, val)
  2143. #define pOTP_TIMING ((uint32_t volatile *)OTP_TIMING) /* OTP/Fuse Access Timing */
  2144. #define bfin_read_OTP_TIMING() bfin_read32(OTP_TIMING)
  2145. #define bfin_write_OTP_TIMING(val) bfin_write32(OTP_TIMING, val)
  2146. #define pSECURE_SYSSWT ((uint32_t volatile *)SECURE_SYSSWT) /* Secure System Switches */
  2147. #define bfin_read_SECURE_SYSSWT() bfin_read32(SECURE_SYSSWT)
  2148. #define bfin_write_SECURE_SYSSWT(val) bfin_write32(SECURE_SYSSWT, val)
  2149. #define pSECURE_CONTROL ((uint16_t volatile *)SECURE_CONTROL) /* Secure Control */
  2150. #define bfin_read_SECURE_CONTROL() bfin_read16(SECURE_CONTROL)
  2151. #define bfin_write_SECURE_CONTROL(val) bfin_write16(SECURE_CONTROL, val)
  2152. #define pSECURE_STATUS ((uint16_t volatile *)SECURE_STATUS) /* Secure Status */
  2153. #define bfin_read_SECURE_STATUS() bfin_read16(SECURE_STATUS)
  2154. #define bfin_write_SECURE_STATUS(val) bfin_write16(SECURE_STATUS, val)
  2155. #define pOTP_DATA0 ((uint32_t volatile *)OTP_DATA0) /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  2156. #define bfin_read_OTP_DATA0() bfin_read32(OTP_DATA0)
  2157. #define bfin_write_OTP_DATA0(val) bfin_write32(OTP_DATA0, val)
  2158. #define pOTP_DATA1 ((uint32_t volatile *)OTP_DATA1) /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  2159. #define bfin_read_OTP_DATA1() bfin_read32(OTP_DATA1)
  2160. #define bfin_write_OTP_DATA1(val) bfin_write32(OTP_DATA1, val)
  2161. #define pOTP_DATA2 ((uint32_t volatile *)OTP_DATA2) /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  2162. #define bfin_read_OTP_DATA2() bfin_read32(OTP_DATA2)
  2163. #define bfin_write_OTP_DATA2(val) bfin_write32(OTP_DATA2, val)
  2164. #define pOTP_DATA3 ((uint32_t volatile *)OTP_DATA3) /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  2165. #define bfin_read_OTP_DATA3() bfin_read32(OTP_DATA3)
  2166. #define bfin_write_OTP_DATA3(val) bfin_write32(OTP_DATA3, val)
  2167. #define pPLL_CTL ((uint16_t volatile *)PLL_CTL) /* PLL Control Register */
  2168. #define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
  2169. #define bfin_write_PLL_CTL(val) bfin_write16(PLL_CTL, val)
  2170. #define pPLL_DIV ((uint16_t volatile *)PLL_DIV) /* PLL Divisor Register */
  2171. #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
  2172. #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val)
  2173. #define pVR_CTL ((uint16_t volatile *)VR_CTL) /* Voltage Regulator Control Register */
  2174. #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
  2175. #define bfin_write_VR_CTL(val) bfin_write16(VR_CTL, val)
  2176. #define pPLL_STAT ((uint16_t volatile *)PLL_STAT) /* PLL Status Register */
  2177. #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
  2178. #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val)
  2179. #define pPLL_LOCKCNT ((uint16_t volatile *)PLL_LOCKCNT) /* PLL Lock Count Register */
  2180. #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
  2181. #define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT, val)
  2182. #define pMXVR_CONFIG ((uint16_t volatile *)MXVR_CONFIG) /* MXVR Configuration Register */
  2183. #define bfin_read_MXVR_CONFIG() bfin_read16(MXVR_CONFIG)
  2184. #define bfin_write_MXVR_CONFIG(val) bfin_write16(MXVR_CONFIG, val)
  2185. #define pMXVR_STATE_0 ((uint32_t volatile *)MXVR_STATE_0) /* MXVR State Register 0 */
  2186. #define bfin_read_MXVR_STATE_0() bfin_read32(MXVR_STATE_0)
  2187. #define bfin_write_MXVR_STATE_0(val) bfin_write32(MXVR_STATE_0, val)
  2188. #define pMXVR_STATE_1 ((uint32_t volatile *)MXVR_STATE_1) /* MXVR State Register 1 */
  2189. #define bfin_read_MXVR_STATE_1() bfin_read32(MXVR_STATE_1)
  2190. #define bfin_write_MXVR_STATE_1(val) bfin_write32(MXVR_STATE_1, val)
  2191. #define pMXVR_INT_STAT_0 ((uint32_t volatile *)MXVR_INT_STAT_0) /* MXVR Interrupt Status Register 0 */
  2192. #define bfin_read_MXVR_INT_STAT_0() bfin_read32(MXVR_INT_STAT_0)
  2193. #define bfin_write_MXVR_INT_STAT_0(val) bfin_write32(MXVR_INT_STAT_0, val)
  2194. #define pMXVR_INT_STAT_1 ((uint32_t volatile *)MXVR_INT_STAT_1) /* MXVR Interrupt Status Register 1 */
  2195. #define bfin_read_MXVR_INT_STAT_1() bfin_read32(MXVR_INT_STAT_1)
  2196. #define bfin_write_MXVR_INT_STAT_1(val) bfin_write32(MXVR_INT_STAT_1, val)
  2197. #define pMXVR_INT_EN_0 ((uint32_t volatile *)MXVR_INT_EN_0) /* MXVR Interrupt Enable Register 0 */
  2198. #define bfin_read_MXVR_INT_EN_0() bfin_read32(MXVR_INT_EN_0)
  2199. #define bfin_write_MXVR_INT_EN_0(val) bfin_write32(MXVR_INT_EN_0, val)
  2200. #define pMXVR_INT_EN_1 ((uint32_t volatile *)MXVR_INT_EN_1) /* MXVR Interrupt Enable Register 1 */
  2201. #define bfin_read_MXVR_INT_EN_1() bfin_read32(MXVR_INT_EN_1)
  2202. #define bfin_write_MXVR_INT_EN_1(val) bfin_write32(MXVR_INT_EN_1, val)
  2203. #define pMXVR_POSITION ((uint16_t volatile *)MXVR_POSITION) /* MXVR Node Position Register */
  2204. #define bfin_read_MXVR_POSITION() bfin_read16(MXVR_POSITION)
  2205. #define bfin_write_MXVR_POSITION(val) bfin_write16(MXVR_POSITION, val)
  2206. #define pMXVR_MAX_POSITION ((uint16_t volatile *)MXVR_MAX_POSITION) /* MXVR Maximum Node Position Register */
  2207. #define bfin_read_MXVR_MAX_POSITION() bfin_read16(MXVR_MAX_POSITION)
  2208. #define bfin_write_MXVR_MAX_POSITION(val) bfin_write16(MXVR_MAX_POSITION, val)
  2209. #define pMXVR_DELAY ((uint16_t volatile *)MXVR_DELAY) /* MXVR Node Frame Delay Register */
  2210. #define bfin_read_MXVR_DELAY() bfin_read16(MXVR_DELAY)
  2211. #define bfin_write_MXVR_DELAY(val) bfin_write16(MXVR_DELAY, val)
  2212. #define pMXVR_MAX_DELAY ((uint16_t volatile *)MXVR_MAX_DELAY) /* MXVR Maximum Node Frame Delay Register */
  2213. #define bfin_read_MXVR_MAX_DELAY() bfin_read16(MXVR_MAX_DELAY)
  2214. #define bfin_write_MXVR_MAX_DELAY(val) bfin_write16(MXVR_MAX_DELAY, val)
  2215. #define pMXVR_LADDR ((uint32_t volatile *)MXVR_LADDR) /* MXVR Logical Address Register */
  2216. #define bfin_read_MXVR_LADDR() bfin_read32(MXVR_LADDR)
  2217. #define bfin_write_MXVR_LADDR(val) bfin_write32(MXVR_LADDR, val)
  2218. #define pMXVR_GADDR ((uint16_t volatile *)MXVR_GADDR) /* MXVR Group Address Register */
  2219. #define bfin_read_MXVR_GADDR() bfin_read16(MXVR_GADDR)
  2220. #define bfin_write_MXVR_GADDR(val) bfin_write16(MXVR_GADDR, val)
  2221. #define pMXVR_AADDR ((uint32_t volatile *)MXVR_AADDR) /* MXVR Alternate Address Register */
  2222. #define bfin_read_MXVR_AADDR() bfin_read32(MXVR_AADDR)
  2223. #define bfin_write_MXVR_AADDR(val) bfin_write32(MXVR_AADDR, val)
  2224. #define pMXVR_ALLOC_0 ((uint32_t volatile *)MXVR_ALLOC_0) /* MXVR Allocation Table Register 0 */
  2225. #define bfin_read_MXVR_ALLOC_0() bfin_read32(MXVR_ALLOC_0)
  2226. #define bfin_write_MXVR_ALLOC_0(val) bfin_write32(MXVR_ALLOC_0, val)
  2227. #define pMXVR_ALLOC_1 ((uint32_t volatile *)MXVR_ALLOC_1) /* MXVR Allocation Table Register 1 */
  2228. #define bfin_read_MXVR_ALLOC_1() bfin_read32(MXVR_ALLOC_1)
  2229. #define bfin_write_MXVR_ALLOC_1(val) bfin_write32(MXVR_ALLOC_1, val)
  2230. #define pMXVR_ALLOC_2 ((uint32_t volatile *)MXVR_ALLOC_2) /* MXVR Allocation Table Register 2 */
  2231. #define bfin_read_MXVR_ALLOC_2() bfin_read32(MXVR_ALLOC_2)
  2232. #define bfin_write_MXVR_ALLOC_2(val) bfin_write32(MXVR_ALLOC_2, val)
  2233. #define pMXVR_ALLOC_3 ((uint32_t volatile *)MXVR_ALLOC_3) /* MXVR Allocation Table Register 3 */
  2234. #define bfin_read_MXVR_ALLOC_3() bfin_read32(MXVR_ALLOC_3)
  2235. #define bfin_write_MXVR_ALLOC_3(val) bfin_write32(MXVR_ALLOC_3, val)
  2236. #define pMXVR_ALLOC_4 ((uint32_t volatile *)MXVR_ALLOC_4) /* MXVR Allocation Table Register 4 */
  2237. #define bfin_read_MXVR_ALLOC_4() bfin_read32(MXVR_ALLOC_4)
  2238. #define bfin_write_MXVR_ALLOC_4(val) bfin_write32(MXVR_ALLOC_4, val)
  2239. #define pMXVR_ALLOC_5 ((uint32_t volatile *)MXVR_ALLOC_5) /* MXVR Allocation Table Register 5 */
  2240. #define bfin_read_MXVR_ALLOC_5() bfin_read32(MXVR_ALLOC_5)
  2241. #define bfin_write_MXVR_ALLOC_5(val) bfin_write32(MXVR_ALLOC_5, val)
  2242. #define pMXVR_ALLOC_6 ((uint32_t volatile *)MXVR_ALLOC_6) /* MXVR Allocation Table Register 6 */
  2243. #define bfin_read_MXVR_ALLOC_6() bfin_read32(MXVR_ALLOC_6)
  2244. #define bfin_write_MXVR_ALLOC_6(val) bfin_write32(MXVR_ALLOC_6, val)
  2245. #define pMXVR_ALLOC_7 ((uint32_t volatile *)MXVR_ALLOC_7) /* MXVR Allocation Table Register 7 */
  2246. #define bfin_read_MXVR_ALLOC_7() bfin_read32(MXVR_ALLOC_7)
  2247. #define bfin_write_MXVR_ALLOC_7(val) bfin_write32(MXVR_ALLOC_7, val)
  2248. #define pMXVR_ALLOC_8 ((uint32_t volatile *)MXVR_ALLOC_8) /* MXVR Allocation Table Register 8 */
  2249. #define bfin_read_MXVR_ALLOC_8() bfin_read32(MXVR_ALLOC_8)
  2250. #define bfin_write_MXVR_ALLOC_8(val) bfin_write32(MXVR_ALLOC_8, val)
  2251. #define pMXVR_ALLOC_9 ((uint32_t volatile *)MXVR_ALLOC_9) /* MXVR Allocation Table Register 9 */
  2252. #define bfin_read_MXVR_ALLOC_9() bfin_read32(MXVR_ALLOC_9)
  2253. #define bfin_write_MXVR_ALLOC_9(val) bfin_write32(MXVR_ALLOC_9, val)
  2254. #define pMXVR_ALLOC_10 ((uint32_t volatile *)MXVR_ALLOC_10) /* MXVR Allocation Table Register 10 */
  2255. #define bfin_read_MXVR_ALLOC_10() bfin_read32(MXVR_ALLOC_10)
  2256. #define bfin_write_MXVR_ALLOC_10(val) bfin_write32(MXVR_ALLOC_10, val)
  2257. #define pMXVR_ALLOC_11 ((uint32_t volatile *)MXVR_ALLOC_11) /* MXVR Allocation Table Register 11 */
  2258. #define bfin_read_MXVR_ALLOC_11() bfin_read32(MXVR_ALLOC_11)
  2259. #define bfin_write_MXVR_ALLOC_11(val) bfin_write32(MXVR_ALLOC_11, val)
  2260. #define pMXVR_ALLOC_12 ((uint32_t volatile *)MXVR_ALLOC_12) /* MXVR Allocation Table Register 12 */
  2261. #define bfin_read_MXVR_ALLOC_12() bfin_read32(MXVR_ALLOC_12)
  2262. #define bfin_write_MXVR_ALLOC_12(val) bfin_write32(MXVR_ALLOC_12, val)
  2263. #define pMXVR_ALLOC_13 ((uint32_t volatile *)MXVR_ALLOC_13) /* MXVR Allocation Table Register 13 */
  2264. #define bfin_read_MXVR_ALLOC_13() bfin_read32(MXVR_ALLOC_13)
  2265. #define bfin_write_MXVR_ALLOC_13(val) bfin_write32(MXVR_ALLOC_13, val)
  2266. #define pMXVR_ALLOC_14 ((uint32_t volatile *)MXVR_ALLOC_14) /* MXVR Allocation Table Register 14 */
  2267. #define bfin_read_MXVR_ALLOC_14() bfin_read32(MXVR_ALLOC_14)
  2268. #define bfin_write_MXVR_ALLOC_14(val) bfin_write32(MXVR_ALLOC_14, val)
  2269. #define pMXVR_SYNC_LCHAN_0 ((uint32_t volatile *)MXVR_SYNC_LCHAN_0) /* MXVR Sync Data Logical Channel Assign Register 0 */
  2270. #define bfin_read_MXVR_SYNC_LCHAN_0() bfin_read32(MXVR_SYNC_LCHAN_0)
  2271. #define bfin_write_MXVR_SYNC_LCHAN_0(val) bfin_write32(MXVR_SYNC_LCHAN_0, val)
  2272. #define pMXVR_SYNC_LCHAN_1 ((uint32_t volatile *)MXVR_SYNC_LCHAN_1) /* MXVR Sync Data Logical Channel Assign Register 1 */
  2273. #define bfin_read_MXVR_SYNC_LCHAN_1() bfin_read32(MXVR_SYNC_LCHAN_1)
  2274. #define bfin_write_MXVR_SYNC_LCHAN_1(val) bfin_write32(MXVR_SYNC_LCHAN_1, val)
  2275. #define pMXVR_SYNC_LCHAN_2 ((uint32_t volatile *)MXVR_SYNC_LCHAN_2) /* MXVR Sync Data Logical Channel Assign Register 2 */
  2276. #define bfin_read_MXVR_SYNC_LCHAN_2() bfin_read32(MXVR_SYNC_LCHAN_2)
  2277. #define bfin_write_MXVR_SYNC_LCHAN_2(val) bfin_write32(MXVR_SYNC_LCHAN_2, val)
  2278. #define pMXVR_SYNC_LCHAN_3 ((uint32_t volatile *)MXVR_SYNC_LCHAN_3) /* MXVR Sync Data Logical Channel Assign Register 3 */
  2279. #define bfin_read_MXVR_SYNC_LCHAN_3() bfin_read32(MXVR_SYNC_LCHAN_3)
  2280. #define bfin_write_MXVR_SYNC_LCHAN_3(val) bfin_write32(MXVR_SYNC_LCHAN_3, val)
  2281. #define pMXVR_SYNC_LCHAN_4 ((uint32_t volatile *)MXVR_SYNC_LCHAN_4) /* MXVR Sync Data Logical Channel Assign Register 4 */
  2282. #define bfin_read_MXVR_SYNC_LCHAN_4() bfin_read32(MXVR_SYNC_LCHAN_4)
  2283. #define bfin_write_MXVR_SYNC_LCHAN_4(val) bfin_write32(MXVR_SYNC_LCHAN_4, val)
  2284. #define pMXVR_SYNC_LCHAN_5 ((uint32_t volatile *)MXVR_SYNC_LCHAN_5) /* MXVR Sync Data Logical Channel Assign Register 5 */
  2285. #define bfin_read_MXVR_SYNC_LCHAN_5() bfin_read32(MXVR_SYNC_LCHAN_5)
  2286. #define bfin_write_MXVR_SYNC_LCHAN_5(val) bfin_write32(MXVR_SYNC_LCHAN_5, val)
  2287. #define pMXVR_SYNC_LCHAN_6 ((uint32_t volatile *)MXVR_SYNC_LCHAN_6) /* MXVR Sync Data Logical Channel Assign Register 6 */
  2288. #define bfin_read_MXVR_SYNC_LCHAN_6() bfin_read32(MXVR_SYNC_LCHAN_6)
  2289. #define bfin_write_MXVR_SYNC_LCHAN_6(val) bfin_write32(MXVR_SYNC_LCHAN_6, val)
  2290. #define pMXVR_SYNC_LCHAN_7 ((uint32_t volatile *)MXVR_SYNC_LCHAN_7) /* MXVR Sync Data Logical Channel Assign Register 7 */
  2291. #define bfin_read_MXVR_SYNC_LCHAN_7() bfin_read32(MXVR_SYNC_LCHAN_7)
  2292. #define bfin_write_MXVR_SYNC_LCHAN_7(val) bfin_write32(MXVR_SYNC_LCHAN_7, val)
  2293. #define pMXVR_DMA0_CONFIG ((uint32_t volatile *)MXVR_DMA0_CONFIG) /* MXVR Sync Data DMA0 Config Register */
  2294. #define bfin_read_MXVR_DMA0_CONFIG() bfin_read32(MXVR_DMA0_CONFIG)
  2295. #define bfin_write_MXVR_DMA0_CONFIG(val) bfin_write32(MXVR_DMA0_CONFIG, val)
  2296. #define pMXVR_DMA0_START_ADDR ((void * volatile *)MXVR_DMA0_START_ADDR) /* MXVR Sync Data DMA0 Start Address */
  2297. #define bfin_read_MXVR_DMA0_START_ADDR() bfin_readPTR(MXVR_DMA0_START_ADDR)
  2298. #define bfin_write_MXVR_DMA0_START_ADDR(val) bfin_writePTR(MXVR_DMA0_START_ADDR, val)
  2299. #define pMXVR_DMA0_COUNT ((uint16_t volatile *)MXVR_DMA0_COUNT) /* MXVR Sync Data DMA0 Loop Count Register */
  2300. #define bfin_read_MXVR_DMA0_COUNT() bfin_read16(MXVR_DMA0_COUNT)
  2301. #define bfin_write_MXVR_DMA0_COUNT(val) bfin_write16(MXVR_DMA0_COUNT, val)
  2302. #define pMXVR_DMA0_CURR_ADDR ((void * volatile *)MXVR_DMA0_CURR_ADDR) /* MXVR Sync Data DMA0 Current Address */
  2303. #define bfin_read_MXVR_DMA0_CURR_ADDR() bfin_readPTR(MXVR_DMA0_CURR_ADDR)
  2304. #define bfin_write_MXVR_DMA0_CURR_ADDR(val) bfin_writePTR(MXVR_DMA0_CURR_ADDR, val)
  2305. #define pMXVR_DMA0_CURR_COUNT ((uint16_t volatile *)MXVR_DMA0_CURR_COUNT) /* MXVR Sync Data DMA0 Current Loop Count */
  2306. #define bfin_read_MXVR_DMA0_CURR_COUNT() bfin_read16(MXVR_DMA0_CURR_COUNT)
  2307. #define bfin_write_MXVR_DMA0_CURR_COUNT(val) bfin_write16(MXVR_DMA0_CURR_COUNT, val)
  2308. #define pMXVR_DMA1_CONFIG ((uint32_t volatile *)MXVR_DMA1_CONFIG) /* MXVR Sync Data DMA1 Config Register */
  2309. #define bfin_read_MXVR_DMA1_CONFIG() bfin_read32(MXVR_DMA1_CONFIG)
  2310. #define bfin_write_MXVR_DMA1_CONFIG(val) bfin_write32(MXVR_DMA1_CONFIG, val)
  2311. #define pMXVR_DMA1_START_ADDR ((void * volatile *)MXVR_DMA1_START_ADDR) /* MXVR Sync Data DMA1 Start Address */
  2312. #define bfin_read_MXVR_DMA1_START_ADDR() bfin_readPTR(MXVR_DMA1_START_ADDR)
  2313. #define bfin_write_MXVR_DMA1_START_ADDR(val) bfin_writePTR(MXVR_DMA1_START_ADDR, val)
  2314. #define pMXVR_DMA1_COUNT ((uint16_t volatile *)MXVR_DMA1_COUNT) /* MXVR Sync Data DMA1 Loop Count Register */
  2315. #define bfin_read_MXVR_DMA1_COUNT() bfin_read16(MXVR_DMA1_COUNT)
  2316. #define bfin_write_MXVR_DMA1_COUNT(val) bfin_write16(MXVR_DMA1_COUNT, val)
  2317. #define pMXVR_DMA1_CURR_ADDR ((void * volatile *)MXVR_DMA1_CURR_ADDR) /* MXVR Sync Data DMA1 Current Address */
  2318. #define bfin_read_MXVR_DMA1_CURR_ADDR() bfin_readPTR(MXVR_DMA1_CURR_ADDR)
  2319. #define bfin_write_MXVR_DMA1_CURR_ADDR(val) bfin_writePTR(MXVR_DMA1_CURR_ADDR, val)
  2320. #define pMXVR_DMA1_CURR_COUNT ((uint16_t volatile *)MXVR_DMA1_CURR_COUNT) /* MXVR Sync Data DMA1 Current Loop Count */
  2321. #define bfin_read_MXVR_DMA1_CURR_COUNT() bfin_read16(MXVR_DMA1_CURR_COUNT)
  2322. #define bfin_write_MXVR_DMA1_CURR_COUNT(val) bfin_write16(MXVR_DMA1_CURR_COUNT, val)
  2323. #define pMXVR_DMA2_CONFIG ((uint32_t volatile *)MXVR_DMA2_CONFIG) /* MXVR Sync Data DMA2 Config Register */
  2324. #define bfin_read_MXVR_DMA2_CONFIG() bfin_read32(MXVR_DMA2_CONFIG)
  2325. #define bfin_write_MXVR_DMA2_CONFIG(val) bfin_write32(MXVR_DMA2_CONFIG, val)
  2326. #define pMXVR_DMA2_START_ADDR ((void * volatile *)MXVR_DMA2_START_ADDR) /* MXVR Sync Data DMA2 Start Address */
  2327. #define bfin_read_MXVR_DMA2_START_ADDR() bfin_readPTR(MXVR_DMA2_START_ADDR)
  2328. #define bfin_write_MXVR_DMA2_START_ADDR(val) bfin_writePTR(MXVR_DMA2_START_ADDR, val)
  2329. #define pMXVR_DMA2_COUNT ((uint16_t volatile *)MXVR_DMA2_COUNT) /* MXVR Sync Data DMA2 Loop Count Register */
  2330. #define bfin_read_MXVR_DMA2_COUNT() bfin_read16(MXVR_DMA2_COUNT)
  2331. #define bfin_write_MXVR_DMA2_COUNT(val) bfin_write16(MXVR_DMA2_COUNT, val)
  2332. #define pMXVR_DMA2_CURR_ADDR ((void * volatile *)MXVR_DMA2_CURR_ADDR) /* MXVR Sync Data DMA2 Current Address */
  2333. #define bfin_read_MXVR_DMA2_CURR_ADDR() bfin_readPTR(MXVR_DMA2_CURR_ADDR)
  2334. #define bfin_write_MXVR_DMA2_CURR_ADDR(val) bfin_writePTR(MXVR_DMA2_CURR_ADDR, val)
  2335. #define pMXVR_DMA2_CURR_COUNT ((uint16_t volatile *)MXVR_DMA2_CURR_COUNT) /* MXVR Sync Data DMA2 Current Loop Count */
  2336. #define bfin_read_MXVR_DMA2_CURR_COUNT() bfin_read16(MXVR_DMA2_CURR_COUNT)
  2337. #define bfin_write_MXVR_DMA2_CURR_COUNT(val) bfin_write16(MXVR_DMA2_CURR_COUNT, val)
  2338. #define pMXVR_DMA3_CONFIG ((uint32_t volatile *)MXVR_DMA3_CONFIG) /* MXVR Sync Data DMA3 Config Register */
  2339. #define bfin_read_MXVR_DMA3_CONFIG() bfin_read32(MXVR_DMA3_CONFIG)
  2340. #define bfin_write_MXVR_DMA3_CONFIG(val) bfin_write32(MXVR_DMA3_CONFIG, val)
  2341. #define pMXVR_DMA3_START_ADDR ((void * volatile *)MXVR_DMA3_START_ADDR) /* MXVR Sync Data DMA3 Start Address */
  2342. #define bfin_read_MXVR_DMA3_START_ADDR() bfin_readPTR(MXVR_DMA3_START_ADDR)
  2343. #define bfin_write_MXVR_DMA3_START_ADDR(val) bfin_writePTR(MXVR_DMA3_START_ADDR, val)
  2344. #define pMXVR_DMA3_COUNT ((uint16_t volatile *)MXVR_DMA3_COUNT) /* MXVR Sync Data DMA3 Loop Count Register */
  2345. #define bfin_read_MXVR_DMA3_COUNT() bfin_read16(MXVR_DMA3_COUNT)
  2346. #define bfin_write_MXVR_DMA3_COUNT(val) bfin_write16(MXVR_DMA3_COUNT, val)
  2347. #define pMXVR_DMA3_CURR_ADDR ((void * volatile *)MXVR_DMA3_CURR_ADDR) /* MXVR Sync Data DMA3 Current Address */
  2348. #define bfin_read_MXVR_DMA3_CURR_ADDR() bfin_readPTR(MXVR_DMA3_CURR_ADDR)
  2349. #define bfin_write_MXVR_DMA3_CURR_ADDR(val) bfin_writePTR(MXVR_DMA3_CURR_ADDR, val)
  2350. #define pMXVR_DMA3_CURR_COUNT ((uint16_t volatile *)MXVR_DMA3_CURR_COUNT) /* MXVR Sync Data DMA3 Current Loop Count */
  2351. #define bfin_read_MXVR_DMA3_CURR_COUNT() bfin_read16(MXVR_DMA3_CURR_COUNT)
  2352. #define bfin_write_MXVR_DMA3_CURR_COUNT(val) bfin_write16(MXVR_DMA3_CURR_COUNT, val)
  2353. #define pMXVR_DMA4_CONFIG ((uint32_t volatile *)MXVR_DMA4_CONFIG) /* MXVR Sync Data DMA4 Config Register */
  2354. #define bfin_read_MXVR_DMA4_CONFIG() bfin_read32(MXVR_DMA4_CONFIG)
  2355. #define bfin_write_MXVR_DMA4_CONFIG(val) bfin_write32(MXVR_DMA4_CONFIG, val)
  2356. #define pMXVR_DMA4_START_ADDR ((void * volatile *)MXVR_DMA4_START_ADDR) /* MXVR Sync Data DMA4 Start Address */
  2357. #define bfin_read_MXVR_DMA4_START_ADDR() bfin_readPTR(MXVR_DMA4_START_ADDR)
  2358. #define bfin_write_MXVR_DMA4_START_ADDR(val) bfin_writePTR(MXVR_DMA4_START_ADDR, val)
  2359. #define pMXVR_DMA4_COUNT ((uint16_t volatile *)MXVR_DMA4_COUNT) /* MXVR Sync Data DMA4 Loop Count Register */
  2360. #define bfin_read_MXVR_DMA4_COUNT() bfin_read16(MXVR_DMA4_COUNT)
  2361. #define bfin_write_MXVR_DMA4_COUNT(val) bfin_write16(MXVR_DMA4_COUNT, val)
  2362. #define pMXVR_DMA4_CURR_ADDR ((void * volatile *)MXVR_DMA4_CURR_ADDR) /* MXVR Sync Data DMA4 Current Address */
  2363. #define bfin_read_MXVR_DMA4_CURR_ADDR() bfin_readPTR(MXVR_DMA4_CURR_ADDR)
  2364. #define bfin_write_MXVR_DMA4_CURR_ADDR(val) bfin_writePTR(MXVR_DMA4_CURR_ADDR, val)
  2365. #define pMXVR_DMA4_CURR_COUNT ((uint16_t volatile *)MXVR_DMA4_CURR_COUNT) /* MXVR Sync Data DMA4 Current Loop Count */
  2366. #define bfin_read_MXVR_DMA4_CURR_COUNT() bfin_read16(MXVR_DMA4_CURR_COUNT)
  2367. #define bfin_write_MXVR_DMA4_CURR_COUNT(val) bfin_write16(MXVR_DMA4_CURR_COUNT, val)
  2368. #define pMXVR_DMA5_CONFIG ((uint32_t volatile *)MXVR_DMA5_CONFIG) /* MXVR Sync Data DMA5 Config Register */
  2369. #define bfin_read_MXVR_DMA5_CONFIG() bfin_read32(MXVR_DMA5_CONFIG)
  2370. #define bfin_write_MXVR_DMA5_CONFIG(val) bfin_write32(MXVR_DMA5_CONFIG, val)
  2371. #define pMXVR_DMA5_START_ADDR ((void * volatile *)MXVR_DMA5_START_ADDR) /* MXVR Sync Data DMA5 Start Address */
  2372. #define bfin_read_MXVR_DMA5_START_ADDR() bfin_readPTR(MXVR_DMA5_START_ADDR)
  2373. #define bfin_write_MXVR_DMA5_START_ADDR(val) bfin_writePTR(MXVR_DMA5_START_ADDR, val)
  2374. #define pMXVR_DMA5_COUNT ((uint16_t volatile *)MXVR_DMA5_COUNT) /* MXVR Sync Data DMA5 Loop Count Register */
  2375. #define bfin_read_MXVR_DMA5_COUNT() bfin_read16(MXVR_DMA5_COUNT)
  2376. #define bfin_write_MXVR_DMA5_COUNT(val) bfin_write16(MXVR_DMA5_COUNT, val)
  2377. #define pMXVR_DMA5_CURR_ADDR ((void * volatile *)MXVR_DMA5_CURR_ADDR) /* MXVR Sync Data DMA5 Current Address */
  2378. #define bfin_read_MXVR_DMA5_CURR_ADDR() bfin_readPTR(MXVR_DMA5_CURR_ADDR)
  2379. #define bfin_write_MXVR_DMA5_CURR_ADDR(val) bfin_writePTR(MXVR_DMA5_CURR_ADDR, val)
  2380. #define pMXVR_DMA5_CURR_COUNT ((uint16_t volatile *)MXVR_DMA5_CURR_COUNT) /* MXVR Sync Data DMA5 Current Loop Count */
  2381. #define bfin_read_MXVR_DMA5_CURR_COUNT() bfin_read16(MXVR_DMA5_CURR_COUNT)
  2382. #define bfin_write_MXVR_DMA5_CURR_COUNT(val) bfin_write16(MXVR_DMA5_CURR_COUNT, val)
  2383. #define pMXVR_DMA6_CONFIG ((uint32_t volatile *)MXVR_DMA6_CONFIG) /* MXVR Sync Data DMA6 Config Register */
  2384. #define bfin_read_MXVR_DMA6_CONFIG() bfin_read32(MXVR_DMA6_CONFIG)
  2385. #define bfin_write_MXVR_DMA6_CONFIG(val) bfin_write32(MXVR_DMA6_CONFIG, val)
  2386. #define pMXVR_DMA6_START_ADDR ((void * volatile *)MXVR_DMA6_START_ADDR) /* MXVR Sync Data DMA6 Start Address */
  2387. #define bfin_read_MXVR_DMA6_START_ADDR() bfin_readPTR(MXVR_DMA6_START_ADDR)
  2388. #define bfin_write_MXVR_DMA6_START_ADDR(val) bfin_writePTR(MXVR_DMA6_START_ADDR, val)
  2389. #define pMXVR_DMA6_COUNT ((uint16_t volatile *)MXVR_DMA6_COUNT) /* MXVR Sync Data DMA6 Loop Count Register */
  2390. #define bfin_read_MXVR_DMA6_COUNT() bfin_read16(MXVR_DMA6_COUNT)
  2391. #define bfin_write_MXVR_DMA6_COUNT(val) bfin_write16(MXVR_DMA6_COUNT, val)
  2392. #define pMXVR_DMA6_CURR_ADDR ((void * volatile *)MXVR_DMA6_CURR_ADDR) /* MXVR Sync Data DMA6 Current Address */
  2393. #define bfin_read_MXVR_DMA6_CURR_ADDR() bfin_readPTR(MXVR_DMA6_CURR_ADDR)
  2394. #define bfin_write_MXVR_DMA6_CURR_ADDR(val) bfin_writePTR(MXVR_DMA6_CURR_ADDR, val)
  2395. #define pMXVR_DMA6_CURR_COUNT ((uint16_t volatile *)MXVR_DMA6_CURR_COUNT) /* MXVR Sync Data DMA6 Current Loop Count */
  2396. #define bfin_read_MXVR_DMA6_CURR_COUNT() bfin_read16(MXVR_DMA6_CURR_COUNT)
  2397. #define bfin_write_MXVR_DMA6_CURR_COUNT(val) bfin_write16(MXVR_DMA6_CURR_COUNT, val)
  2398. #define pMXVR_DMA7_CONFIG ((uint32_t volatile *)MXVR_DMA7_CONFIG) /* MXVR Sync Data DMA7 Config Register */
  2399. #define bfin_read_MXVR_DMA7_CONFIG() bfin_read32(MXVR_DMA7_CONFIG)
  2400. #define bfin_write_MXVR_DMA7_CONFIG(val) bfin_write32(MXVR_DMA7_CONFIG, val)
  2401. #define pMXVR_DMA7_START_ADDR ((void * volatile *)MXVR_DMA7_START_ADDR) /* MXVR Sync Data DMA7 Start Address */
  2402. #define bfin_read_MXVR_DMA7_START_ADDR() bfin_readPTR(MXVR_DMA7_START_ADDR)
  2403. #define bfin_write_MXVR_DMA7_START_ADDR(val) bfin_writePTR(MXVR_DMA7_START_ADDR, val)
  2404. #define pMXVR_DMA7_COUNT ((uint16_t volatile *)MXVR_DMA7_COUNT) /* MXVR Sync Data DMA7 Loop Count Register */
  2405. #define bfin_read_MXVR_DMA7_COUNT() bfin_read16(MXVR_DMA7_COUNT)
  2406. #define bfin_write_MXVR_DMA7_COUNT(val) bfin_write16(MXVR_DMA7_COUNT, val)
  2407. #define pMXVR_DMA7_CURR_ADDR ((void * volatile *)MXVR_DMA7_CURR_ADDR) /* MXVR Sync Data DMA7 Current Address */
  2408. #define bfin_read_MXVR_DMA7_CURR_ADDR() bfin_readPTR(MXVR_DMA7_CURR_ADDR)
  2409. #define bfin_write_MXVR_DMA7_CURR_ADDR(val) bfin_writePTR(MXVR_DMA7_CURR_ADDR, val)
  2410. #define pMXVR_DMA7_CURR_COUNT ((uint16_t volatile *)MXVR_DMA7_CURR_COUNT) /* MXVR Sync Data DMA7 Current Loop Count */
  2411. #define bfin_read_MXVR_DMA7_CURR_COUNT() bfin_read16(MXVR_DMA7_CURR_COUNT)
  2412. #define bfin_write_MXVR_DMA7_CURR_COUNT(val) bfin_write16(MXVR_DMA7_CURR_COUNT, val)
  2413. #define pMXVR_AP_CTL ((uint16_t volatile *)MXVR_AP_CTL) /* MXVR Async Packet Control Register */
  2414. #define bfin_read_MXVR_AP_CTL() bfin_read16(MXVR_AP_CTL)
  2415. #define bfin_write_MXVR_AP_CTL(val) bfin_write16(MXVR_AP_CTL, val)
  2416. #define pMXVR_APRB_START_ADDR ((void * volatile *)MXVR_APRB_START_ADDR) /* MXVR Async Packet RX Buffer Start Addr Register */
  2417. #define bfin_read_MXVR_APRB_START_ADDR() bfin_readPTR(MXVR_APRB_START_ADDR)
  2418. #define bfin_write_MXVR_APRB_START_ADDR(val) bfin_writePTR(MXVR_APRB_START_ADDR, val)
  2419. #define pMXVR_APRB_CURR_ADDR ((void * volatile *)MXVR_APRB_CURR_ADDR) /* MXVR Async Packet RX Buffer Current Addr Register */
  2420. #define bfin_read_MXVR_APRB_CURR_ADDR() bfin_readPTR(MXVR_APRB_CURR_ADDR)
  2421. #define bfin_write_MXVR_APRB_CURR_ADDR(val) bfin_writePTR(MXVR_APRB_CURR_ADDR, val)
  2422. #define pMXVR_APTB_START_ADDR ((void * volatile *)MXVR_APTB_START_ADDR) /* MXVR Async Packet TX Buffer Start Addr Register */
  2423. #define bfin_read_MXVR_APTB_START_ADDR() bfin_readPTR(MXVR_APTB_START_ADDR)
  2424. #define bfin_write_MXVR_APTB_START_ADDR(val) bfin_writePTR(MXVR_APTB_START_ADDR, val)
  2425. #define pMXVR_APTB_CURR_ADDR ((void * volatile *)MXVR_APTB_CURR_ADDR) /* MXVR Async Packet TX Buffer Current Addr Register */
  2426. #define bfin_read_MXVR_APTB_CURR_ADDR() bfin_readPTR(MXVR_APTB_CURR_ADDR)
  2427. #define bfin_write_MXVR_APTB_CURR_ADDR(val) bfin_writePTR(MXVR_APTB_CURR_ADDR, val)
  2428. #define pMXVR_CM_CTL ((uint32_t volatile *)MXVR_CM_CTL) /* MXVR Control Message Control Register */
  2429. #define bfin_read_MXVR_CM_CTL() bfin_read32(MXVR_CM_CTL)
  2430. #define bfin_write_MXVR_CM_CTL(val) bfin_write32(MXVR_CM_CTL, val)
  2431. #define pMXVR_CMRB_START_ADDR ((void * volatile *)MXVR_CMRB_START_ADDR) /* MXVR Control Message RX Buffer Start Addr Register */
  2432. #define bfin_read_MXVR_CMRB_START_ADDR() bfin_readPTR(MXVR_CMRB_START_ADDR)
  2433. #define bfin_write_MXVR_CMRB_START_ADDR(val) bfin_writePTR(MXVR_CMRB_START_ADDR, val)
  2434. #define pMXVR_CMRB_CURR_ADDR ((void * volatile *)MXVR_CMRB_CURR_ADDR) /* MXVR Control Message RX Buffer Current Address */
  2435. #define bfin_read_MXVR_CMRB_CURR_ADDR() bfin_readPTR(MXVR_CMRB_CURR_ADDR)
  2436. #define bfin_write_MXVR_CMRB_CURR_ADDR(val) bfin_writePTR(MXVR_CMRB_CURR_ADDR, val)
  2437. #define pMXVR_CMTB_START_ADDR ((void * volatile *)MXVR_CMTB_START_ADDR) /* MXVR Control Message TX Buffer Start Addr Register */
  2438. #define bfin_read_MXVR_CMTB_START_ADDR() bfin_readPTR(MXVR_CMTB_START_ADDR)
  2439. #define bfin_write_MXVR_CMTB_START_ADDR(val) bfin_writePTR(MXVR_CMTB_START_ADDR, val)
  2440. #define pMXVR_CMTB_CURR_ADDR ((void * volatile *)MXVR_CMTB_CURR_ADDR) /* MXVR Control Message TX Buffer Current Address */
  2441. #define bfin_read_MXVR_CMTB_CURR_ADDR() bfin_readPTR(MXVR_CMTB_CURR_ADDR)
  2442. #define bfin_write_MXVR_CMTB_CURR_ADDR(val) bfin_writePTR(MXVR_CMTB_CURR_ADDR, val)
  2443. #define pMXVR_RRDB_START_ADDR ((void * volatile *)MXVR_RRDB_START_ADDR) /* MXVR Remote Read Buffer Start Addr Register */
  2444. #define bfin_read_MXVR_RRDB_START_ADDR() bfin_readPTR(MXVR_RRDB_START_ADDR)
  2445. #define bfin_write_MXVR_RRDB_START_ADDR(val) bfin_writePTR(MXVR_RRDB_START_ADDR, val)
  2446. #define pMXVR_RRDB_CURR_ADDR ((void * volatile *)MXVR_RRDB_CURR_ADDR) /* MXVR Remote Read Buffer Current Addr Register */
  2447. #define bfin_read_MXVR_RRDB_CURR_ADDR() bfin_readPTR(MXVR_RRDB_CURR_ADDR)
  2448. #define bfin_write_MXVR_RRDB_CURR_ADDR(val) bfin_writePTR(MXVR_RRDB_CURR_ADDR, val)
  2449. #define pMXVR_PAT_DATA_0 ((uint32_t volatile *)MXVR_PAT_DATA_0) /* MXVR Pattern Data Register 0 */
  2450. #define bfin_read_MXVR_PAT_DATA_0() bfin_read32(MXVR_PAT_DATA_0)
  2451. #define bfin_write_MXVR_PAT_DATA_0(val) bfin_write32(MXVR_PAT_DATA_0, val)
  2452. #define pMXVR_PAT_EN_0 ((uint32_t volatile *)MXVR_PAT_EN_0) /* MXVR Pattern Enable Register 0 */
  2453. #define bfin_read_MXVR_PAT_EN_0() bfin_read32(MXVR_PAT_EN_0)
  2454. #define bfin_write_MXVR_PAT_EN_0(val) bfin_write32(MXVR_PAT_EN_0, val)
  2455. #define pMXVR_PAT_DATA_1 ((uint32_t volatile *)MXVR_PAT_DATA_1) /* MXVR Pattern Data Register 1 */
  2456. #define bfin_read_MXVR_PAT_DATA_1() bfin_read32(MXVR_PAT_DATA_1)
  2457. #define bfin_write_MXVR_PAT_DATA_1(val) bfin_write32(MXVR_PAT_DATA_1, val)
  2458. #define pMXVR_PAT_EN_1 ((uint32_t volatile *)MXVR_PAT_EN_1) /* MXVR Pattern Enable Register 1 */
  2459. #define bfin_read_MXVR_PAT_EN_1() bfin_read32(MXVR_PAT_EN_1)
  2460. #define bfin_write_MXVR_PAT_EN_1(val) bfin_write32(MXVR_PAT_EN_1, val)
  2461. #define pMXVR_FRAME_CNT_0 ((uint16_t volatile *)MXVR_FRAME_CNT_0) /* MXVR Frame Counter 0 */
  2462. #define bfin_read_MXVR_FRAME_CNT_0() bfin_read16(MXVR_FRAME_CNT_0)
  2463. #define bfin_write_MXVR_FRAME_CNT_0(val) bfin_write16(MXVR_FRAME_CNT_0, val)
  2464. #define pMXVR_FRAME_CNT_1 ((uint16_t volatile *)MXVR_FRAME_CNT_1) /* MXVR Frame Counter 1 */
  2465. #define bfin_read_MXVR_FRAME_CNT_1() bfin_read16(MXVR_FRAME_CNT_1)
  2466. #define bfin_write_MXVR_FRAME_CNT_1(val) bfin_write16(MXVR_FRAME_CNT_1, val)
  2467. #define pMXVR_ROUTING_0 ((uint32_t volatile *)MXVR_ROUTING_0) /* MXVR Routing Table Register 0 */
  2468. #define bfin_read_MXVR_ROUTING_0() bfin_read32(MXVR_ROUTING_0)
  2469. #define bfin_write_MXVR_ROUTING_0(val) bfin_write32(MXVR_ROUTING_0, val)
  2470. #define pMXVR_ROUTING_1 ((uint32_t volatile *)MXVR_ROUTING_1) /* MXVR Routing Table Register 1 */
  2471. #define bfin_read_MXVR_ROUTING_1() bfin_read32(MXVR_ROUTING_1)
  2472. #define bfin_write_MXVR_ROUTING_1(val) bfin_write32(MXVR_ROUTING_1, val)
  2473. #define pMXVR_ROUTING_2 ((uint32_t volatile *)MXVR_ROUTING_2) /* MXVR Routing Table Register 2 */
  2474. #define bfin_read_MXVR_ROUTING_2() bfin_read32(MXVR_ROUTING_2)
  2475. #define bfin_write_MXVR_ROUTING_2(val) bfin_write32(MXVR_ROUTING_2, val)
  2476. #define pMXVR_ROUTING_3 ((uint32_t volatile *)MXVR_ROUTING_3) /* MXVR Routing Table Register 3 */
  2477. #define bfin_read_MXVR_ROUTING_3() bfin_read32(MXVR_ROUTING_3)
  2478. #define bfin_write_MXVR_ROUTING_3(val) bfin_write32(MXVR_ROUTING_3, val)
  2479. #define pMXVR_ROUTING_4 ((uint32_t volatile *)MXVR_ROUTING_4) /* MXVR Routing Table Register 4 */
  2480. #define bfin_read_MXVR_ROUTING_4() bfin_read32(MXVR_ROUTING_4)
  2481. #define bfin_write_MXVR_ROUTING_4(val) bfin_write32(MXVR_ROUTING_4, val)
  2482. #define pMXVR_ROUTING_5 ((uint32_t volatile *)MXVR_ROUTING_5) /* MXVR Routing Table Register 5 */
  2483. #define bfin_read_MXVR_ROUTING_5() bfin_read32(MXVR_ROUTING_5)
  2484. #define bfin_write_MXVR_ROUTING_5(val) bfin_write32(MXVR_ROUTING_5, val)
  2485. #define pMXVR_ROUTING_6 ((uint32_t volatile *)MXVR_ROUTING_6) /* MXVR Routing Table Register 6 */
  2486. #define bfin_read_MXVR_ROUTING_6() bfin_read32(MXVR_ROUTING_6)
  2487. #define bfin_write_MXVR_ROUTING_6(val) bfin_write32(MXVR_ROUTING_6, val)
  2488. #define pMXVR_ROUTING_7 ((uint32_t volatile *)MXVR_ROUTING_7) /* MXVR Routing Table Register 7 */
  2489. #define bfin_read_MXVR_ROUTING_7() bfin_read32(MXVR_ROUTING_7)
  2490. #define bfin_write_MXVR_ROUTING_7(val) bfin_write32(MXVR_ROUTING_7, val)
  2491. #define pMXVR_ROUTING_8 ((uint32_t volatile *)MXVR_ROUTING_8) /* MXVR Routing Table Register 8 */
  2492. #define bfin_read_MXVR_ROUTING_8() bfin_read32(MXVR_ROUTING_8)
  2493. #define bfin_write_MXVR_ROUTING_8(val) bfin_write32(MXVR_ROUTING_8, val)
  2494. #define pMXVR_ROUTING_9 ((uint32_t volatile *)MXVR_ROUTING_9) /* MXVR Routing Table Register 9 */
  2495. #define bfin_read_MXVR_ROUTING_9() bfin_read32(MXVR_ROUTING_9)
  2496. #define bfin_write_MXVR_ROUTING_9(val) bfin_write32(MXVR_ROUTING_9, val)
  2497. #define pMXVR_ROUTING_10 ((uint32_t volatile *)MXVR_ROUTING_10) /* MXVR Routing Table Register 10 */
  2498. #define bfin_read_MXVR_ROUTING_10() bfin_read32(MXVR_ROUTING_10)
  2499. #define bfin_write_MXVR_ROUTING_10(val) bfin_write32(MXVR_ROUTING_10, val)
  2500. #define pMXVR_ROUTING_11 ((uint32_t volatile *)MXVR_ROUTING_11) /* MXVR Routing Table Register 11 */
  2501. #define bfin_read_MXVR_ROUTING_11() bfin_read32(MXVR_ROUTING_11)
  2502. #define bfin_write_MXVR_ROUTING_11(val) bfin_write32(MXVR_ROUTING_11, val)
  2503. #define pMXVR_ROUTING_12 ((uint32_t volatile *)MXVR_ROUTING_12) /* MXVR Routing Table Register 12 */
  2504. #define bfin_read_MXVR_ROUTING_12() bfin_read32(MXVR_ROUTING_12)
  2505. #define bfin_write_MXVR_ROUTING_12(val) bfin_write32(MXVR_ROUTING_12, val)
  2506. #define pMXVR_ROUTING_13 ((uint32_t volatile *)MXVR_ROUTING_13) /* MXVR Routing Table Register 13 */
  2507. #define bfin_read_MXVR_ROUTING_13() bfin_read32(MXVR_ROUTING_13)
  2508. #define bfin_write_MXVR_ROUTING_13(val) bfin_write32(MXVR_ROUTING_13, val)
  2509. #define pMXVR_ROUTING_14 ((uint32_t volatile *)MXVR_ROUTING_14) /* MXVR Routing Table Register 14 */
  2510. #define bfin_read_MXVR_ROUTING_14() bfin_read32(MXVR_ROUTING_14)
  2511. #define bfin_write_MXVR_ROUTING_14(val) bfin_write32(MXVR_ROUTING_14, val)
  2512. #define pMXVR_BLOCK_CNT ((uint16_t volatile *)MXVR_BLOCK_CNT) /* MXVR Block Counter */
  2513. #define bfin_read_MXVR_BLOCK_CNT() bfin_read16(MXVR_BLOCK_CNT)
  2514. #define bfin_write_MXVR_BLOCK_CNT(val) bfin_write16(MXVR_BLOCK_CNT, val)
  2515. #define pMXVR_CLK_CTL ((uint32_t volatile *)MXVR_CLK_CTL) /* MXVR Clock Control Register */
  2516. #define bfin_read_MXVR_CLK_CTL() bfin_read32(MXVR_CLK_CTL)
  2517. #define bfin_write_MXVR_CLK_CTL(val) bfin_write32(MXVR_CLK_CTL, val)
  2518. #define pMXVR_CDRPLL_CTL ((uint32_t volatile *)MXVR_CDRPLL_CTL) /* MXVR Clock/Data Recovery PLL Control Register */
  2519. #define bfin_read_MXVR_CDRPLL_CTL() bfin_read32(MXVR_CDRPLL_CTL)
  2520. #define bfin_write_MXVR_CDRPLL_CTL(val) bfin_write32(MXVR_CDRPLL_CTL, val)
  2521. #define pMXVR_FMPLL_CTL ((uint32_t volatile *)MXVR_FMPLL_CTL) /* MXVR Frequency Multiply PLL Control Register */
  2522. #define bfin_read_MXVR_FMPLL_CTL() bfin_read32(MXVR_FMPLL_CTL)
  2523. #define bfin_write_MXVR_FMPLL_CTL(val) bfin_write32(MXVR_FMPLL_CTL, val)
  2524. #define pMXVR_PIN_CTL ((uint16_t volatile *)MXVR_PIN_CTL) /* MXVR Pin Control Register */
  2525. #define bfin_read_MXVR_PIN_CTL() bfin_read16(MXVR_PIN_CTL)
  2526. #define bfin_write_MXVR_PIN_CTL(val) bfin_write16(MXVR_PIN_CTL, val)
  2527. #define pMXVR_SCLK_CNT ((uint16_t volatile *)MXVR_SCLK_CNT) /* MXVR System Clock Counter Register */
  2528. #define bfin_read_MXVR_SCLK_CNT() bfin_read16(MXVR_SCLK_CNT)
  2529. #define bfin_write_MXVR_SCLK_CNT(val) bfin_write16(MXVR_SCLK_CNT, val)
  2530. #define pKPAD_CTL ((uint16_t volatile *)KPAD_CTL) /* Controls keypad module enable and disable */
  2531. #define bfin_read_KPAD_CTL() bfin_read16(KPAD_CTL)
  2532. #define bfin_write_KPAD_CTL(val) bfin_write16(KPAD_CTL, val)
  2533. #define pKPAD_PRESCALE ((uint16_t volatile *)KPAD_PRESCALE) /* Establish a time base for programing the KPAD_MSEL register */
  2534. #define bfin_read_KPAD_PRESCALE() bfin_read16(KPAD_PRESCALE)
  2535. #define bfin_write_KPAD_PRESCALE(val) bfin_write16(KPAD_PRESCALE, val)
  2536. #define pKPAD_MSEL ((uint16_t volatile *)KPAD_MSEL) /* Selects delay parameters for keypad interface sensitivity */
  2537. #define bfin_read_KPAD_MSEL() bfin_read16(KPAD_MSEL)
  2538. #define bfin_write_KPAD_MSEL(val) bfin_write16(KPAD_MSEL, val)
  2539. #define pKPAD_ROWCOL ((uint16_t volatile *)KPAD_ROWCOL) /* Captures the row and column output values of the keys pressed */
  2540. #define bfin_read_KPAD_ROWCOL() bfin_read16(KPAD_ROWCOL)
  2541. #define bfin_write_KPAD_ROWCOL(val) bfin_write16(KPAD_ROWCOL, val)
  2542. #define pKPAD_STAT ((uint16_t volatile *)KPAD_STAT) /* Holds and clears the status of the keypad interface interrupt */
  2543. #define bfin_read_KPAD_STAT() bfin_read16(KPAD_STAT)
  2544. #define bfin_write_KPAD_STAT(val) bfin_write16(KPAD_STAT, val)
  2545. #define pKPAD_SOFTEVAL ((uint16_t volatile *)KPAD_SOFTEVAL) /* Lets software force keypad interface to check for keys being pressed */
  2546. #define bfin_read_KPAD_SOFTEVAL() bfin_read16(KPAD_SOFTEVAL)
  2547. #define bfin_write_KPAD_SOFTEVAL(val) bfin_write16(KPAD_SOFTEVAL, val)
  2548. #define pSDH_PWR_CTL ((uint16_t volatile *)SDH_PWR_CTL) /* SDH Power Control */
  2549. #define bfin_read_SDH_PWR_CTL() bfin_read16(SDH_PWR_CTL)
  2550. #define bfin_write_SDH_PWR_CTL(val) bfin_write16(SDH_PWR_CTL, val)
  2551. #define pSDH_CLK_CTL ((uint16_t volatile *)SDH_CLK_CTL) /* SDH Clock Control */
  2552. #define bfin_read_SDH_CLK_CTL() bfin_read16(SDH_CLK_CTL)
  2553. #define bfin_write_SDH_CLK_CTL(val) bfin_write16(SDH_CLK_CTL, val)
  2554. #define pSDH_ARGUMENT ((uint32_t volatile *)SDH_ARGUMENT) /* SDH Argument */
  2555. #define bfin_read_SDH_ARGUMENT() bfin_read32(SDH_ARGUMENT)
  2556. #define bfin_write_SDH_ARGUMENT(val) bfin_write32(SDH_ARGUMENT, val)
  2557. #define pSDH_COMMAND ((uint16_t volatile *)SDH_COMMAND) /* SDH Command */
  2558. #define bfin_read_SDH_COMMAND() bfin_read16(SDH_COMMAND)
  2559. #define bfin_write_SDH_COMMAND(val) bfin_write16(SDH_COMMAND, val)
  2560. #define pSDH_RESP_CMD ((uint16_t volatile *)SDH_RESP_CMD) /* SDH Response Command */
  2561. #define bfin_read_SDH_RESP_CMD() bfin_read16(SDH_RESP_CMD)
  2562. #define bfin_write_SDH_RESP_CMD(val) bfin_write16(SDH_RESP_CMD, val)
  2563. #define pSDH_RESPONSE0 ((uint32_t volatile *)SDH_RESPONSE0) /* SDH Response0 */
  2564. #define bfin_read_SDH_RESPONSE0() bfin_read32(SDH_RESPONSE0)
  2565. #define bfin_write_SDH_RESPONSE0(val) bfin_write32(SDH_RESPONSE0, val)
  2566. #define pSDH_RESPONSE1 ((uint32_t volatile *)SDH_RESPONSE1) /* SDH Response1 */
  2567. #define bfin_read_SDH_RESPONSE1() bfin_read32(SDH_RESPONSE1)
  2568. #define bfin_write_SDH_RESPONSE1(val) bfin_write32(SDH_RESPONSE1, val)
  2569. #define pSDH_RESPONSE2 ((uint32_t volatile *)SDH_RESPONSE2) /* SDH Response2 */
  2570. #define bfin_read_SDH_RESPONSE2() bfin_read32(SDH_RESPONSE2)
  2571. #define bfin_write_SDH_RESPONSE2(val) bfin_write32(SDH_RESPONSE2, val)
  2572. #define pSDH_RESPONSE3 ((uint32_t volatile *)SDH_RESPONSE3) /* SDH Response3 */
  2573. #define bfin_read_SDH_RESPONSE3() bfin_read32(SDH_RESPONSE3)
  2574. #define bfin_write_SDH_RESPONSE3(val) bfin_write32(SDH_RESPONSE3, val)
  2575. #define pSDH_DATA_TIMER ((uint32_t volatile *)SDH_DATA_TIMER) /* SDH Data Timer */
  2576. #define bfin_read_SDH_DATA_TIMER() bfin_read32(SDH_DATA_TIMER)
  2577. #define bfin_write_SDH_DATA_TIMER(val) bfin_write32(SDH_DATA_TIMER, val)
  2578. #define pSDH_DATA_LGTH ((uint16_t volatile *)SDH_DATA_LGTH) /* SDH Data Length */
  2579. #define bfin_read_SDH_DATA_LGTH() bfin_read16(SDH_DATA_LGTH)
  2580. #define bfin_write_SDH_DATA_LGTH(val) bfin_write16(SDH_DATA_LGTH, val)
  2581. #define pSDH_DATA_CTL ((uint16_t volatile *)SDH_DATA_CTL) /* SDH Data Control */
  2582. #define bfin_read_SDH_DATA_CTL() bfin_read16(SDH_DATA_CTL)
  2583. #define bfin_write_SDH_DATA_CTL(val) bfin_write16(SDH_DATA_CTL, val)
  2584. #define pSDH_DATA_CNT ((uint16_t volatile *)SDH_DATA_CNT) /* SDH Data Counter */
  2585. #define bfin_read_SDH_DATA_CNT() bfin_read16(SDH_DATA_CNT)
  2586. #define bfin_write_SDH_DATA_CNT(val) bfin_write16(SDH_DATA_CNT, val)
  2587. #define pSDH_STATUS ((uint32_t volatile *)SDH_STATUS) /* SDH Status */
  2588. #define bfin_read_SDH_STATUS() bfin_read32(SDH_STATUS)
  2589. #define bfin_write_SDH_STATUS(val) bfin_write32(SDH_STATUS, val)
  2590. #define pSDH_STATUS_CLR ((uint16_t volatile *)SDH_STATUS_CLR) /* SDH Status Clear */
  2591. #define bfin_read_SDH_STATUS_CLR() bfin_read16(SDH_STATUS_CLR)
  2592. #define bfin_write_SDH_STATUS_CLR(val) bfin_write16(SDH_STATUS_CLR, val)
  2593. #define pSDH_MASK0 ((uint32_t volatile *)SDH_MASK0) /* SDH Interrupt0 Mask */
  2594. #define bfin_read_SDH_MASK0() bfin_read32(SDH_MASK0)
  2595. #define bfin_write_SDH_MASK0(val) bfin_write32(SDH_MASK0, val)
  2596. #define pSDH_MASK1 ((uint32_t volatile *)SDH_MASK1) /* SDH Interrupt1 Mask */
  2597. #define bfin_read_SDH_MASK1() bfin_read32(SDH_MASK1)
  2598. #define bfin_write_SDH_MASK1(val) bfin_write32(SDH_MASK1, val)
  2599. #define pSDH_FIFO_CNT ((uint16_t volatile *)SDH_FIFO_CNT) /* SDH FIFO Counter */
  2600. #define bfin_read_SDH_FIFO_CNT() bfin_read16(SDH_FIFO_CNT)
  2601. #define bfin_write_SDH_FIFO_CNT(val) bfin_write16(SDH_FIFO_CNT, val)
  2602. #define pSDH_FIFO ((uint32_t volatile *)SDH_FIFO) /* SDH Data FIFO */
  2603. #define bfin_read_SDH_FIFO() bfin_read32(SDH_FIFO)
  2604. #define bfin_write_SDH_FIFO(val) bfin_write32(SDH_FIFO, val)
  2605. #define pSDH_E_STATUS ((uint16_t volatile *)SDH_E_STATUS) /* SDH Exception Status */
  2606. #define bfin_read_SDH_E_STATUS() bfin_read16(SDH_E_STATUS)
  2607. #define bfin_write_SDH_E_STATUS(val) bfin_write16(SDH_E_STATUS, val)
  2608. #define pSDH_E_MASK ((uint16_t volatile *)SDH_E_MASK) /* SDH Exception Mask */
  2609. #define bfin_read_SDH_E_MASK() bfin_read16(SDH_E_MASK)
  2610. #define bfin_write_SDH_E_MASK(val) bfin_write16(SDH_E_MASK, val)
  2611. #define pSDH_CFG ((uint16_t volatile *)SDH_CFG) /* SDH Configuration */
  2612. #define bfin_read_SDH_CFG() bfin_read16(SDH_CFG)
  2613. #define bfin_write_SDH_CFG(val) bfin_write16(SDH_CFG, val)
  2614. #define pSDH_RD_WAIT_EN ((uint16_t volatile *)SDH_RD_WAIT_EN) /* SDH Read Wait Enable */
  2615. #define bfin_read_SDH_RD_WAIT_EN() bfin_read16(SDH_RD_WAIT_EN)
  2616. #define bfin_write_SDH_RD_WAIT_EN(val) bfin_write16(SDH_RD_WAIT_EN, val)
  2617. #define pSDH_PID0 ((uint16_t volatile *)SDH_PID0) /* SDH Peripheral Identification0 */
  2618. #define bfin_read_SDH_PID0() bfin_read16(SDH_PID0)
  2619. #define bfin_write_SDH_PID0(val) bfin_write16(SDH_PID0, val)
  2620. #define pSDH_PID1 ((uint16_t volatile *)SDH_PID1) /* SDH Peripheral Identification1 */
  2621. #define bfin_read_SDH_PID1() bfin_read16(SDH_PID1)
  2622. #define bfin_write_SDH_PID1(val) bfin_write16(SDH_PID1, val)
  2623. #define pSDH_PID2 ((uint16_t volatile *)SDH_PID2) /* SDH Peripheral Identification2 */
  2624. #define bfin_read_SDH_PID2() bfin_read16(SDH_PID2)
  2625. #define bfin_write_SDH_PID2(val) bfin_write16(SDH_PID2, val)
  2626. #define pSDH_PID3 ((uint16_t volatile *)SDH_PID3) /* SDH Peripheral Identification3 */
  2627. #define bfin_read_SDH_PID3() bfin_read16(SDH_PID3)
  2628. #define bfin_write_SDH_PID3(val) bfin_write16(SDH_PID3, val)
  2629. #define pSDH_PID4 ((uint16_t volatile *)SDH_PID4) /* SDH Peripheral Identification4 */
  2630. #define bfin_read_SDH_PID4() bfin_read16(SDH_PID4)
  2631. #define bfin_write_SDH_PID4(val) bfin_write16(SDH_PID4, val)
  2632. #define pSDH_PID5 ((uint16_t volatile *)SDH_PID5) /* SDH Peripheral Identification5 */
  2633. #define bfin_read_SDH_PID5() bfin_read16(SDH_PID5)
  2634. #define bfin_write_SDH_PID5(val) bfin_write16(SDH_PID5, val)
  2635. #define pSDH_PID6 ((uint16_t volatile *)SDH_PID6) /* SDH Peripheral Identification6 */
  2636. #define bfin_read_SDH_PID6() bfin_read16(SDH_PID6)
  2637. #define bfin_write_SDH_PID6(val) bfin_write16(SDH_PID6, val)
  2638. #define pSDH_PID7 ((uint16_t volatile *)SDH_PID7) /* SDH Peripheral Identification7 */
  2639. #define bfin_read_SDH_PID7() bfin_read16(SDH_PID7)
  2640. #define bfin_write_SDH_PID7(val) bfin_write16(SDH_PID7, val)
  2641. #define pATAPI_CONTROL ((uint16_t volatile *)ATAPI_CONTROL) /* ATAPI Control Register */
  2642. #define bfin_read_ATAPI_CONTROL() bfin_read16(ATAPI_CONTROL)
  2643. #define bfin_write_ATAPI_CONTROL(val) bfin_write16(ATAPI_CONTROL, val)
  2644. #define pATAPI_STATUS ((uint16_t volatile *)ATAPI_STATUS) /* ATAPI Status Register */
  2645. #define bfin_read_ATAPI_STATUS() bfin_read16(ATAPI_STATUS)
  2646. #define bfin_write_ATAPI_STATUS(val) bfin_write16(ATAPI_STATUS, val)
  2647. #define pATAPI_DEV_ADDR ((uint16_t volatile *)ATAPI_DEV_ADDR) /* ATAPI Device Register Address */
  2648. #define bfin_read_ATAPI_DEV_ADDR() bfin_read16(ATAPI_DEV_ADDR)
  2649. #define bfin_write_ATAPI_DEV_ADDR(val) bfin_write16(ATAPI_DEV_ADDR, val)
  2650. #define pATAPI_DEV_TXBUF ((uint16_t volatile *)ATAPI_DEV_TXBUF) /* ATAPI Device Register Write Data */
  2651. #define bfin_read_ATAPI_DEV_TXBUF() bfin_read16(ATAPI_DEV_TXBUF)
  2652. #define bfin_write_ATAPI_DEV_TXBUF(val) bfin_write16(ATAPI_DEV_TXBUF, val)
  2653. #define pATAPI_DEV_RXBUF ((uint16_t volatile *)ATAPI_DEV_RXBUF) /* ATAPI Device Register Read Data */
  2654. #define bfin_read_ATAPI_DEV_RXBUF() bfin_read16(ATAPI_DEV_RXBUF)
  2655. #define bfin_write_ATAPI_DEV_RXBUF(val) bfin_write16(ATAPI_DEV_RXBUF, val)
  2656. #define pATAPI_INT_MASK ((uint16_t volatile *)ATAPI_INT_MASK) /* ATAPI Interrupt Mask Register */
  2657. #define bfin_read_ATAPI_INT_MASK() bfin_read16(ATAPI_INT_MASK)
  2658. #define bfin_write_ATAPI_INT_MASK(val) bfin_write16(ATAPI_INT_MASK, val)
  2659. #define pATAPI_INT_STATUS ((uint16_t volatile *)ATAPI_INT_STATUS) /* ATAPI Interrupt Status Register */
  2660. #define bfin_read_ATAPI_INT_STATUS() bfin_read16(ATAPI_INT_STATUS)
  2661. #define bfin_write_ATAPI_INT_STATUS(val) bfin_write16(ATAPI_INT_STATUS, val)
  2662. #define pATAPI_XFER_LEN ((uint16_t volatile *)ATAPI_XFER_LEN) /* ATAPI Length of Transfer */
  2663. #define bfin_read_ATAPI_XFER_LEN() bfin_read16(ATAPI_XFER_LEN)
  2664. #define bfin_write_ATAPI_XFER_LEN(val) bfin_write16(ATAPI_XFER_LEN, val)
  2665. #define pATAPI_LINE_STATUS ((uint16_t volatile *)ATAPI_LINE_STATUS) /* ATAPI Line Status */
  2666. #define bfin_read_ATAPI_LINE_STATUS() bfin_read16(ATAPI_LINE_STATUS)
  2667. #define bfin_write_ATAPI_LINE_STATUS(val) bfin_write16(ATAPI_LINE_STATUS, val)
  2668. #define pATAPI_SM_STATE ((uint16_t volatile *)ATAPI_SM_STATE) /* ATAPI State Machine Status */
  2669. #define bfin_read_ATAPI_SM_STATE() bfin_read16(ATAPI_SM_STATE)
  2670. #define bfin_write_ATAPI_SM_STATE(val) bfin_write16(ATAPI_SM_STATE, val)
  2671. #define pATAPI_TERMINATE ((uint16_t volatile *)ATAPI_TERMINATE) /* ATAPI Host Terminate */
  2672. #define bfin_read_ATAPI_TERMINATE() bfin_read16(ATAPI_TERMINATE)
  2673. #define bfin_write_ATAPI_TERMINATE(val) bfin_write16(ATAPI_TERMINATE, val)
  2674. #define pATAPI_PIO_TFRCNT ((uint16_t volatile *)ATAPI_PIO_TFRCNT) /* ATAPI PIO mode transfer count */
  2675. #define bfin_read_ATAPI_PIO_TFRCNT() bfin_read16(ATAPI_PIO_TFRCNT)
  2676. #define bfin_write_ATAPI_PIO_TFRCNT(val) bfin_write16(ATAPI_PIO_TFRCNT, val)
  2677. #define pATAPI_DMA_TFRCNT ((uint16_t volatile *)ATAPI_DMA_TFRCNT) /* ATAPI DMA mode transfer count */
  2678. #define bfin_read_ATAPI_DMA_TFRCNT() bfin_read16(ATAPI_DMA_TFRCNT)
  2679. #define bfin_write_ATAPI_DMA_TFRCNT(val) bfin_write16(ATAPI_DMA_TFRCNT, val)
  2680. #define pATAPI_UMAIN_TFRCNT ((uint16_t volatile *)ATAPI_UMAIN_TFRCNT) /* ATAPI UDMAIN transfer count */
  2681. #define bfin_read_ATAPI_UMAIN_TFRCNT() bfin_read16(ATAPI_UMAIN_TFRCNT)
  2682. #define bfin_write_ATAPI_UMAIN_TFRCNT(val) bfin_write16(ATAPI_UMAIN_TFRCNT, val)
  2683. #define pATAPI_UDMAOUT_TFRCNT ((uint16_t volatile *)ATAPI_UDMAOUT_TFRCNT) /* ATAPI UDMAOUT transfer count */
  2684. #define bfin_read_ATAPI_UDMAOUT_TFRCNT() bfin_read16(ATAPI_UDMAOUT_TFRCNT)
  2685. #define bfin_write_ATAPI_UDMAOUT_TFRCNT(val) bfin_write16(ATAPI_UDMAOUT_TFRCNT, val)
  2686. #define pATAPI_REG_TIM_0 ((uint16_t volatile *)ATAPI_REG_TIM_0) /* ATAPI Register Transfer Timing 0 */
  2687. #define bfin_read_ATAPI_REG_TIM_0() bfin_read16(ATAPI_REG_TIM_0)
  2688. #define bfin_write_ATAPI_REG_TIM_0(val) bfin_write16(ATAPI_REG_TIM_0, val)
  2689. #define pATAPI_PIO_TIM_0 ((uint16_t volatile *)ATAPI_PIO_TIM_0) /* ATAPI PIO Timing 0 Register */
  2690. #define bfin_read_ATAPI_PIO_TIM_0() bfin_read16(ATAPI_PIO_TIM_0)
  2691. #define bfin_write_ATAPI_PIO_TIM_0(val) bfin_write16(ATAPI_PIO_TIM_0, val)
  2692. #define pATAPI_PIO_TIM_1 ((uint16_t volatile *)ATAPI_PIO_TIM_1) /* ATAPI PIO Timing 1 Register */
  2693. #define bfin_read_ATAPI_PIO_TIM_1() bfin_read16(ATAPI_PIO_TIM_1)
  2694. #define bfin_write_ATAPI_PIO_TIM_1(val) bfin_write16(ATAPI_PIO_TIM_1, val)
  2695. #define pATAPI_MULTI_TIM_0 ((uint16_t volatile *)ATAPI_MULTI_TIM_0) /* ATAPI Multi-DMA Timing 0 Register */
  2696. #define bfin_read_ATAPI_MULTI_TIM_0() bfin_read16(ATAPI_MULTI_TIM_0)
  2697. #define bfin_write_ATAPI_MULTI_TIM_0(val) bfin_write16(ATAPI_MULTI_TIM_0, val)
  2698. #define pATAPI_MULTI_TIM_1 ((uint16_t volatile *)ATAPI_MULTI_TIM_1) /* ATAPI Multi-DMA Timing 1 Register */
  2699. #define bfin_read_ATAPI_MULTI_TIM_1() bfin_read16(ATAPI_MULTI_TIM_1)
  2700. #define bfin_write_ATAPI_MULTI_TIM_1(val) bfin_write16(ATAPI_MULTI_TIM_1, val)
  2701. #define pATAPI_MULTI_TIM_2 ((uint16_t volatile *)ATAPI_MULTI_TIM_2) /* ATAPI Multi-DMA Timing 2 Register */
  2702. #define bfin_read_ATAPI_MULTI_TIM_2() bfin_read16(ATAPI_MULTI_TIM_2)
  2703. #define bfin_write_ATAPI_MULTI_TIM_2(val) bfin_write16(ATAPI_MULTI_TIM_2, val)
  2704. #define pATAPI_ULTRA_TIM_0 ((uint16_t volatile *)ATAPI_ULTRA_TIM_0) /* ATAPI Ultra-DMA Timing 0 Register */
  2705. #define bfin_read_ATAPI_ULTRA_TIM_0() bfin_read16(ATAPI_ULTRA_TIM_0)
  2706. #define bfin_write_ATAPI_ULTRA_TIM_0(val) bfin_write16(ATAPI_ULTRA_TIM_0, val)
  2707. #define pATAPI_ULTRA_TIM_1 ((uint16_t volatile *)ATAPI_ULTRA_TIM_1) /* ATAPI Ultra-DMA Timing 1 Register */
  2708. #define bfin_read_ATAPI_ULTRA_TIM_1() bfin_read16(ATAPI_ULTRA_TIM_1)
  2709. #define bfin_write_ATAPI_ULTRA_TIM_1(val) bfin_write16(ATAPI_ULTRA_TIM_1, val)
  2710. #define pATAPI_ULTRA_TIM_2 ((uint16_t volatile *)ATAPI_ULTRA_TIM_2) /* ATAPI Ultra-DMA Timing 2 Register */
  2711. #define bfin_read_ATAPI_ULTRA_TIM_2() bfin_read16(ATAPI_ULTRA_TIM_2)
  2712. #define bfin_write_ATAPI_ULTRA_TIM_2(val) bfin_write16(ATAPI_ULTRA_TIM_2, val)
  2713. #define pATAPI_ULTRA_TIM_3 ((uint16_t volatile *)ATAPI_ULTRA_TIM_3) /* ATAPI Ultra-DMA Timing 3 Register */
  2714. #define bfin_read_ATAPI_ULTRA_TIM_3() bfin_read16(ATAPI_ULTRA_TIM_3)
  2715. #define bfin_write_ATAPI_ULTRA_TIM_3(val) bfin_write16(ATAPI_ULTRA_TIM_3, val)
  2716. #define pNFC_CTL ((uint16_t volatile *)NFC_CTL) /* NAND Control Register */
  2717. #define bfin_read_NFC_CTL() bfin_read16(NFC_CTL)
  2718. #define bfin_write_NFC_CTL(val) bfin_write16(NFC_CTL, val)
  2719. #define pNFC_STAT ((uint16_t volatile *)NFC_STAT) /* NAND Status Register */
  2720. #define bfin_read_NFC_STAT() bfin_read16(NFC_STAT)
  2721. #define bfin_write_NFC_STAT(val) bfin_write16(NFC_STAT, val)
  2722. #define pNFC_IRQSTAT ((uint16_t volatile *)NFC_IRQSTAT) /* NAND Interrupt Status Register */
  2723. #define bfin_read_NFC_IRQSTAT() bfin_read16(NFC_IRQSTAT)
  2724. #define bfin_write_NFC_IRQSTAT(val) bfin_write16(NFC_IRQSTAT, val)
  2725. #define pNFC_IRQMASK ((uint16_t volatile *)NFC_IRQMASK) /* NAND Interrupt Mask Register */
  2726. #define bfin_read_NFC_IRQMASK() bfin_read16(NFC_IRQMASK)
  2727. #define bfin_write_NFC_IRQMASK(val) bfin_write16(NFC_IRQMASK, val)
  2728. #define pNFC_ECC0 ((uint16_t volatile *)NFC_ECC0) /* NAND ECC Register 0 */
  2729. #define bfin_read_NFC_ECC0() bfin_read16(NFC_ECC0)
  2730. #define bfin_write_NFC_ECC0(val) bfin_write16(NFC_ECC0, val)
  2731. #define pNFC_ECC1 ((uint16_t volatile *)NFC_ECC1) /* NAND ECC Register 1 */
  2732. #define bfin_read_NFC_ECC1() bfin_read16(NFC_ECC1)
  2733. #define bfin_write_NFC_ECC1(val) bfin_write16(NFC_ECC1, val)
  2734. #define pNFC_ECC2 ((uint16_t volatile *)NFC_ECC2) /* NAND ECC Register 2 */
  2735. #define bfin_read_NFC_ECC2() bfin_read16(NFC_ECC2)
  2736. #define bfin_write_NFC_ECC2(val) bfin_write16(NFC_ECC2, val)
  2737. #define pNFC_ECC3 ((uint16_t volatile *)NFC_ECC3) /* NAND ECC Register 3 */
  2738. #define bfin_read_NFC_ECC3() bfin_read16(NFC_ECC3)
  2739. #define bfin_write_NFC_ECC3(val) bfin_write16(NFC_ECC3, val)
  2740. #define pNFC_COUNT ((uint16_t volatile *)NFC_COUNT) /* NAND ECC Count Register */
  2741. #define bfin_read_NFC_COUNT() bfin_read16(NFC_COUNT)
  2742. #define bfin_write_NFC_COUNT(val) bfin_write16(NFC_COUNT, val)
  2743. #define pNFC_RST ((uint16_t volatile *)NFC_RST) /* NAND ECC Reset Register */
  2744. #define bfin_read_NFC_RST() bfin_read16(NFC_RST)
  2745. #define bfin_write_NFC_RST(val) bfin_write16(NFC_RST, val)
  2746. #define pNFC_PGCTL ((uint16_t volatile *)NFC_PGCTL) /* NAND Page Control Register */
  2747. #define bfin_read_NFC_PGCTL() bfin_read16(NFC_PGCTL)
  2748. #define bfin_write_NFC_PGCTL(val) bfin_write16(NFC_PGCTL, val)
  2749. #define pNFC_READ ((uint16_t volatile *)NFC_READ) /* NAND Read Data Register */
  2750. #define bfin_read_NFC_READ() bfin_read16(NFC_READ)
  2751. #define bfin_write_NFC_READ(val) bfin_write16(NFC_READ, val)
  2752. #define pNFC_ADDR ((uint16_t volatile *)NFC_ADDR) /* NAND Address Register */
  2753. #define bfin_read_NFC_ADDR() bfin_read16(NFC_ADDR)
  2754. #define bfin_write_NFC_ADDR(val) bfin_write16(NFC_ADDR, val)
  2755. #define pNFC_CMD ((uint16_t volatile *)NFC_CMD) /* NAND Command Register */
  2756. #define bfin_read_NFC_CMD() bfin_read16(NFC_CMD)
  2757. #define bfin_write_NFC_CMD(val) bfin_write16(NFC_CMD, val)
  2758. #define pNFC_DATA_WR ((uint16_t volatile *)NFC_DATA_WR) /* NAND Data Write Register */
  2759. #define bfin_read_NFC_DATA_WR() bfin_read16(NFC_DATA_WR)
  2760. #define bfin_write_NFC_DATA_WR(val) bfin_write16(NFC_DATA_WR, val)
  2761. #define pNFC_DATA_RD ((uint16_t volatile *)NFC_DATA_RD) /* NAND Data Read Register */
  2762. #define bfin_read_NFC_DATA_RD() bfin_read16(NFC_DATA_RD)
  2763. #define bfin_write_NFC_DATA_RD(val) bfin_write16(NFC_DATA_RD, val)
  2764. #define pEPPI0_STATUS ((uint16_t volatile *)EPPI0_STATUS) /* EPPI0 Status Register */
  2765. #define bfin_read_EPPI0_STATUS() bfin_read16(EPPI0_STATUS)
  2766. #define bfin_write_EPPI0_STATUS(val) bfin_write16(EPPI0_STATUS, val)
  2767. #define pEPPI0_HCOUNT ((uint16_t volatile *)EPPI0_HCOUNT) /* EPPI0 Horizontal Transfer Count Register */
  2768. #define bfin_read_EPPI0_HCOUNT() bfin_read16(EPPI0_HCOUNT)
  2769. #define bfin_write_EPPI0_HCOUNT(val) bfin_write16(EPPI0_HCOUNT, val)
  2770. #define pEPPI0_HDELAY ((uint16_t volatile *)EPPI0_HDELAY) /* EPPI0 Horizontal Delay Count Register */
  2771. #define bfin_read_EPPI0_HDELAY() bfin_read16(EPPI0_HDELAY)
  2772. #define bfin_write_EPPI0_HDELAY(val) bfin_write16(EPPI0_HDELAY, val)
  2773. #define pEPPI0_VCOUNT ((uint16_t volatile *)EPPI0_VCOUNT) /* EPPI0 Vertical Transfer Count Register */
  2774. #define bfin_read_EPPI0_VCOUNT() bfin_read16(EPPI0_VCOUNT)
  2775. #define bfin_write_EPPI0_VCOUNT(val) bfin_write16(EPPI0_VCOUNT, val)
  2776. #define pEPPI0_VDELAY ((uint16_t volatile *)EPPI0_VDELAY) /* EPPI0 Vertical Delay Count Register */
  2777. #define bfin_read_EPPI0_VDELAY() bfin_read16(EPPI0_VDELAY)
  2778. #define bfin_write_EPPI0_VDELAY(val) bfin_write16(EPPI0_VDELAY, val)
  2779. #define pEPPI0_FRAME ((uint16_t volatile *)EPPI0_FRAME) /* EPPI0 Lines per Frame Register */
  2780. #define bfin_read_EPPI0_FRAME() bfin_read16(EPPI0_FRAME)
  2781. #define bfin_write_EPPI0_FRAME(val) bfin_write16(EPPI0_FRAME, val)
  2782. #define pEPPI0_LINE ((uint16_t volatile *)EPPI0_LINE) /* EPPI0 Samples per Line Register */
  2783. #define bfin_read_EPPI0_LINE() bfin_read16(EPPI0_LINE)
  2784. #define bfin_write_EPPI0_LINE(val) bfin_write16(EPPI0_LINE, val)
  2785. #define pEPPI0_CLKDIV ((uint16_t volatile *)EPPI0_CLKDIV) /* EPPI0 Clock Divide Register */
  2786. #define bfin_read_EPPI0_CLKDIV() bfin_read16(EPPI0_CLKDIV)
  2787. #define bfin_write_EPPI0_CLKDIV(val) bfin_write16(EPPI0_CLKDIV, val)
  2788. #define pEPPI0_CONTROL ((uint32_t volatile *)EPPI0_CONTROL) /* EPPI0 Control Register */
  2789. #define bfin_read_EPPI0_CONTROL() bfin_read32(EPPI0_CONTROL)
  2790. #define bfin_write_EPPI0_CONTROL(val) bfin_write32(EPPI0_CONTROL, val)
  2791. #define pEPPI0_FS1W_HBL ((uint32_t volatile *)EPPI0_FS1W_HBL) /* EPPI0 FS1 Width Register / EPPI0 Horizontal Blanking Samples Per Line Register */
  2792. #define bfin_read_EPPI0_FS1W_HBL() bfin_read32(EPPI0_FS1W_HBL)
  2793. #define bfin_write_EPPI0_FS1W_HBL(val) bfin_write32(EPPI0_FS1W_HBL, val)
  2794. #define pEPPI0_FS1P_AVPL ((uint32_t volatile *)EPPI0_FS1P_AVPL) /* EPPI0 FS1 Period Register / EPPI0 Active Video Samples Per Line Register */
  2795. #define bfin_read_EPPI0_FS1P_AVPL() bfin_read32(EPPI0_FS1P_AVPL)
  2796. #define bfin_write_EPPI0_FS1P_AVPL(val) bfin_write32(EPPI0_FS1P_AVPL, val)
  2797. #define pEPPI0_FS2W_LVB ((uint32_t volatile *)EPPI0_FS2W_LVB) /* EPPI0 FS2 Width Register / EPPI0 Lines of Vertical Blanking Register */
  2798. #define bfin_read_EPPI0_FS2W_LVB() bfin_read32(EPPI0_FS2W_LVB)
  2799. #define bfin_write_EPPI0_FS2W_LVB(val) bfin_write32(EPPI0_FS2W_LVB, val)
  2800. #define pEPPI0_FS2P_LAVF ((uint32_t volatile *)EPPI0_FS2P_LAVF) /* EPPI0 FS2 Period Register/ EPPI0 Lines of Active Video Per Field Register */
  2801. #define bfin_read_EPPI0_FS2P_LAVF() bfin_read32(EPPI0_FS2P_LAVF)
  2802. #define bfin_write_EPPI0_FS2P_LAVF(val) bfin_write32(EPPI0_FS2P_LAVF, val)
  2803. #define pEPPI0_CLIP ((uint32_t volatile *)EPPI0_CLIP) /* EPPI0 Clipping Register */
  2804. #define bfin_read_EPPI0_CLIP() bfin_read32(EPPI0_CLIP)
  2805. #define bfin_write_EPPI0_CLIP(val) bfin_write32(EPPI0_CLIP, val)
  2806. #define pEPPI1_STATUS ((uint16_t volatile *)EPPI1_STATUS) /* EPPI1 Status Register */
  2807. #define bfin_read_EPPI1_STATUS() bfin_read16(EPPI1_STATUS)
  2808. #define bfin_write_EPPI1_STATUS(val) bfin_write16(EPPI1_STATUS, val)
  2809. #define pEPPI1_HCOUNT ((uint16_t volatile *)EPPI1_HCOUNT) /* EPPI1 Horizontal Transfer Count Register */
  2810. #define bfin_read_EPPI1_HCOUNT() bfin_read16(EPPI1_HCOUNT)
  2811. #define bfin_write_EPPI1_HCOUNT(val) bfin_write16(EPPI1_HCOUNT, val)
  2812. #define pEPPI1_HDELAY ((uint16_t volatile *)EPPI1_HDELAY) /* EPPI1 Horizontal Delay Count Register */
  2813. #define bfin_read_EPPI1_HDELAY() bfin_read16(EPPI1_HDELAY)
  2814. #define bfin_write_EPPI1_HDELAY(val) bfin_write16(EPPI1_HDELAY, val)
  2815. #define pEPPI1_VCOUNT ((uint16_t volatile *)EPPI1_VCOUNT) /* EPPI1 Vertical Transfer Count Register */
  2816. #define bfin_read_EPPI1_VCOUNT() bfin_read16(EPPI1_VCOUNT)
  2817. #define bfin_write_EPPI1_VCOUNT(val) bfin_write16(EPPI1_VCOUNT, val)
  2818. #define pEPPI1_VDELAY ((uint16_t volatile *)EPPI1_VDELAY) /* EPPI1 Vertical Delay Count Register */
  2819. #define bfin_read_EPPI1_VDELAY() bfin_read16(EPPI1_VDELAY)
  2820. #define bfin_write_EPPI1_VDELAY(val) bfin_write16(EPPI1_VDELAY, val)
  2821. #define pEPPI1_FRAME ((uint16_t volatile *)EPPI1_FRAME) /* EPPI1 Lines per Frame Register */
  2822. #define bfin_read_EPPI1_FRAME() bfin_read16(EPPI1_FRAME)
  2823. #define bfin_write_EPPI1_FRAME(val) bfin_write16(EPPI1_FRAME, val)
  2824. #define pEPPI1_LINE ((uint16_t volatile *)EPPI1_LINE) /* EPPI1 Samples per Line Register */
  2825. #define bfin_read_EPPI1_LINE() bfin_read16(EPPI1_LINE)
  2826. #define bfin_write_EPPI1_LINE(val) bfin_write16(EPPI1_LINE, val)
  2827. #define pEPPI1_CLKDIV ((uint16_t volatile *)EPPI1_CLKDIV) /* EPPI1 Clock Divide Register */
  2828. #define bfin_read_EPPI1_CLKDIV() bfin_read16(EPPI1_CLKDIV)
  2829. #define bfin_write_EPPI1_CLKDIV(val) bfin_write16(EPPI1_CLKDIV, val)
  2830. #define pEPPI1_CONTROL ((uint32_t volatile *)EPPI1_CONTROL) /* EPPI1 Control Register */
  2831. #define bfin_read_EPPI1_CONTROL() bfin_read32(EPPI1_CONTROL)
  2832. #define bfin_write_EPPI1_CONTROL(val) bfin_write32(EPPI1_CONTROL, val)
  2833. #define pEPPI1_FS1W_HBL ((uint32_t volatile *)EPPI1_FS1W_HBL) /* EPPI1 FS1 Width Register / EPPI1 Horizontal Blanking Samples Per Line Register */
  2834. #define bfin_read_EPPI1_FS1W_HBL() bfin_read32(EPPI1_FS1W_HBL)
  2835. #define bfin_write_EPPI1_FS1W_HBL(val) bfin_write32(EPPI1_FS1W_HBL, val)
  2836. #define pEPPI1_FS1P_AVPL ((uint32_t volatile *)EPPI1_FS1P_AVPL) /* EPPI1 FS1 Period Register / EPPI1 Active Video Samples Per Line Register */
  2837. #define bfin_read_EPPI1_FS1P_AVPL() bfin_read32(EPPI1_FS1P_AVPL)
  2838. #define bfin_write_EPPI1_FS1P_AVPL(val) bfin_write32(EPPI1_FS1P_AVPL, val)
  2839. #define pEPPI1_FS2W_LVB ((uint32_t volatile *)EPPI1_FS2W_LVB) /* EPPI1 FS2 Width Register / EPPI1 Lines of Vertical Blanking Register */
  2840. #define bfin_read_EPPI1_FS2W_LVB() bfin_read32(EPPI1_FS2W_LVB)
  2841. #define bfin_write_EPPI1_FS2W_LVB(val) bfin_write32(EPPI1_FS2W_LVB, val)
  2842. #define pEPPI1_FS2P_LAVF ((uint32_t volatile *)EPPI1_FS2P_LAVF) /* EPPI1 FS2 Period Register/ EPPI1 Lines of Active Video Per Field Register */
  2843. #define bfin_read_EPPI1_FS2P_LAVF() bfin_read32(EPPI1_FS2P_LAVF)
  2844. #define bfin_write_EPPI1_FS2P_LAVF(val) bfin_write32(EPPI1_FS2P_LAVF, val)
  2845. #define pEPPI1_CLIP ((uint32_t volatile *)EPPI1_CLIP) /* EPPI1 Clipping Register */
  2846. #define bfin_read_EPPI1_CLIP() bfin_read32(EPPI1_CLIP)
  2847. #define bfin_write_EPPI1_CLIP(val) bfin_write32(EPPI1_CLIP, val)
  2848. #define pEPPI2_STATUS ((uint16_t volatile *)EPPI2_STATUS) /* EPPI2 Status Register */
  2849. #define bfin_read_EPPI2_STATUS() bfin_read16(EPPI2_STATUS)
  2850. #define bfin_write_EPPI2_STATUS(val) bfin_write16(EPPI2_STATUS, val)
  2851. #define pEPPI2_HCOUNT ((uint16_t volatile *)EPPI2_HCOUNT) /* EPPI2 Horizontal Transfer Count Register */
  2852. #define bfin_read_EPPI2_HCOUNT() bfin_read16(EPPI2_HCOUNT)
  2853. #define bfin_write_EPPI2_HCOUNT(val) bfin_write16(EPPI2_HCOUNT, val)
  2854. #define pEPPI2_HDELAY ((uint16_t volatile *)EPPI2_HDELAY) /* EPPI2 Horizontal Delay Count Register */
  2855. #define bfin_read_EPPI2_HDELAY() bfin_read16(EPPI2_HDELAY)
  2856. #define bfin_write_EPPI2_HDELAY(val) bfin_write16(EPPI2_HDELAY, val)
  2857. #define pEPPI2_VCOUNT ((uint16_t volatile *)EPPI2_VCOUNT) /* EPPI2 Vertical Transfer Count Register */
  2858. #define bfin_read_EPPI2_VCOUNT() bfin_read16(EPPI2_VCOUNT)
  2859. #define bfin_write_EPPI2_VCOUNT(val) bfin_write16(EPPI2_VCOUNT, val)
  2860. #define pEPPI2_VDELAY ((uint16_t volatile *)EPPI2_VDELAY) /* EPPI2 Vertical Delay Count Register */
  2861. #define bfin_read_EPPI2_VDELAY() bfin_read16(EPPI2_VDELAY)
  2862. #define bfin_write_EPPI2_VDELAY(val) bfin_write16(EPPI2_VDELAY, val)
  2863. #define pEPPI2_FRAME ((uint16_t volatile *)EPPI2_FRAME) /* EPPI2 Lines per Frame Register */
  2864. #define bfin_read_EPPI2_FRAME() bfin_read16(EPPI2_FRAME)
  2865. #define bfin_write_EPPI2_FRAME(val) bfin_write16(EPPI2_FRAME, val)
  2866. #define pEPPI2_LINE ((uint16_t volatile *)EPPI2_LINE) /* EPPI2 Samples per Line Register */
  2867. #define bfin_read_EPPI2_LINE() bfin_read16(EPPI2_LINE)
  2868. #define bfin_write_EPPI2_LINE(val) bfin_write16(EPPI2_LINE, val)
  2869. #define pEPPI2_CLKDIV ((uint16_t volatile *)EPPI2_CLKDIV) /* EPPI2 Clock Divide Register */
  2870. #define bfin_read_EPPI2_CLKDIV() bfin_read16(EPPI2_CLKDIV)
  2871. #define bfin_write_EPPI2_CLKDIV(val) bfin_write16(EPPI2_CLKDIV, val)
  2872. #define pEPPI2_CONTROL ((uint32_t volatile *)EPPI2_CONTROL) /* EPPI2 Control Register */
  2873. #define bfin_read_EPPI2_CONTROL() bfin_read32(EPPI2_CONTROL)
  2874. #define bfin_write_EPPI2_CONTROL(val) bfin_write32(EPPI2_CONTROL, val)
  2875. #define pEPPI2_FS1W_HBL ((uint32_t volatile *)EPPI2_FS1W_HBL) /* EPPI2 FS1 Width Register / EPPI2 Horizontal Blanking Samples Per Line Register */
  2876. #define bfin_read_EPPI2_FS1W_HBL() bfin_read32(EPPI2_FS1W_HBL)
  2877. #define bfin_write_EPPI2_FS1W_HBL(val) bfin_write32(EPPI2_FS1W_HBL, val)
  2878. #define pEPPI2_FS1P_AVPL ((uint32_t volatile *)EPPI2_FS1P_AVPL) /* EPPI2 FS1 Period Register / EPPI2 Active Video Samples Per Line Register */
  2879. #define bfin_read_EPPI2_FS1P_AVPL() bfin_read32(EPPI2_FS1P_AVPL)
  2880. #define bfin_write_EPPI2_FS1P_AVPL(val) bfin_write32(EPPI2_FS1P_AVPL, val)
  2881. #define pEPPI2_FS2W_LVB ((uint32_t volatile *)EPPI2_FS2W_LVB) /* EPPI2 FS2 Width Register / EPPI2 Lines of Vertical Blanking Register */
  2882. #define bfin_read_EPPI2_FS2W_LVB() bfin_read32(EPPI2_FS2W_LVB)
  2883. #define bfin_write_EPPI2_FS2W_LVB(val) bfin_write32(EPPI2_FS2W_LVB, val)
  2884. #define pEPPI2_FS2P_LAVF ((uint32_t volatile *)EPPI2_FS2P_LAVF) /* EPPI2 FS2 Period Register/ EPPI2 Lines of Active Video Per Field Register */
  2885. #define bfin_read_EPPI2_FS2P_LAVF() bfin_read32(EPPI2_FS2P_LAVF)
  2886. #define bfin_write_EPPI2_FS2P_LAVF(val) bfin_write32(EPPI2_FS2P_LAVF, val)
  2887. #define pEPPI2_CLIP ((uint32_t volatile *)EPPI2_CLIP) /* EPPI2 Clipping Register */
  2888. #define bfin_read_EPPI2_CLIP() bfin_read32(EPPI2_CLIP)
  2889. #define bfin_write_EPPI2_CLIP(val) bfin_write32(EPPI2_CLIP, val)
  2890. #define pCAN0_MC1 ((uint16_t volatile *)CAN0_MC1) /* CAN Controller 0 Mailbox Configuration Register 1 */
  2891. #define bfin_read_CAN0_MC1() bfin_read16(CAN0_MC1)
  2892. #define bfin_write_CAN0_MC1(val) bfin_write16(CAN0_MC1, val)
  2893. #define pCAN0_MD1 ((uint16_t volatile *)CAN0_MD1) /* CAN Controller 0 Mailbox Direction Register 1 */
  2894. #define bfin_read_CAN0_MD1() bfin_read16(CAN0_MD1)
  2895. #define bfin_write_CAN0_MD1(val) bfin_write16(CAN0_MD1, val)
  2896. #define pCAN0_TRS1 ((uint16_t volatile *)CAN0_TRS1) /* CAN Controller 0 Transmit Request Set Register 1 */
  2897. #define bfin_read_CAN0_TRS1() bfin_read16(CAN0_TRS1)
  2898. #define bfin_write_CAN0_TRS1(val) bfin_write16(CAN0_TRS1, val)
  2899. #define pCAN0_TRR1 ((uint16_t volatile *)CAN0_TRR1) /* CAN Controller 0 Transmit Request Reset Register 1 */
  2900. #define bfin_read_CAN0_TRR1() bfin_read16(CAN0_TRR1)
  2901. #define bfin_write_CAN0_TRR1(val) bfin_write16(CAN0_TRR1, val)
  2902. #define pCAN0_TA1 ((uint16_t volatile *)CAN0_TA1) /* CAN Controller 0 Transmit Acknowledge Register 1 */
  2903. #define bfin_read_CAN0_TA1() bfin_read16(CAN0_TA1)
  2904. #define bfin_write_CAN0_TA1(val) bfin_write16(CAN0_TA1, val)
  2905. #define pCAN0_AA1 ((uint16_t volatile *)CAN0_AA1) /* CAN Controller 0 Abort Acknowledge Register 1 */
  2906. #define bfin_read_CAN0_AA1() bfin_read16(CAN0_AA1)
  2907. #define bfin_write_CAN0_AA1(val) bfin_write16(CAN0_AA1, val)
  2908. #define pCAN0_RMP1 ((uint16_t volatile *)CAN0_RMP1) /* CAN Controller 0 Receive Message Pending Register 1 */
  2909. #define bfin_read_CAN0_RMP1() bfin_read16(CAN0_RMP1)
  2910. #define bfin_write_CAN0_RMP1(val) bfin_write16(CAN0_RMP1, val)
  2911. #define pCAN0_RML1 ((uint16_t volatile *)CAN0_RML1) /* CAN Controller 0 Receive Message Lost Register 1 */
  2912. #define bfin_read_CAN0_RML1() bfin_read16(CAN0_RML1)
  2913. #define bfin_write_CAN0_RML1(val) bfin_write16(CAN0_RML1, val)
  2914. #define pCAN0_MBTIF1 ((uint16_t volatile *)CAN0_MBTIF1) /* CAN Controller 0 Mailbox Transmit Interrupt Flag Register 1 */
  2915. #define bfin_read_CAN0_MBTIF1() bfin_read16(CAN0_MBTIF1)
  2916. #define bfin_write_CAN0_MBTIF1(val) bfin_write16(CAN0_MBTIF1, val)
  2917. #define pCAN0_MBRIF1 ((uint16_t volatile *)CAN0_MBRIF1) /* CAN Controller 0 Mailbox Receive Interrupt Flag Register 1 */
  2918. #define bfin_read_CAN0_MBRIF1() bfin_read16(CAN0_MBRIF1)
  2919. #define bfin_write_CAN0_MBRIF1(val) bfin_write16(CAN0_MBRIF1, val)
  2920. #define pCAN0_MBIM1 ((uint16_t volatile *)CAN0_MBIM1) /* CAN Controller 0 Mailbox Interrupt Mask Register 1 */
  2921. #define bfin_read_CAN0_MBIM1() bfin_read16(CAN0_MBIM1)
  2922. #define bfin_write_CAN0_MBIM1(val) bfin_write16(CAN0_MBIM1, val)
  2923. #define pCAN0_RFH1 ((uint16_t volatile *)CAN0_RFH1) /* CAN Controller 0 Remote Frame Handling Enable Register 1 */
  2924. #define bfin_read_CAN0_RFH1() bfin_read16(CAN0_RFH1)
  2925. #define bfin_write_CAN0_RFH1(val) bfin_write16(CAN0_RFH1, val)
  2926. #define pCAN0_OPSS1 ((uint16_t volatile *)CAN0_OPSS1) /* CAN Controller 0 Overwrite Protection Single Shot Transmit Register 1 */
  2927. #define bfin_read_CAN0_OPSS1() bfin_read16(CAN0_OPSS1)
  2928. #define bfin_write_CAN0_OPSS1(val) bfin_write16(CAN0_OPSS1, val)
  2929. #define pCAN0_MC2 ((uint16_t volatile *)CAN0_MC2) /* CAN Controller 0 Mailbox Configuration Register 2 */
  2930. #define bfin_read_CAN0_MC2() bfin_read16(CAN0_MC2)
  2931. #define bfin_write_CAN0_MC2(val) bfin_write16(CAN0_MC2, val)
  2932. #define pCAN0_MD2 ((uint16_t volatile *)CAN0_MD2) /* CAN Controller 0 Mailbox Direction Register 2 */
  2933. #define bfin_read_CAN0_MD2() bfin_read16(CAN0_MD2)
  2934. #define bfin_write_CAN0_MD2(val) bfin_write16(CAN0_MD2, val)
  2935. #define pCAN0_TRS2 ((uint16_t volatile *)CAN0_TRS2) /* CAN Controller 0 Transmit Request Set Register 2 */
  2936. #define bfin_read_CAN0_TRS2() bfin_read16(CAN0_TRS2)
  2937. #define bfin_write_CAN0_TRS2(val) bfin_write16(CAN0_TRS2, val)
  2938. #define pCAN0_TRR2 ((uint16_t volatile *)CAN0_TRR2) /* CAN Controller 0 Transmit Request Reset Register 2 */
  2939. #define bfin_read_CAN0_TRR2() bfin_read16(CAN0_TRR2)
  2940. #define bfin_write_CAN0_TRR2(val) bfin_write16(CAN0_TRR2, val)
  2941. #define pCAN0_TA2 ((uint16_t volatile *)CAN0_TA2) /* CAN Controller 0 Transmit Acknowledge Register 2 */
  2942. #define bfin_read_CAN0_TA2() bfin_read16(CAN0_TA2)
  2943. #define bfin_write_CAN0_TA2(val) bfin_write16(CAN0_TA2, val)
  2944. #define pCAN0_AA2 ((uint16_t volatile *)CAN0_AA2) /* CAN Controller 0 Abort Acknowledge Register 2 */
  2945. #define bfin_read_CAN0_AA2() bfin_read16(CAN0_AA2)
  2946. #define bfin_write_CAN0_AA2(val) bfin_write16(CAN0_AA2, val)
  2947. #define pCAN0_RMP2 ((uint16_t volatile *)CAN0_RMP2) /* CAN Controller 0 Receive Message Pending Register 2 */
  2948. #define bfin_read_CAN0_RMP2() bfin_read16(CAN0_RMP2)
  2949. #define bfin_write_CAN0_RMP2(val) bfin_write16(CAN0_RMP2, val)
  2950. #define pCAN0_RML2 ((uint16_t volatile *)CAN0_RML2) /* CAN Controller 0 Receive Message Lost Register 2 */
  2951. #define bfin_read_CAN0_RML2() bfin_read16(CAN0_RML2)
  2952. #define bfin_write_CAN0_RML2(val) bfin_write16(CAN0_RML2, val)
  2953. #define pCAN0_MBTIF2 ((uint16_t volatile *)CAN0_MBTIF2) /* CAN Controller 0 Mailbox Transmit Interrupt Flag Register 2 */
  2954. #define bfin_read_CAN0_MBTIF2() bfin_read16(CAN0_MBTIF2)
  2955. #define bfin_write_CAN0_MBTIF2(val) bfin_write16(CAN0_MBTIF2, val)
  2956. #define pCAN0_MBRIF2 ((uint16_t volatile *)CAN0_MBRIF2) /* CAN Controller 0 Mailbox Receive Interrupt Flag Register 2 */
  2957. #define bfin_read_CAN0_MBRIF2() bfin_read16(CAN0_MBRIF2)
  2958. #define bfin_write_CAN0_MBRIF2(val) bfin_write16(CAN0_MBRIF2, val)
  2959. #define pCAN0_MBIM2 ((uint16_t volatile *)CAN0_MBIM2) /* CAN Controller 0 Mailbox Interrupt Mask Register 2 */
  2960. #define bfin_read_CAN0_MBIM2() bfin_read16(CAN0_MBIM2)
  2961. #define bfin_write_CAN0_MBIM2(val) bfin_write16(CAN0_MBIM2, val)
  2962. #define pCAN0_RFH2 ((uint16_t volatile *)CAN0_RFH2) /* CAN Controller 0 Remote Frame Handling Enable Register 2 */
  2963. #define bfin_read_CAN0_RFH2() bfin_read16(CAN0_RFH2)
  2964. #define bfin_write_CAN0_RFH2(val) bfin_write16(CAN0_RFH2, val)
  2965. #define pCAN0_OPSS2 ((uint16_t volatile *)CAN0_OPSS2) /* CAN Controller 0 Overwrite Protection Single Shot Transmit Register 2 */
  2966. #define bfin_read_CAN0_OPSS2() bfin_read16(CAN0_OPSS2)
  2967. #define bfin_write_CAN0_OPSS2(val) bfin_write16(CAN0_OPSS2, val)
  2968. #define pCAN0_CLOCK ((uint16_t volatile *)CAN0_CLOCK) /* CAN Controller 0 Clock Register */
  2969. #define bfin_read_CAN0_CLOCK() bfin_read16(CAN0_CLOCK)
  2970. #define bfin_write_CAN0_CLOCK(val) bfin_write16(CAN0_CLOCK, val)
  2971. #define pCAN0_TIMING ((uint16_t volatile *)CAN0_TIMING) /* CAN Controller 0 Timing Register */
  2972. #define bfin_read_CAN0_TIMING() bfin_read16(CAN0_TIMING)
  2973. #define bfin_write_CAN0_TIMING(val) bfin_write16(CAN0_TIMING, val)
  2974. #define pCAN0_DEBUG ((uint16_t volatile *)CAN0_DEBUG) /* CAN Controller 0 Debug Register */
  2975. #define bfin_read_CAN0_DEBUG() bfin_read16(CAN0_DEBUG)
  2976. #define bfin_write_CAN0_DEBUG(val) bfin_write16(CAN0_DEBUG, val)
  2977. #define pCAN0_STATUS ((uint16_t volatile *)CAN0_STATUS) /* CAN Controller 0 Global Status Register */
  2978. #define bfin_read_CAN0_STATUS() bfin_read16(CAN0_STATUS)
  2979. #define bfin_write_CAN0_STATUS(val) bfin_write16(CAN0_STATUS, val)
  2980. #define pCAN0_CEC ((uint16_t volatile *)CAN0_CEC) /* CAN Controller 0 Error Counter Register */
  2981. #define bfin_read_CAN0_CEC() bfin_read16(CAN0_CEC)
  2982. #define bfin_write_CAN0_CEC(val) bfin_write16(CAN0_CEC, val)
  2983. #define pCAN0_GIS ((uint16_t volatile *)CAN0_GIS) /* CAN Controller 0 Global Interrupt Status Register */
  2984. #define bfin_read_CAN0_GIS() bfin_read16(CAN0_GIS)
  2985. #define bfin_write_CAN0_GIS(val) bfin_write16(CAN0_GIS, val)
  2986. #define pCAN0_GIM ((uint16_t volatile *)CAN0_GIM) /* CAN Controller 0 Global Interrupt Mask Register */
  2987. #define bfin_read_CAN0_GIM() bfin_read16(CAN0_GIM)
  2988. #define bfin_write_CAN0_GIM(val) bfin_write16(CAN0_GIM, val)
  2989. #define pCAN0_GIF ((uint16_t volatile *)CAN0_GIF) /* CAN Controller 0 Global Interrupt Flag Register */
  2990. #define bfin_read_CAN0_GIF() bfin_read16(CAN0_GIF)
  2991. #define bfin_write_CAN0_GIF(val) bfin_write16(CAN0_GIF, val)
  2992. #define pCAN0_CONTROL ((uint16_t volatile *)CAN0_CONTROL) /* CAN Controller 0 Master Control Register */
  2993. #define bfin_read_CAN0_CONTROL() bfin_read16(CAN0_CONTROL)
  2994. #define bfin_write_CAN0_CONTROL(val) bfin_write16(CAN0_CONTROL, val)
  2995. #define pCAN0_INTR ((uint16_t volatile *)CAN0_INTR) /* CAN Controller 0 Interrupt Pending Register */
  2996. #define bfin_read_CAN0_INTR() bfin_read16(CAN0_INTR)
  2997. #define bfin_write_CAN0_INTR(val) bfin_write16(CAN0_INTR, val)
  2998. #define pCAN0_MBTD ((uint16_t volatile *)CAN0_MBTD) /* CAN Controller 0 Mailbox Temporary Disable Register */
  2999. #define bfin_read_CAN0_MBTD() bfin_read16(CAN0_MBTD)
  3000. #define bfin_write_CAN0_MBTD(val) bfin_write16(CAN0_MBTD, val)
  3001. #define pCAN0_EWR ((uint16_t volatile *)CAN0_EWR) /* CAN Controller 0 Programmable Warning Level Register */
  3002. #define bfin_read_CAN0_EWR() bfin_read16(CAN0_EWR)
  3003. #define bfin_write_CAN0_EWR(val) bfin_write16(CAN0_EWR, val)
  3004. #define pCAN0_ESR ((uint16_t volatile *)CAN0_ESR) /* CAN Controller 0 Error Status Register */
  3005. #define bfin_read_CAN0_ESR() bfin_read16(CAN0_ESR)
  3006. #define bfin_write_CAN0_ESR(val) bfin_write16(CAN0_ESR, val)
  3007. #define pCAN0_UCCNT ((uint16_t volatile *)CAN0_UCCNT) /* CAN Controller 0 Universal Counter Register */
  3008. #define bfin_read_CAN0_UCCNT() bfin_read16(CAN0_UCCNT)
  3009. #define bfin_write_CAN0_UCCNT(val) bfin_write16(CAN0_UCCNT, val)
  3010. #define pCAN0_UCRC ((uint16_t volatile *)CAN0_UCRC) /* CAN Controller 0 Universal Counter Force Reload Register */
  3011. #define bfin_read_CAN0_UCRC() bfin_read16(CAN0_UCRC)
  3012. #define bfin_write_CAN0_UCRC(val) bfin_write16(CAN0_UCRC, val)
  3013. #define pCAN0_UCCNF ((uint16_t volatile *)CAN0_UCCNF) /* CAN Controller 0 Universal Counter Configuration Register */
  3014. #define bfin_read_CAN0_UCCNF() bfin_read16(CAN0_UCCNF)
  3015. #define bfin_write_CAN0_UCCNF(val) bfin_write16(CAN0_UCCNF, val)
  3016. #define pCAN0_AM00L ((uint16_t volatile *)CAN0_AM00L) /* CAN Controller 0 Mailbox 0 Acceptance Mask High Register */
  3017. #define bfin_read_CAN0_AM00L() bfin_read16(CAN0_AM00L)
  3018. #define bfin_write_CAN0_AM00L(val) bfin_write16(CAN0_AM00L, val)
  3019. #define pCAN0_AM00H ((uint16_t volatile *)CAN0_AM00H) /* CAN Controller 0 Mailbox 0 Acceptance Mask Low Register */
  3020. #define bfin_read_CAN0_AM00H() bfin_read16(CAN0_AM00H)
  3021. #define bfin_write_CAN0_AM00H(val) bfin_write16(CAN0_AM00H, val)
  3022. #define pCAN0_AM01L ((uint16_t volatile *)CAN0_AM01L) /* CAN Controller 0 Mailbox 1 Acceptance Mask High Register */
  3023. #define bfin_read_CAN0_AM01L() bfin_read16(CAN0_AM01L)
  3024. #define bfin_write_CAN0_AM01L(val) bfin_write16(CAN0_AM01L, val)
  3025. #define pCAN0_AM01H ((uint16_t volatile *)CAN0_AM01H) /* CAN Controller 0 Mailbox 1 Acceptance Mask Low Register */
  3026. #define bfin_read_CAN0_AM01H() bfin_read16(CAN0_AM01H)
  3027. #define bfin_write_CAN0_AM01H(val) bfin_write16(CAN0_AM01H, val)
  3028. #define pCAN0_AM02L ((uint16_t volatile *)CAN0_AM02L) /* CAN Controller 0 Mailbox 2 Acceptance Mask High Register */
  3029. #define bfin_read_CAN0_AM02L() bfin_read16(CAN0_AM02L)
  3030. #define bfin_write_CAN0_AM02L(val) bfin_write16(CAN0_AM02L, val)
  3031. #define pCAN0_AM02H ((uint16_t volatile *)CAN0_AM02H) /* CAN Controller 0 Mailbox 2 Acceptance Mask Low Register */
  3032. #define bfin_read_CAN0_AM02H() bfin_read16(CAN0_AM02H)
  3033. #define bfin_write_CAN0_AM02H(val) bfin_write16(CAN0_AM02H, val)
  3034. #define pCAN0_AM03L ((uint16_t volatile *)CAN0_AM03L) /* CAN Controller 0 Mailbox 3 Acceptance Mask High Register */
  3035. #define bfin_read_CAN0_AM03L() bfin_read16(CAN0_AM03L)
  3036. #define bfin_write_CAN0_AM03L(val) bfin_write16(CAN0_AM03L, val)
  3037. #define pCAN0_AM03H ((uint16_t volatile *)CAN0_AM03H) /* CAN Controller 0 Mailbox 3 Acceptance Mask Low Register */
  3038. #define bfin_read_CAN0_AM03H() bfin_read16(CAN0_AM03H)
  3039. #define bfin_write_CAN0_AM03H(val) bfin_write16(CAN0_AM03H, val)
  3040. #define pCAN0_AM04L ((uint16_t volatile *)CAN0_AM04L) /* CAN Controller 0 Mailbox 4 Acceptance Mask High Register */
  3041. #define bfin_read_CAN0_AM04L() bfin_read16(CAN0_AM04L)
  3042. #define bfin_write_CAN0_AM04L(val) bfin_write16(CAN0_AM04L, val)
  3043. #define pCAN0_AM04H ((uint16_t volatile *)CAN0_AM04H) /* CAN Controller 0 Mailbox 4 Acceptance Mask Low Register */
  3044. #define bfin_read_CAN0_AM04H() bfin_read16(CAN0_AM04H)
  3045. #define bfin_write_CAN0_AM04H(val) bfin_write16(CAN0_AM04H, val)
  3046. #define pCAN0_AM05L ((uint16_t volatile *)CAN0_AM05L) /* CAN Controller 0 Mailbox 5 Acceptance Mask High Register */
  3047. #define bfin_read_CAN0_AM05L() bfin_read16(CAN0_AM05L)
  3048. #define bfin_write_CAN0_AM05L(val) bfin_write16(CAN0_AM05L, val)
  3049. #define pCAN0_AM05H ((uint16_t volatile *)CAN0_AM05H) /* CAN Controller 0 Mailbox 5 Acceptance Mask Low Register */
  3050. #define bfin_read_CAN0_AM05H() bfin_read16(CAN0_AM05H)
  3051. #define bfin_write_CAN0_AM05H(val) bfin_write16(CAN0_AM05H, val)
  3052. #define pCAN0_AM06L ((uint16_t volatile *)CAN0_AM06L) /* CAN Controller 0 Mailbox 6 Acceptance Mask High Register */
  3053. #define bfin_read_CAN0_AM06L() bfin_read16(CAN0_AM06L)
  3054. #define bfin_write_CAN0_AM06L(val) bfin_write16(CAN0_AM06L, val)
  3055. #define pCAN0_AM06H ((uint16_t volatile *)CAN0_AM06H) /* CAN Controller 0 Mailbox 6 Acceptance Mask Low Register */
  3056. #define bfin_read_CAN0_AM06H() bfin_read16(CAN0_AM06H)
  3057. #define bfin_write_CAN0_AM06H(val) bfin_write16(CAN0_AM06H, val)
  3058. #define pCAN0_AM07L ((uint16_t volatile *)CAN0_AM07L) /* CAN Controller 0 Mailbox 7 Acceptance Mask High Register */
  3059. #define bfin_read_CAN0_AM07L() bfin_read16(CAN0_AM07L)
  3060. #define bfin_write_CAN0_AM07L(val) bfin_write16(CAN0_AM07L, val)
  3061. #define pCAN0_AM07H ((uint16_t volatile *)CAN0_AM07H) /* CAN Controller 0 Mailbox 7 Acceptance Mask Low Register */
  3062. #define bfin_read_CAN0_AM07H() bfin_read16(CAN0_AM07H)
  3063. #define bfin_write_CAN0_AM07H(val) bfin_write16(CAN0_AM07H, val)
  3064. #define pCAN0_AM08L ((uint16_t volatile *)CAN0_AM08L) /* CAN Controller 0 Mailbox 8 Acceptance Mask High Register */
  3065. #define bfin_read_CAN0_AM08L() bfin_read16(CAN0_AM08L)
  3066. #define bfin_write_CAN0_AM08L(val) bfin_write16(CAN0_AM08L, val)
  3067. #define pCAN0_AM08H ((uint16_t volatile *)CAN0_AM08H) /* CAN Controller 0 Mailbox 8 Acceptance Mask Low Register */
  3068. #define bfin_read_CAN0_AM08H() bfin_read16(CAN0_AM08H)
  3069. #define bfin_write_CAN0_AM08H(val) bfin_write16(CAN0_AM08H, val)
  3070. #define pCAN0_AM09L ((uint16_t volatile *)CAN0_AM09L) /* CAN Controller 0 Mailbox 9 Acceptance Mask High Register */
  3071. #define bfin_read_CAN0_AM09L() bfin_read16(CAN0_AM09L)
  3072. #define bfin_write_CAN0_AM09L(val) bfin_write16(CAN0_AM09L, val)
  3073. #define pCAN0_AM09H ((uint16_t volatile *)CAN0_AM09H) /* CAN Controller 0 Mailbox 9 Acceptance Mask Low Register */
  3074. #define bfin_read_CAN0_AM09H() bfin_read16(CAN0_AM09H)
  3075. #define bfin_write_CAN0_AM09H(val) bfin_write16(CAN0_AM09H, val)
  3076. #define pCAN0_AM10L ((uint16_t volatile *)CAN0_AM10L) /* CAN Controller 0 Mailbox 10 Acceptance Mask High Register */
  3077. #define bfin_read_CAN0_AM10L() bfin_read16(CAN0_AM10L)
  3078. #define bfin_write_CAN0_AM10L(val) bfin_write16(CAN0_AM10L, val)
  3079. #define pCAN0_AM10H ((uint16_t volatile *)CAN0_AM10H) /* CAN Controller 0 Mailbox 10 Acceptance Mask Low Register */
  3080. #define bfin_read_CAN0_AM10H() bfin_read16(CAN0_AM10H)
  3081. #define bfin_write_CAN0_AM10H(val) bfin_write16(CAN0_AM10H, val)
  3082. #define pCAN0_AM11L ((uint16_t volatile *)CAN0_AM11L) /* CAN Controller 0 Mailbox 11 Acceptance Mask High Register */
  3083. #define bfin_read_CAN0_AM11L() bfin_read16(CAN0_AM11L)
  3084. #define bfin_write_CAN0_AM11L(val) bfin_write16(CAN0_AM11L, val)
  3085. #define pCAN0_AM11H ((uint16_t volatile *)CAN0_AM11H) /* CAN Controller 0 Mailbox 11 Acceptance Mask Low Register */
  3086. #define bfin_read_CAN0_AM11H() bfin_read16(CAN0_AM11H)
  3087. #define bfin_write_CAN0_AM11H(val) bfin_write16(CAN0_AM11H, val)
  3088. #define pCAN0_AM12L ((uint16_t volatile *)CAN0_AM12L) /* CAN Controller 0 Mailbox 12 Acceptance Mask High Register */
  3089. #define bfin_read_CAN0_AM12L() bfin_read16(CAN0_AM12L)
  3090. #define bfin_write_CAN0_AM12L(val) bfin_write16(CAN0_AM12L, val)
  3091. #define pCAN0_AM12H ((uint16_t volatile *)CAN0_AM12H) /* CAN Controller 0 Mailbox 12 Acceptance Mask Low Register */
  3092. #define bfin_read_CAN0_AM12H() bfin_read16(CAN0_AM12H)
  3093. #define bfin_write_CAN0_AM12H(val) bfin_write16(CAN0_AM12H, val)
  3094. #define pCAN0_AM13L ((uint16_t volatile *)CAN0_AM13L) /* CAN Controller 0 Mailbox 13 Acceptance Mask High Register */
  3095. #define bfin_read_CAN0_AM13L() bfin_read16(CAN0_AM13L)
  3096. #define bfin_write_CAN0_AM13L(val) bfin_write16(CAN0_AM13L, val)
  3097. #define pCAN0_AM13H ((uint16_t volatile *)CAN0_AM13H) /* CAN Controller 0 Mailbox 13 Acceptance Mask Low Register */
  3098. #define bfin_read_CAN0_AM13H() bfin_read16(CAN0_AM13H)
  3099. #define bfin_write_CAN0_AM13H(val) bfin_write16(CAN0_AM13H, val)
  3100. #define pCAN0_AM14L ((uint16_t volatile *)CAN0_AM14L) /* CAN Controller 0 Mailbox 14 Acceptance Mask High Register */
  3101. #define bfin_read_CAN0_AM14L() bfin_read16(CAN0_AM14L)
  3102. #define bfin_write_CAN0_AM14L(val) bfin_write16(CAN0_AM14L, val)
  3103. #define pCAN0_AM14H ((uint16_t volatile *)CAN0_AM14H) /* CAN Controller 0 Mailbox 14 Acceptance Mask Low Register */
  3104. #define bfin_read_CAN0_AM14H() bfin_read16(CAN0_AM14H)
  3105. #define bfin_write_CAN0_AM14H(val) bfin_write16(CAN0_AM14H, val)
  3106. #define pCAN0_AM15L ((uint16_t volatile *)CAN0_AM15L) /* CAN Controller 0 Mailbox 15 Acceptance Mask High Register */
  3107. #define bfin_read_CAN0_AM15L() bfin_read16(CAN0_AM15L)
  3108. #define bfin_write_CAN0_AM15L(val) bfin_write16(CAN0_AM15L, val)
  3109. #define pCAN0_AM15H ((uint16_t volatile *)CAN0_AM15H) /* CAN Controller 0 Mailbox 15 Acceptance Mask Low Register */
  3110. #define bfin_read_CAN0_AM15H() bfin_read16(CAN0_AM15H)
  3111. #define bfin_write_CAN0_AM15H(val) bfin_write16(CAN0_AM15H, val)
  3112. #define pCAN0_AM16L ((uint16_t volatile *)CAN0_AM16L) /* CAN Controller 0 Mailbox 16 Acceptance Mask High Register */
  3113. #define bfin_read_CAN0_AM16L() bfin_read16(CAN0_AM16L)
  3114. #define bfin_write_CAN0_AM16L(val) bfin_write16(CAN0_AM16L, val)
  3115. #define pCAN0_AM16H ((uint16_t volatile *)CAN0_AM16H) /* CAN Controller 0 Mailbox 16 Acceptance Mask Low Register */
  3116. #define bfin_read_CAN0_AM16H() bfin_read16(CAN0_AM16H)
  3117. #define bfin_write_CAN0_AM16H(val) bfin_write16(CAN0_AM16H, val)
  3118. #define pCAN0_AM17L ((uint16_t volatile *)CAN0_AM17L) /* CAN Controller 0 Mailbox 17 Acceptance Mask High Register */
  3119. #define bfin_read_CAN0_AM17L() bfin_read16(CAN0_AM17L)
  3120. #define bfin_write_CAN0_AM17L(val) bfin_write16(CAN0_AM17L, val)
  3121. #define pCAN0_AM17H ((uint16_t volatile *)CAN0_AM17H) /* CAN Controller 0 Mailbox 17 Acceptance Mask Low Register */
  3122. #define bfin_read_CAN0_AM17H() bfin_read16(CAN0_AM17H)
  3123. #define bfin_write_CAN0_AM17H(val) bfin_write16(CAN0_AM17H, val)
  3124. #define pCAN0_AM18L ((uint16_t volatile *)CAN0_AM18L) /* CAN Controller 0 Mailbox 18 Acceptance Mask High Register */
  3125. #define bfin_read_CAN0_AM18L() bfin_read16(CAN0_AM18L)
  3126. #define bfin_write_CAN0_AM18L(val) bfin_write16(CAN0_AM18L, val)
  3127. #define pCAN0_AM18H ((uint16_t volatile *)CAN0_AM18H) /* CAN Controller 0 Mailbox 18 Acceptance Mask Low Register */
  3128. #define bfin_read_CAN0_AM18H() bfin_read16(CAN0_AM18H)
  3129. #define bfin_write_CAN0_AM18H(val) bfin_write16(CAN0_AM18H, val)
  3130. #define pCAN0_AM19L ((uint16_t volatile *)CAN0_AM19L) /* CAN Controller 0 Mailbox 19 Acceptance Mask High Register */
  3131. #define bfin_read_CAN0_AM19L() bfin_read16(CAN0_AM19L)
  3132. #define bfin_write_CAN0_AM19L(val) bfin_write16(CAN0_AM19L, val)
  3133. #define pCAN0_AM19H ((uint16_t volatile *)CAN0_AM19H) /* CAN Controller 0 Mailbox 19 Acceptance Mask Low Register */
  3134. #define bfin_read_CAN0_AM19H() bfin_read16(CAN0_AM19H)
  3135. #define bfin_write_CAN0_AM19H(val) bfin_write16(CAN0_AM19H, val)
  3136. #define pCAN0_AM20L ((uint16_t volatile *)CAN0_AM20L) /* CAN Controller 0 Mailbox 20 Acceptance Mask High Register */
  3137. #define bfin_read_CAN0_AM20L() bfin_read16(CAN0_AM20L)
  3138. #define bfin_write_CAN0_AM20L(val) bfin_write16(CAN0_AM20L, val)
  3139. #define pCAN0_AM20H ((uint16_t volatile *)CAN0_AM20H) /* CAN Controller 0 Mailbox 20 Acceptance Mask Low Register */
  3140. #define bfin_read_CAN0_AM20H() bfin_read16(CAN0_AM20H)
  3141. #define bfin_write_CAN0_AM20H(val) bfin_write16(CAN0_AM20H, val)
  3142. #define pCAN0_AM21L ((uint16_t volatile *)CAN0_AM21L) /* CAN Controller 0 Mailbox 21 Acceptance Mask High Register */
  3143. #define bfin_read_CAN0_AM21L() bfin_read16(CAN0_AM21L)
  3144. #define bfin_write_CAN0_AM21L(val) bfin_write16(CAN0_AM21L, val)
  3145. #define pCAN0_AM21H ((uint16_t volatile *)CAN0_AM21H) /* CAN Controller 0 Mailbox 21 Acceptance Mask Low Register */
  3146. #define bfin_read_CAN0_AM21H() bfin_read16(CAN0_AM21H)
  3147. #define bfin_write_CAN0_AM21H(val) bfin_write16(CAN0_AM21H, val)
  3148. #define pCAN0_AM22L ((uint16_t volatile *)CAN0_AM22L) /* CAN Controller 0 Mailbox 22 Acceptance Mask High Register */
  3149. #define bfin_read_CAN0_AM22L() bfin_read16(CAN0_AM22L)
  3150. #define bfin_write_CAN0_AM22L(val) bfin_write16(CAN0_AM22L, val)
  3151. #define pCAN0_AM22H ((uint16_t volatile *)CAN0_AM22H) /* CAN Controller 0 Mailbox 22 Acceptance Mask Low Register */
  3152. #define bfin_read_CAN0_AM22H() bfin_read16(CAN0_AM22H)
  3153. #define bfin_write_CAN0_AM22H(val) bfin_write16(CAN0_AM22H, val)
  3154. #define pCAN0_AM23L ((uint16_t volatile *)CAN0_AM23L) /* CAN Controller 0 Mailbox 23 Acceptance Mask High Register */
  3155. #define bfin_read_CAN0_AM23L() bfin_read16(CAN0_AM23L)
  3156. #define bfin_write_CAN0_AM23L(val) bfin_write16(CAN0_AM23L, val)
  3157. #define pCAN0_AM23H ((uint16_t volatile *)CAN0_AM23H) /* CAN Controller 0 Mailbox 23 Acceptance Mask Low Register */
  3158. #define bfin_read_CAN0_AM23H() bfin_read16(CAN0_AM23H)
  3159. #define bfin_write_CAN0_AM23H(val) bfin_write16(CAN0_AM23H, val)
  3160. #define pCAN0_AM24L ((uint16_t volatile *)CAN0_AM24L) /* CAN Controller 0 Mailbox 24 Acceptance Mask High Register */
  3161. #define bfin_read_CAN0_AM24L() bfin_read16(CAN0_AM24L)
  3162. #define bfin_write_CAN0_AM24L(val) bfin_write16(CAN0_AM24L, val)
  3163. #define pCAN0_AM24H ((uint16_t volatile *)CAN0_AM24H) /* CAN Controller 0 Mailbox 24 Acceptance Mask Low Register */
  3164. #define bfin_read_CAN0_AM24H() bfin_read16(CAN0_AM24H)
  3165. #define bfin_write_CAN0_AM24H(val) bfin_write16(CAN0_AM24H, val)
  3166. #define pCAN0_AM25L ((uint16_t volatile *)CAN0_AM25L) /* CAN Controller 0 Mailbox 25 Acceptance Mask High Register */
  3167. #define bfin_read_CAN0_AM25L() bfin_read16(CAN0_AM25L)
  3168. #define bfin_write_CAN0_AM25L(val) bfin_write16(CAN0_AM25L, val)
  3169. #define pCAN0_AM25H ((uint16_t volatile *)CAN0_AM25H) /* CAN Controller 0 Mailbox 25 Acceptance Mask Low Register */
  3170. #define bfin_read_CAN0_AM25H() bfin_read16(CAN0_AM25H)
  3171. #define bfin_write_CAN0_AM25H(val) bfin_write16(CAN0_AM25H, val)
  3172. #define pCAN0_AM26L ((uint16_t volatile *)CAN0_AM26L) /* CAN Controller 0 Mailbox 26 Acceptance Mask High Register */
  3173. #define bfin_read_CAN0_AM26L() bfin_read16(CAN0_AM26L)
  3174. #define bfin_write_CAN0_AM26L(val) bfin_write16(CAN0_AM26L, val)
  3175. #define pCAN0_AM26H ((uint16_t volatile *)CAN0_AM26H) /* CAN Controller 0 Mailbox 26 Acceptance Mask Low Register */
  3176. #define bfin_read_CAN0_AM26H() bfin_read16(CAN0_AM26H)
  3177. #define bfin_write_CAN0_AM26H(val) bfin_write16(CAN0_AM26H, val)
  3178. #define pCAN0_AM27L ((uint16_t volatile *)CAN0_AM27L) /* CAN Controller 0 Mailbox 27 Acceptance Mask High Register */
  3179. #define bfin_read_CAN0_AM27L() bfin_read16(CAN0_AM27L)
  3180. #define bfin_write_CAN0_AM27L(val) bfin_write16(CAN0_AM27L, val)
  3181. #define pCAN0_AM27H ((uint16_t volatile *)CAN0_AM27H) /* CAN Controller 0 Mailbox 27 Acceptance Mask Low Register */
  3182. #define bfin_read_CAN0_AM27H() bfin_read16(CAN0_AM27H)
  3183. #define bfin_write_CAN0_AM27H(val) bfin_write16(CAN0_AM27H, val)
  3184. #define pCAN0_AM28L ((uint16_t volatile *)CAN0_AM28L) /* CAN Controller 0 Mailbox 28 Acceptance Mask High Register */
  3185. #define bfin_read_CAN0_AM28L() bfin_read16(CAN0_AM28L)
  3186. #define bfin_write_CAN0_AM28L(val) bfin_write16(CAN0_AM28L, val)
  3187. #define pCAN0_AM28H ((uint16_t volatile *)CAN0_AM28H) /* CAN Controller 0 Mailbox 28 Acceptance Mask Low Register */
  3188. #define bfin_read_CAN0_AM28H() bfin_read16(CAN0_AM28H)
  3189. #define bfin_write_CAN0_AM28H(val) bfin_write16(CAN0_AM28H, val)
  3190. #define pCAN0_AM29L ((uint16_t volatile *)CAN0_AM29L) /* CAN Controller 0 Mailbox 29 Acceptance Mask High Register */
  3191. #define bfin_read_CAN0_AM29L() bfin_read16(CAN0_AM29L)
  3192. #define bfin_write_CAN0_AM29L(val) bfin_write16(CAN0_AM29L, val)
  3193. #define pCAN0_AM29H ((uint16_t volatile *)CAN0_AM29H) /* CAN Controller 0 Mailbox 29 Acceptance Mask Low Register */
  3194. #define bfin_read_CAN0_AM29H() bfin_read16(CAN0_AM29H)
  3195. #define bfin_write_CAN0_AM29H(val) bfin_write16(CAN0_AM29H, val)
  3196. #define pCAN0_AM30L ((uint16_t volatile *)CAN0_AM30L) /* CAN Controller 0 Mailbox 30 Acceptance Mask High Register */
  3197. #define bfin_read_CAN0_AM30L() bfin_read16(CAN0_AM30L)
  3198. #define bfin_write_CAN0_AM30L(val) bfin_write16(CAN0_AM30L, val)
  3199. #define pCAN0_AM30H ((uint16_t volatile *)CAN0_AM30H) /* CAN Controller 0 Mailbox 30 Acceptance Mask Low Register */
  3200. #define bfin_read_CAN0_AM30H() bfin_read16(CAN0_AM30H)
  3201. #define bfin_write_CAN0_AM30H(val) bfin_write16(CAN0_AM30H, val)
  3202. #define pCAN0_AM31L ((uint16_t volatile *)CAN0_AM31L) /* CAN Controller 0 Mailbox 31 Acceptance Mask High Register */
  3203. #define bfin_read_CAN0_AM31L() bfin_read16(CAN0_AM31L)
  3204. #define bfin_write_CAN0_AM31L(val) bfin_write16(CAN0_AM31L, val)
  3205. #define pCAN0_AM31H ((uint16_t volatile *)CAN0_AM31H) /* CAN Controller 0 Mailbox 31 Acceptance Mask Low Register */
  3206. #define bfin_read_CAN0_AM31H() bfin_read16(CAN0_AM31H)
  3207. #define bfin_write_CAN0_AM31H(val) bfin_write16(CAN0_AM31H, val)
  3208. #define pCAN0_MB00_DATA0 ((uint16_t volatile *)CAN0_MB00_DATA0) /* CAN Controller 0 Mailbox 0 Data 0 Register */
  3209. #define bfin_read_CAN0_MB00_DATA0() bfin_read16(CAN0_MB00_DATA0)
  3210. #define bfin_write_CAN0_MB00_DATA0(val) bfin_write16(CAN0_MB00_DATA0, val)
  3211. #define pCAN0_MB00_DATA1 ((uint16_t volatile *)CAN0_MB00_DATA1) /* CAN Controller 0 Mailbox 0 Data 1 Register */
  3212. #define bfin_read_CAN0_MB00_DATA1() bfin_read16(CAN0_MB00_DATA1)
  3213. #define bfin_write_CAN0_MB00_DATA1(val) bfin_write16(CAN0_MB00_DATA1, val)
  3214. #define pCAN0_MB00_DATA2 ((uint16_t volatile *)CAN0_MB00_DATA2) /* CAN Controller 0 Mailbox 0 Data 2 Register */
  3215. #define bfin_read_CAN0_MB00_DATA2() bfin_read16(CAN0_MB00_DATA2)
  3216. #define bfin_write_CAN0_MB00_DATA2(val) bfin_write16(CAN0_MB00_DATA2, val)
  3217. #define pCAN0_MB00_DATA3 ((uint16_t volatile *)CAN0_MB00_DATA3) /* CAN Controller 0 Mailbox 0 Data 3 Register */
  3218. #define bfin_read_CAN0_MB00_DATA3() bfin_read16(CAN0_MB00_DATA3)
  3219. #define bfin_write_CAN0_MB00_DATA3(val) bfin_write16(CAN0_MB00_DATA3, val)
  3220. #define pCAN0_MB00_LENGTH ((uint16_t volatile *)CAN0_MB00_LENGTH) /* CAN Controller 0 Mailbox 0 Length Register */
  3221. #define bfin_read_CAN0_MB00_LENGTH() bfin_read16(CAN0_MB00_LENGTH)
  3222. #define bfin_write_CAN0_MB00_LENGTH(val) bfin_write16(CAN0_MB00_LENGTH, val)
  3223. #define pCAN0_MB00_TIMESTAMP ((uint16_t volatile *)CAN0_MB00_TIMESTAMP) /* CAN Controller 0 Mailbox 0 Timestamp Register */
  3224. #define bfin_read_CAN0_MB00_TIMESTAMP() bfin_read16(CAN0_MB00_TIMESTAMP)
  3225. #define bfin_write_CAN0_MB00_TIMESTAMP(val) bfin_write16(CAN0_MB00_TIMESTAMP, val)
  3226. #define pCAN0_MB00_ID0 ((uint16_t volatile *)CAN0_MB00_ID0) /* CAN Controller 0 Mailbox 0 ID0 Register */
  3227. #define bfin_read_CAN0_MB00_ID0() bfin_read16(CAN0_MB00_ID0)
  3228. #define bfin_write_CAN0_MB00_ID0(val) bfin_write16(CAN0_MB00_ID0, val)
  3229. #define pCAN0_MB00_ID1 ((uint16_t volatile *)CAN0_MB00_ID1) /* CAN Controller 0 Mailbox 0 ID1 Register */
  3230. #define bfin_read_CAN0_MB00_ID1() bfin_read16(CAN0_MB00_ID1)
  3231. #define bfin_write_CAN0_MB00_ID1(val) bfin_write16(CAN0_MB00_ID1, val)
  3232. #define pCAN0_MB01_DATA0 ((uint16_t volatile *)CAN0_MB01_DATA0) /* CAN Controller 0 Mailbox 1 Data 0 Register */
  3233. #define bfin_read_CAN0_MB01_DATA0() bfin_read16(CAN0_MB01_DATA0)
  3234. #define bfin_write_CAN0_MB01_DATA0(val) bfin_write16(CAN0_MB01_DATA0, val)
  3235. #define pCAN0_MB01_DATA1 ((uint16_t volatile *)CAN0_MB01_DATA1) /* CAN Controller 0 Mailbox 1 Data 1 Register */
  3236. #define bfin_read_CAN0_MB01_DATA1() bfin_read16(CAN0_MB01_DATA1)
  3237. #define bfin_write_CAN0_MB01_DATA1(val) bfin_write16(CAN0_MB01_DATA1, val)
  3238. #define pCAN0_MB01_DATA2 ((uint16_t volatile *)CAN0_MB01_DATA2) /* CAN Controller 0 Mailbox 1 Data 2 Register */
  3239. #define bfin_read_CAN0_MB01_DATA2() bfin_read16(CAN0_MB01_DATA2)
  3240. #define bfin_write_CAN0_MB01_DATA2(val) bfin_write16(CAN0_MB01_DATA2, val)
  3241. #define pCAN0_MB01_DATA3 ((uint16_t volatile *)CAN0_MB01_DATA3) /* CAN Controller 0 Mailbox 1 Data 3 Register */
  3242. #define bfin_read_CAN0_MB01_DATA3() bfin_read16(CAN0_MB01_DATA3)
  3243. #define bfin_write_CAN0_MB01_DATA3(val) bfin_write16(CAN0_MB01_DATA3, val)
  3244. #define pCAN0_MB01_LENGTH ((uint16_t volatile *)CAN0_MB01_LENGTH) /* CAN Controller 0 Mailbox 1 Length Register */
  3245. #define bfin_read_CAN0_MB01_LENGTH() bfin_read16(CAN0_MB01_LENGTH)
  3246. #define bfin_write_CAN0_MB01_LENGTH(val) bfin_write16(CAN0_MB01_LENGTH, val)
  3247. #define pCAN0_MB01_TIMESTAMP ((uint16_t volatile *)CAN0_MB01_TIMESTAMP) /* CAN Controller 0 Mailbox 1 Timestamp Register */
  3248. #define bfin_read_CAN0_MB01_TIMESTAMP() bfin_read16(CAN0_MB01_TIMESTAMP)
  3249. #define bfin_write_CAN0_MB01_TIMESTAMP(val) bfin_write16(CAN0_MB01_TIMESTAMP, val)
  3250. #define pCAN0_MB01_ID0 ((uint16_t volatile *)CAN0_MB01_ID0) /* CAN Controller 0 Mailbox 1 ID0 Register */
  3251. #define bfin_read_CAN0_MB01_ID0() bfin_read16(CAN0_MB01_ID0)
  3252. #define bfin_write_CAN0_MB01_ID0(val) bfin_write16(CAN0_MB01_ID0, val)
  3253. #define pCAN0_MB01_ID1 ((uint16_t volatile *)CAN0_MB01_ID1) /* CAN Controller 0 Mailbox 1 ID1 Register */
  3254. #define bfin_read_CAN0_MB01_ID1() bfin_read16(CAN0_MB01_ID1)
  3255. #define bfin_write_CAN0_MB01_ID1(val) bfin_write16(CAN0_MB01_ID1, val)
  3256. #define pCAN0_MB02_DATA0 ((uint16_t volatile *)CAN0_MB02_DATA0) /* CAN Controller 0 Mailbox 2 Data 0 Register */
  3257. #define bfin_read_CAN0_MB02_DATA0() bfin_read16(CAN0_MB02_DATA0)
  3258. #define bfin_write_CAN0_MB02_DATA0(val) bfin_write16(CAN0_MB02_DATA0, val)
  3259. #define pCAN0_MB02_DATA1 ((uint16_t volatile *)CAN0_MB02_DATA1) /* CAN Controller 0 Mailbox 2 Data 1 Register */
  3260. #define bfin_read_CAN0_MB02_DATA1() bfin_read16(CAN0_MB02_DATA1)
  3261. #define bfin_write_CAN0_MB02_DATA1(val) bfin_write16(CAN0_MB02_DATA1, val)
  3262. #define pCAN0_MB02_DATA2 ((uint16_t volatile *)CAN0_MB02_DATA2) /* CAN Controller 0 Mailbox 2 Data 2 Register */
  3263. #define bfin_read_CAN0_MB02_DATA2() bfin_read16(CAN0_MB02_DATA2)
  3264. #define bfin_write_CAN0_MB02_DATA2(val) bfin_write16(CAN0_MB02_DATA2, val)
  3265. #define pCAN0_MB02_DATA3 ((uint16_t volatile *)CAN0_MB02_DATA3) /* CAN Controller 0 Mailbox 2 Data 3 Register */
  3266. #define bfin_read_CAN0_MB02_DATA3() bfin_read16(CAN0_MB02_DATA3)
  3267. #define bfin_write_CAN0_MB02_DATA3(val) bfin_write16(CAN0_MB02_DATA3, val)
  3268. #define pCAN0_MB02_LENGTH ((uint16_t volatile *)CAN0_MB02_LENGTH) /* CAN Controller 0 Mailbox 2 Length Register */
  3269. #define bfin_read_CAN0_MB02_LENGTH() bfin_read16(CAN0_MB02_LENGTH)
  3270. #define bfin_write_CAN0_MB02_LENGTH(val) bfin_write16(CAN0_MB02_LENGTH, val)
  3271. #define pCAN0_MB02_TIMESTAMP ((uint16_t volatile *)CAN0_MB02_TIMESTAMP) /* CAN Controller 0 Mailbox 2 Timestamp Register */
  3272. #define bfin_read_CAN0_MB02_TIMESTAMP() bfin_read16(CAN0_MB02_TIMESTAMP)
  3273. #define bfin_write_CAN0_MB02_TIMESTAMP(val) bfin_write16(CAN0_MB02_TIMESTAMP, val)
  3274. #define pCAN0_MB02_ID0 ((uint16_t volatile *)CAN0_MB02_ID0) /* CAN Controller 0 Mailbox 2 ID0 Register */
  3275. #define bfin_read_CAN0_MB02_ID0() bfin_read16(CAN0_MB02_ID0)
  3276. #define bfin_write_CAN0_MB02_ID0(val) bfin_write16(CAN0_MB02_ID0, val)
  3277. #define pCAN0_MB02_ID1 ((uint16_t volatile *)CAN0_MB02_ID1) /* CAN Controller 0 Mailbox 2 ID1 Register */
  3278. #define bfin_read_CAN0_MB02_ID1() bfin_read16(CAN0_MB02_ID1)
  3279. #define bfin_write_CAN0_MB02_ID1(val) bfin_write16(CAN0_MB02_ID1, val)
  3280. #define pCAN0_MB03_DATA0 ((uint16_t volatile *)CAN0_MB03_DATA0) /* CAN Controller 0 Mailbox 3 Data 0 Register */
  3281. #define bfin_read_CAN0_MB03_DATA0() bfin_read16(CAN0_MB03_DATA0)
  3282. #define bfin_write_CAN0_MB03_DATA0(val) bfin_write16(CAN0_MB03_DATA0, val)
  3283. #define pCAN0_MB03_DATA1 ((uint16_t volatile *)CAN0_MB03_DATA1) /* CAN Controller 0 Mailbox 3 Data 1 Register */
  3284. #define bfin_read_CAN0_MB03_DATA1() bfin_read16(CAN0_MB03_DATA1)
  3285. #define bfin_write_CAN0_MB03_DATA1(val) bfin_write16(CAN0_MB03_DATA1, val)
  3286. #define pCAN0_MB03_DATA2 ((uint16_t volatile *)CAN0_MB03_DATA2) /* CAN Controller 0 Mailbox 3 Data 2 Register */
  3287. #define bfin_read_CAN0_MB03_DATA2() bfin_read16(CAN0_MB03_DATA2)
  3288. #define bfin_write_CAN0_MB03_DATA2(val) bfin_write16(CAN0_MB03_DATA2, val)
  3289. #define pCAN0_MB03_DATA3 ((uint16_t volatile *)CAN0_MB03_DATA3) /* CAN Controller 0 Mailbox 3 Data 3 Register */
  3290. #define bfin_read_CAN0_MB03_DATA3() bfin_read16(CAN0_MB03_DATA3)
  3291. #define bfin_write_CAN0_MB03_DATA3(val) bfin_write16(CAN0_MB03_DATA3, val)
  3292. #define pCAN0_MB03_LENGTH ((uint16_t volatile *)CAN0_MB03_LENGTH) /* CAN Controller 0 Mailbox 3 Length Register */
  3293. #define bfin_read_CAN0_MB03_LENGTH() bfin_read16(CAN0_MB03_LENGTH)
  3294. #define bfin_write_CAN0_MB03_LENGTH(val) bfin_write16(CAN0_MB03_LENGTH, val)
  3295. #define pCAN0_MB03_TIMESTAMP ((uint16_t volatile *)CAN0_MB03_TIMESTAMP) /* CAN Controller 0 Mailbox 3 Timestamp Register */
  3296. #define bfin_read_CAN0_MB03_TIMESTAMP() bfin_read16(CAN0_MB03_TIMESTAMP)
  3297. #define bfin_write_CAN0_MB03_TIMESTAMP(val) bfin_write16(CAN0_MB03_TIMESTAMP, val)
  3298. #define pCAN0_MB03_ID0 ((uint16_t volatile *)CAN0_MB03_ID0) /* CAN Controller 0 Mailbox 3 ID0 Register */
  3299. #define bfin_read_CAN0_MB03_ID0() bfin_read16(CAN0_MB03_ID0)
  3300. #define bfin_write_CAN0_MB03_ID0(val) bfin_write16(CAN0_MB03_ID0, val)
  3301. #define pCAN0_MB03_ID1 ((uint16_t volatile *)CAN0_MB03_ID1) /* CAN Controller 0 Mailbox 3 ID1 Register */
  3302. #define bfin_read_CAN0_MB03_ID1() bfin_read16(CAN0_MB03_ID1)
  3303. #define bfin_write_CAN0_MB03_ID1(val) bfin_write16(CAN0_MB03_ID1, val)
  3304. #define pCAN0_MB04_DATA0 ((uint16_t volatile *)CAN0_MB04_DATA0) /* CAN Controller 0 Mailbox 4 Data 0 Register */
  3305. #define bfin_read_CAN0_MB04_DATA0() bfin_read16(CAN0_MB04_DATA0)
  3306. #define bfin_write_CAN0_MB04_DATA0(val) bfin_write16(CAN0_MB04_DATA0, val)
  3307. #define pCAN0_MB04_DATA1 ((uint16_t volatile *)CAN0_MB04_DATA1) /* CAN Controller 0 Mailbox 4 Data 1 Register */
  3308. #define bfin_read_CAN0_MB04_DATA1() bfin_read16(CAN0_MB04_DATA1)
  3309. #define bfin_write_CAN0_MB04_DATA1(val) bfin_write16(CAN0_MB04_DATA1, val)
  3310. #define pCAN0_MB04_DATA2 ((uint16_t volatile *)CAN0_MB04_DATA2) /* CAN Controller 0 Mailbox 4 Data 2 Register */
  3311. #define bfin_read_CAN0_MB04_DATA2() bfin_read16(CAN0_MB04_DATA2)
  3312. #define bfin_write_CAN0_MB04_DATA2(val) bfin_write16(CAN0_MB04_DATA2, val)
  3313. #define pCAN0_MB04_DATA3 ((uint16_t volatile *)CAN0_MB04_DATA3) /* CAN Controller 0 Mailbox 4 Data 3 Register */
  3314. #define bfin_read_CAN0_MB04_DATA3() bfin_read16(CAN0_MB04_DATA3)
  3315. #define bfin_write_CAN0_MB04_DATA3(val) bfin_write16(CAN0_MB04_DATA3, val)
  3316. #define pCAN0_MB04_LENGTH ((uint16_t volatile *)CAN0_MB04_LENGTH) /* CAN Controller 0 Mailbox 4 Length Register */
  3317. #define bfin_read_CAN0_MB04_LENGTH() bfin_read16(CAN0_MB04_LENGTH)
  3318. #define bfin_write_CAN0_MB04_LENGTH(val) bfin_write16(CAN0_MB04_LENGTH, val)
  3319. #define pCAN0_MB04_TIMESTAMP ((uint16_t volatile *)CAN0_MB04_TIMESTAMP) /* CAN Controller 0 Mailbox 4 Timestamp Register */
  3320. #define bfin_read_CAN0_MB04_TIMESTAMP() bfin_read16(CAN0_MB04_TIMESTAMP)
  3321. #define bfin_write_CAN0_MB04_TIMESTAMP(val) bfin_write16(CAN0_MB04_TIMESTAMP, val)
  3322. #define pCAN0_MB04_ID0 ((uint16_t volatile *)CAN0_MB04_ID0) /* CAN Controller 0 Mailbox 4 ID0 Register */
  3323. #define bfin_read_CAN0_MB04_ID0() bfin_read16(CAN0_MB04_ID0)
  3324. #define bfin_write_CAN0_MB04_ID0(val) bfin_write16(CAN0_MB04_ID0, val)
  3325. #define pCAN0_MB04_ID1 ((uint16_t volatile *)CAN0_MB04_ID1) /* CAN Controller 0 Mailbox 4 ID1 Register */
  3326. #define bfin_read_CAN0_MB04_ID1() bfin_read16(CAN0_MB04_ID1)
  3327. #define bfin_write_CAN0_MB04_ID1(val) bfin_write16(CAN0_MB04_ID1, val)
  3328. #define pCAN0_MB05_DATA0 ((uint16_t volatile *)CAN0_MB05_DATA0) /* CAN Controller 0 Mailbox 5 Data 0 Register */
  3329. #define bfin_read_CAN0_MB05_DATA0() bfin_read16(CAN0_MB05_DATA0)
  3330. #define bfin_write_CAN0_MB05_DATA0(val) bfin_write16(CAN0_MB05_DATA0, val)
  3331. #define pCAN0_MB05_DATA1 ((uint16_t volatile *)CAN0_MB05_DATA1) /* CAN Controller 0 Mailbox 5 Data 1 Register */
  3332. #define bfin_read_CAN0_MB05_DATA1() bfin_read16(CAN0_MB05_DATA1)
  3333. #define bfin_write_CAN0_MB05_DATA1(val) bfin_write16(CAN0_MB05_DATA1, val)
  3334. #define pCAN0_MB05_DATA2 ((uint16_t volatile *)CAN0_MB05_DATA2) /* CAN Controller 0 Mailbox 5 Data 2 Register */
  3335. #define bfin_read_CAN0_MB05_DATA2() bfin_read16(CAN0_MB05_DATA2)
  3336. #define bfin_write_CAN0_MB05_DATA2(val) bfin_write16(CAN0_MB05_DATA2, val)
  3337. #define pCAN0_MB05_DATA3 ((uint16_t volatile *)CAN0_MB05_DATA3) /* CAN Controller 0 Mailbox 5 Data 3 Register */
  3338. #define bfin_read_CAN0_MB05_DATA3() bfin_read16(CAN0_MB05_DATA3)
  3339. #define bfin_write_CAN0_MB05_DATA3(val) bfin_write16(CAN0_MB05_DATA3, val)
  3340. #define pCAN0_MB05_LENGTH ((uint16_t volatile *)CAN0_MB05_LENGTH) /* CAN Controller 0 Mailbox 5 Length Register */
  3341. #define bfin_read_CAN0_MB05_LENGTH() bfin_read16(CAN0_MB05_LENGTH)
  3342. #define bfin_write_CAN0_MB05_LENGTH(val) bfin_write16(CAN0_MB05_LENGTH, val)
  3343. #define pCAN0_MB05_TIMESTAMP ((uint16_t volatile *)CAN0_MB05_TIMESTAMP) /* CAN Controller 0 Mailbox 5 Timestamp Register */
  3344. #define bfin_read_CAN0_MB05_TIMESTAMP() bfin_read16(CAN0_MB05_TIMESTAMP)
  3345. #define bfin_write_CAN0_MB05_TIMESTAMP(val) bfin_write16(CAN0_MB05_TIMESTAMP, val)
  3346. #define pCAN0_MB05_ID0 ((uint16_t volatile *)CAN0_MB05_ID0) /* CAN Controller 0 Mailbox 5 ID0 Register */
  3347. #define bfin_read_CAN0_MB05_ID0() bfin_read16(CAN0_MB05_ID0)
  3348. #define bfin_write_CAN0_MB05_ID0(val) bfin_write16(CAN0_MB05_ID0, val)
  3349. #define pCAN0_MB05_ID1 ((uint16_t volatile *)CAN0_MB05_ID1) /* CAN Controller 0 Mailbox 5 ID1 Register */
  3350. #define bfin_read_CAN0_MB05_ID1() bfin_read16(CAN0_MB05_ID1)
  3351. #define bfin_write_CAN0_MB05_ID1(val) bfin_write16(CAN0_MB05_ID1, val)
  3352. #define pCAN0_MB06_DATA0 ((uint16_t volatile *)CAN0_MB06_DATA0) /* CAN Controller 0 Mailbox 6 Data 0 Register */
  3353. #define bfin_read_CAN0_MB06_DATA0() bfin_read16(CAN0_MB06_DATA0)
  3354. #define bfin_write_CAN0_MB06_DATA0(val) bfin_write16(CAN0_MB06_DATA0, val)
  3355. #define pCAN0_MB06_DATA1 ((uint16_t volatile *)CAN0_MB06_DATA1) /* CAN Controller 0 Mailbox 6 Data 1 Register */
  3356. #define bfin_read_CAN0_MB06_DATA1() bfin_read16(CAN0_MB06_DATA1)
  3357. #define bfin_write_CAN0_MB06_DATA1(val) bfin_write16(CAN0_MB06_DATA1, val)
  3358. #define pCAN0_MB06_DATA2 ((uint16_t volatile *)CAN0_MB06_DATA2) /* CAN Controller 0 Mailbox 6 Data 2 Register */
  3359. #define bfin_read_CAN0_MB06_DATA2() bfin_read16(CAN0_MB06_DATA2)
  3360. #define bfin_write_CAN0_MB06_DATA2(val) bfin_write16(CAN0_MB06_DATA2, val)
  3361. #define pCAN0_MB06_DATA3 ((uint16_t volatile *)CAN0_MB06_DATA3) /* CAN Controller 0 Mailbox 6 Data 3 Register */
  3362. #define bfin_read_CAN0_MB06_DATA3() bfin_read16(CAN0_MB06_DATA3)
  3363. #define bfin_write_CAN0_MB06_DATA3(val) bfin_write16(CAN0_MB06_DATA3, val)
  3364. #define pCAN0_MB06_LENGTH ((uint16_t volatile *)CAN0_MB06_LENGTH) /* CAN Controller 0 Mailbox 6 Length Register */
  3365. #define bfin_read_CAN0_MB06_LENGTH() bfin_read16(CAN0_MB06_LENGTH)
  3366. #define bfin_write_CAN0_MB06_LENGTH(val) bfin_write16(CAN0_MB06_LENGTH, val)
  3367. #define pCAN0_MB06_TIMESTAMP ((uint16_t volatile *)CAN0_MB06_TIMESTAMP) /* CAN Controller 0 Mailbox 6 Timestamp Register */
  3368. #define bfin_read_CAN0_MB06_TIMESTAMP() bfin_read16(CAN0_MB06_TIMESTAMP)
  3369. #define bfin_write_CAN0_MB06_TIMESTAMP(val) bfin_write16(CAN0_MB06_TIMESTAMP, val)
  3370. #define pCAN0_MB06_ID0 ((uint16_t volatile *)CAN0_MB06_ID0) /* CAN Controller 0 Mailbox 6 ID0 Register */
  3371. #define bfin_read_CAN0_MB06_ID0() bfin_read16(CAN0_MB06_ID0)
  3372. #define bfin_write_CAN0_MB06_ID0(val) bfin_write16(CAN0_MB06_ID0, val)
  3373. #define pCAN0_MB06_ID1 ((uint16_t volatile *)CAN0_MB06_ID1) /* CAN Controller 0 Mailbox 6 ID1 Register */
  3374. #define bfin_read_CAN0_MB06_ID1() bfin_read16(CAN0_MB06_ID1)
  3375. #define bfin_write_CAN0_MB06_ID1(val) bfin_write16(CAN0_MB06_ID1, val)
  3376. #define pCAN0_MB07_DATA0 ((uint16_t volatile *)CAN0_MB07_DATA0) /* CAN Controller 0 Mailbox 7 Data 0 Register */
  3377. #define bfin_read_CAN0_MB07_DATA0() bfin_read16(CAN0_MB07_DATA0)
  3378. #define bfin_write_CAN0_MB07_DATA0(val) bfin_write16(CAN0_MB07_DATA0, val)
  3379. #define pCAN0_MB07_DATA1 ((uint16_t volatile *)CAN0_MB07_DATA1) /* CAN Controller 0 Mailbox 7 Data 1 Register */
  3380. #define bfin_read_CAN0_MB07_DATA1() bfin_read16(CAN0_MB07_DATA1)
  3381. #define bfin_write_CAN0_MB07_DATA1(val) bfin_write16(CAN0_MB07_DATA1, val)
  3382. #define pCAN0_MB07_DATA2 ((uint16_t volatile *)CAN0_MB07_DATA2) /* CAN Controller 0 Mailbox 7 Data 2 Register */
  3383. #define bfin_read_CAN0_MB07_DATA2() bfin_read16(CAN0_MB07_DATA2)
  3384. #define bfin_write_CAN0_MB07_DATA2(val) bfin_write16(CAN0_MB07_DATA2, val)
  3385. #define pCAN0_MB07_DATA3 ((uint16_t volatile *)CAN0_MB07_DATA3) /* CAN Controller 0 Mailbox 7 Data 3 Register */
  3386. #define bfin_read_CAN0_MB07_DATA3() bfin_read16(CAN0_MB07_DATA3)
  3387. #define bfin_write_CAN0_MB07_DATA3(val) bfin_write16(CAN0_MB07_DATA3, val)
  3388. #define pCAN0_MB07_LENGTH ((uint16_t volatile *)CAN0_MB07_LENGTH) /* CAN Controller 0 Mailbox 7 Length Register */
  3389. #define bfin_read_CAN0_MB07_LENGTH() bfin_read16(CAN0_MB07_LENGTH)
  3390. #define bfin_write_CAN0_MB07_LENGTH(val) bfin_write16(CAN0_MB07_LENGTH, val)
  3391. #define pCAN0_MB07_TIMESTAMP ((uint16_t volatile *)CAN0_MB07_TIMESTAMP) /* CAN Controller 0 Mailbox 7 Timestamp Register */
  3392. #define bfin_read_CAN0_MB07_TIMESTAMP() bfin_read16(CAN0_MB07_TIMESTAMP)
  3393. #define bfin_write_CAN0_MB07_TIMESTAMP(val) bfin_write16(CAN0_MB07_TIMESTAMP, val)
  3394. #define pCAN0_MB07_ID0 ((uint16_t volatile *)CAN0_MB07_ID0) /* CAN Controller 0 Mailbox 7 ID0 Register */
  3395. #define bfin_read_CAN0_MB07_ID0() bfin_read16(CAN0_MB07_ID0)
  3396. #define bfin_write_CAN0_MB07_ID0(val) bfin_write16(CAN0_MB07_ID0, val)
  3397. #define pCAN0_MB07_ID1 ((uint16_t volatile *)CAN0_MB07_ID1) /* CAN Controller 0 Mailbox 7 ID1 Register */
  3398. #define bfin_read_CAN0_MB07_ID1() bfin_read16(CAN0_MB07_ID1)
  3399. #define bfin_write_CAN0_MB07_ID1(val) bfin_write16(CAN0_MB07_ID1, val)
  3400. #define pCAN0_MB08_DATA0 ((uint16_t volatile *)CAN0_MB08_DATA0) /* CAN Controller 0 Mailbox 8 Data 0 Register */
  3401. #define bfin_read_CAN0_MB08_DATA0() bfin_read16(CAN0_MB08_DATA0)
  3402. #define bfin_write_CAN0_MB08_DATA0(val) bfin_write16(CAN0_MB08_DATA0, val)
  3403. #define pCAN0_MB08_DATA1 ((uint16_t volatile *)CAN0_MB08_DATA1) /* CAN Controller 0 Mailbox 8 Data 1 Register */
  3404. #define bfin_read_CAN0_MB08_DATA1() bfin_read16(CAN0_MB08_DATA1)
  3405. #define bfin_write_CAN0_MB08_DATA1(val) bfin_write16(CAN0_MB08_DATA1, val)
  3406. #define pCAN0_MB08_DATA2 ((uint16_t volatile *)CAN0_MB08_DATA2) /* CAN Controller 0 Mailbox 8 Data 2 Register */
  3407. #define bfin_read_CAN0_MB08_DATA2() bfin_read16(CAN0_MB08_DATA2)
  3408. #define bfin_write_CAN0_MB08_DATA2(val) bfin_write16(CAN0_MB08_DATA2, val)
  3409. #define pCAN0_MB08_DATA3 ((uint16_t volatile *)CAN0_MB08_DATA3) /* CAN Controller 0 Mailbox 8 Data 3 Register */
  3410. #define bfin_read_CAN0_MB08_DATA3() bfin_read16(CAN0_MB08_DATA3)
  3411. #define bfin_write_CAN0_MB08_DATA3(val) bfin_write16(CAN0_MB08_DATA3, val)
  3412. #define pCAN0_MB08_LENGTH ((uint16_t volatile *)CAN0_MB08_LENGTH) /* CAN Controller 0 Mailbox 8 Length Register */
  3413. #define bfin_read_CAN0_MB08_LENGTH() bfin_read16(CAN0_MB08_LENGTH)
  3414. #define bfin_write_CAN0_MB08_LENGTH(val) bfin_write16(CAN0_MB08_LENGTH, val)
  3415. #define pCAN0_MB08_TIMESTAMP ((uint16_t volatile *)CAN0_MB08_TIMESTAMP) /* CAN Controller 0 Mailbox 8 Timestamp Register */
  3416. #define bfin_read_CAN0_MB08_TIMESTAMP() bfin_read16(CAN0_MB08_TIMESTAMP)
  3417. #define bfin_write_CAN0_MB08_TIMESTAMP(val) bfin_write16(CAN0_MB08_TIMESTAMP, val)
  3418. #define pCAN0_MB08_ID0 ((uint16_t volatile *)CAN0_MB08_ID0) /* CAN Controller 0 Mailbox 8 ID0 Register */
  3419. #define bfin_read_CAN0_MB08_ID0() bfin_read16(CAN0_MB08_ID0)
  3420. #define bfin_write_CAN0_MB08_ID0(val) bfin_write16(CAN0_MB08_ID0, val)
  3421. #define pCAN0_MB08_ID1 ((uint16_t volatile *)CAN0_MB08_ID1) /* CAN Controller 0 Mailbox 8 ID1 Register */
  3422. #define bfin_read_CAN0_MB08_ID1() bfin_read16(CAN0_MB08_ID1)
  3423. #define bfin_write_CAN0_MB08_ID1(val) bfin_write16(CAN0_MB08_ID1, val)
  3424. #define pCAN0_MB09_DATA0 ((uint16_t volatile *)CAN0_MB09_DATA0) /* CAN Controller 0 Mailbox 9 Data 0 Register */
  3425. #define bfin_read_CAN0_MB09_DATA0() bfin_read16(CAN0_MB09_DATA0)
  3426. #define bfin_write_CAN0_MB09_DATA0(val) bfin_write16(CAN0_MB09_DATA0, val)
  3427. #define pCAN0_MB09_DATA1 ((uint16_t volatile *)CAN0_MB09_DATA1) /* CAN Controller 0 Mailbox 9 Data 1 Register */
  3428. #define bfin_read_CAN0_MB09_DATA1() bfin_read16(CAN0_MB09_DATA1)
  3429. #define bfin_write_CAN0_MB09_DATA1(val) bfin_write16(CAN0_MB09_DATA1, val)
  3430. #define pCAN0_MB09_DATA2 ((uint16_t volatile *)CAN0_MB09_DATA2) /* CAN Controller 0 Mailbox 9 Data 2 Register */
  3431. #define bfin_read_CAN0_MB09_DATA2() bfin_read16(CAN0_MB09_DATA2)
  3432. #define bfin_write_CAN0_MB09_DATA2(val) bfin_write16(CAN0_MB09_DATA2, val)
  3433. #define pCAN0_MB09_DATA3 ((uint16_t volatile *)CAN0_MB09_DATA3) /* CAN Controller 0 Mailbox 9 Data 3 Register */
  3434. #define bfin_read_CAN0_MB09_DATA3() bfin_read16(CAN0_MB09_DATA3)
  3435. #define bfin_write_CAN0_MB09_DATA3(val) bfin_write16(CAN0_MB09_DATA3, val)
  3436. #define pCAN0_MB09_LENGTH ((uint16_t volatile *)CAN0_MB09_LENGTH) /* CAN Controller 0 Mailbox 9 Length Register */
  3437. #define bfin_read_CAN0_MB09_LENGTH() bfin_read16(CAN0_MB09_LENGTH)
  3438. #define bfin_write_CAN0_MB09_LENGTH(val) bfin_write16(CAN0_MB09_LENGTH, val)
  3439. #define pCAN0_MB09_TIMESTAMP ((uint16_t volatile *)CAN0_MB09_TIMESTAMP) /* CAN Controller 0 Mailbox 9 Timestamp Register */
  3440. #define bfin_read_CAN0_MB09_TIMESTAMP() bfin_read16(CAN0_MB09_TIMESTAMP)
  3441. #define bfin_write_CAN0_MB09_TIMESTAMP(val) bfin_write16(CAN0_MB09_TIMESTAMP, val)
  3442. #define pCAN0_MB09_ID0 ((uint16_t volatile *)CAN0_MB09_ID0) /* CAN Controller 0 Mailbox 9 ID0 Register */
  3443. #define bfin_read_CAN0_MB09_ID0() bfin_read16(CAN0_MB09_ID0)
  3444. #define bfin_write_CAN0_MB09_ID0(val) bfin_write16(CAN0_MB09_ID0, val)
  3445. #define pCAN0_MB09_ID1 ((uint16_t volatile *)CAN0_MB09_ID1) /* CAN Controller 0 Mailbox 9 ID1 Register */
  3446. #define bfin_read_CAN0_MB09_ID1() bfin_read16(CAN0_MB09_ID1)
  3447. #define bfin_write_CAN0_MB09_ID1(val) bfin_write16(CAN0_MB09_ID1, val)
  3448. #define pCAN0_MB10_DATA0 ((uint16_t volatile *)CAN0_MB10_DATA0) /* CAN Controller 0 Mailbox 10 Data 0 Register */
  3449. #define bfin_read_CAN0_MB10_DATA0() bfin_read16(CAN0_MB10_DATA0)
  3450. #define bfin_write_CAN0_MB10_DATA0(val) bfin_write16(CAN0_MB10_DATA0, val)
  3451. #define pCAN0_MB10_DATA1 ((uint16_t volatile *)CAN0_MB10_DATA1) /* CAN Controller 0 Mailbox 10 Data 1 Register */
  3452. #define bfin_read_CAN0_MB10_DATA1() bfin_read16(CAN0_MB10_DATA1)
  3453. #define bfin_write_CAN0_MB10_DATA1(val) bfin_write16(CAN0_MB10_DATA1, val)
  3454. #define pCAN0_MB10_DATA2 ((uint16_t volatile *)CAN0_MB10_DATA2) /* CAN Controller 0 Mailbox 10 Data 2 Register */
  3455. #define bfin_read_CAN0_MB10_DATA2() bfin_read16(CAN0_MB10_DATA2)
  3456. #define bfin_write_CAN0_MB10_DATA2(val) bfin_write16(CAN0_MB10_DATA2, val)
  3457. #define pCAN0_MB10_DATA3 ((uint16_t volatile *)CAN0_MB10_DATA3) /* CAN Controller 0 Mailbox 10 Data 3 Register */
  3458. #define bfin_read_CAN0_MB10_DATA3() bfin_read16(CAN0_MB10_DATA3)
  3459. #define bfin_write_CAN0_MB10_DATA3(val) bfin_write16(CAN0_MB10_DATA3, val)
  3460. #define pCAN0_MB10_LENGTH ((uint16_t volatile *)CAN0_MB10_LENGTH) /* CAN Controller 0 Mailbox 10 Length Register */
  3461. #define bfin_read_CAN0_MB10_LENGTH() bfin_read16(CAN0_MB10_LENGTH)
  3462. #define bfin_write_CAN0_MB10_LENGTH(val) bfin_write16(CAN0_MB10_LENGTH, val)
  3463. #define pCAN0_MB10_TIMESTAMP ((uint16_t volatile *)CAN0_MB10_TIMESTAMP) /* CAN Controller 0 Mailbox 10 Timestamp Register */
  3464. #define bfin_read_CAN0_MB10_TIMESTAMP() bfin_read16(CAN0_MB10_TIMESTAMP)
  3465. #define bfin_write_CAN0_MB10_TIMESTAMP(val) bfin_write16(CAN0_MB10_TIMESTAMP, val)
  3466. #define pCAN0_MB10_ID0 ((uint16_t volatile *)CAN0_MB10_ID0) /* CAN Controller 0 Mailbox 10 ID0 Register */
  3467. #define bfin_read_CAN0_MB10_ID0() bfin_read16(CAN0_MB10_ID0)
  3468. #define bfin_write_CAN0_MB10_ID0(val) bfin_write16(CAN0_MB10_ID0, val)
  3469. #define pCAN0_MB10_ID1 ((uint16_t volatile *)CAN0_MB10_ID1) /* CAN Controller 0 Mailbox 10 ID1 Register */
  3470. #define bfin_read_CAN0_MB10_ID1() bfin_read16(CAN0_MB10_ID1)
  3471. #define bfin_write_CAN0_MB10_ID1(val) bfin_write16(CAN0_MB10_ID1, val)
  3472. #define pCAN0_MB11_DATA0 ((uint16_t volatile *)CAN0_MB11_DATA0) /* CAN Controller 0 Mailbox 11 Data 0 Register */
  3473. #define bfin_read_CAN0_MB11_DATA0() bfin_read16(CAN0_MB11_DATA0)
  3474. #define bfin_write_CAN0_MB11_DATA0(val) bfin_write16(CAN0_MB11_DATA0, val)
  3475. #define pCAN0_MB11_DATA1 ((uint16_t volatile *)CAN0_MB11_DATA1) /* CAN Controller 0 Mailbox 11 Data 1 Register */
  3476. #define bfin_read_CAN0_MB11_DATA1() bfin_read16(CAN0_MB11_DATA1)
  3477. #define bfin_write_CAN0_MB11_DATA1(val) bfin_write16(CAN0_MB11_DATA1, val)
  3478. #define pCAN0_MB11_DATA2 ((uint16_t volatile *)CAN0_MB11_DATA2) /* CAN Controller 0 Mailbox 11 Data 2 Register */
  3479. #define bfin_read_CAN0_MB11_DATA2() bfin_read16(CAN0_MB11_DATA2)
  3480. #define bfin_write_CAN0_MB11_DATA2(val) bfin_write16(CAN0_MB11_DATA2, val)
  3481. #define pCAN0_MB11_DATA3 ((uint16_t volatile *)CAN0_MB11_DATA3) /* CAN Controller 0 Mailbox 11 Data 3 Register */
  3482. #define bfin_read_CAN0_MB11_DATA3() bfin_read16(CAN0_MB11_DATA3)
  3483. #define bfin_write_CAN0_MB11_DATA3(val) bfin_write16(CAN0_MB11_DATA3, val)
  3484. #define pCAN0_MB11_LENGTH ((uint16_t volatile *)CAN0_MB11_LENGTH) /* CAN Controller 0 Mailbox 11 Length Register */
  3485. #define bfin_read_CAN0_MB11_LENGTH() bfin_read16(CAN0_MB11_LENGTH)
  3486. #define bfin_write_CAN0_MB11_LENGTH(val) bfin_write16(CAN0_MB11_LENGTH, val)
  3487. #define pCAN0_MB11_TIMESTAMP ((uint16_t volatile *)CAN0_MB11_TIMESTAMP) /* CAN Controller 0 Mailbox 11 Timestamp Register */
  3488. #define bfin_read_CAN0_MB11_TIMESTAMP() bfin_read16(CAN0_MB11_TIMESTAMP)
  3489. #define bfin_write_CAN0_MB11_TIMESTAMP(val) bfin_write16(CAN0_MB11_TIMESTAMP, val)
  3490. #define pCAN0_MB11_ID0 ((uint16_t volatile *)CAN0_MB11_ID0) /* CAN Controller 0 Mailbox 11 ID0 Register */
  3491. #define bfin_read_CAN0_MB11_ID0() bfin_read16(CAN0_MB11_ID0)
  3492. #define bfin_write_CAN0_MB11_ID0(val) bfin_write16(CAN0_MB11_ID0, val)
  3493. #define pCAN0_MB11_ID1 ((uint16_t volatile *)CAN0_MB11_ID1) /* CAN Controller 0 Mailbox 11 ID1 Register */
  3494. #define bfin_read_CAN0_MB11_ID1() bfin_read16(CAN0_MB11_ID1)
  3495. #define bfin_write_CAN0_MB11_ID1(val) bfin_write16(CAN0_MB11_ID1, val)
  3496. #define pCAN0_MB12_DATA0 ((uint16_t volatile *)CAN0_MB12_DATA0) /* CAN Controller 0 Mailbox 12 Data 0 Register */
  3497. #define bfin_read_CAN0_MB12_DATA0() bfin_read16(CAN0_MB12_DATA0)
  3498. #define bfin_write_CAN0_MB12_DATA0(val) bfin_write16(CAN0_MB12_DATA0, val)
  3499. #define pCAN0_MB12_DATA1 ((uint16_t volatile *)CAN0_MB12_DATA1) /* CAN Controller 0 Mailbox 12 Data 1 Register */
  3500. #define bfin_read_CAN0_MB12_DATA1() bfin_read16(CAN0_MB12_DATA1)
  3501. #define bfin_write_CAN0_MB12_DATA1(val) bfin_write16(CAN0_MB12_DATA1, val)
  3502. #define pCAN0_MB12_DATA2 ((uint16_t volatile *)CAN0_MB12_DATA2) /* CAN Controller 0 Mailbox 12 Data 2 Register */
  3503. #define bfin_read_CAN0_MB12_DATA2() bfin_read16(CAN0_MB12_DATA2)
  3504. #define bfin_write_CAN0_MB12_DATA2(val) bfin_write16(CAN0_MB12_DATA2, val)
  3505. #define pCAN0_MB12_DATA3 ((uint16_t volatile *)CAN0_MB12_DATA3) /* CAN Controller 0 Mailbox 12 Data 3 Register */
  3506. #define bfin_read_CAN0_MB12_DATA3() bfin_read16(CAN0_MB12_DATA3)
  3507. #define bfin_write_CAN0_MB12_DATA3(val) bfin_write16(CAN0_MB12_DATA3, val)
  3508. #define pCAN0_MB12_LENGTH ((uint16_t volatile *)CAN0_MB12_LENGTH) /* CAN Controller 0 Mailbox 12 Length Register */
  3509. #define bfin_read_CAN0_MB12_LENGTH() bfin_read16(CAN0_MB12_LENGTH)
  3510. #define bfin_write_CAN0_MB12_LENGTH(val) bfin_write16(CAN0_MB12_LENGTH, val)
  3511. #define pCAN0_MB12_TIMESTAMP ((uint16_t volatile *)CAN0_MB12_TIMESTAMP) /* CAN Controller 0 Mailbox 12 Timestamp Register */
  3512. #define bfin_read_CAN0_MB12_TIMESTAMP() bfin_read16(CAN0_MB12_TIMESTAMP)
  3513. #define bfin_write_CAN0_MB12_TIMESTAMP(val) bfin_write16(CAN0_MB12_TIMESTAMP, val)
  3514. #define pCAN0_MB12_ID0 ((uint16_t volatile *)CAN0_MB12_ID0) /* CAN Controller 0 Mailbox 12 ID0 Register */
  3515. #define bfin_read_CAN0_MB12_ID0() bfin_read16(CAN0_MB12_ID0)
  3516. #define bfin_write_CAN0_MB12_ID0(val) bfin_write16(CAN0_MB12_ID0, val)
  3517. #define pCAN0_MB12_ID1 ((uint16_t volatile *)CAN0_MB12_ID1) /* CAN Controller 0 Mailbox 12 ID1 Register */
  3518. #define bfin_read_CAN0_MB12_ID1() bfin_read16(CAN0_MB12_ID1)
  3519. #define bfin_write_CAN0_MB12_ID1(val) bfin_write16(CAN0_MB12_ID1, val)
  3520. #define pCAN0_MB13_DATA0 ((uint16_t volatile *)CAN0_MB13_DATA0) /* CAN Controller 0 Mailbox 13 Data 0 Register */
  3521. #define bfin_read_CAN0_MB13_DATA0() bfin_read16(CAN0_MB13_DATA0)
  3522. #define bfin_write_CAN0_MB13_DATA0(val) bfin_write16(CAN0_MB13_DATA0, val)
  3523. #define pCAN0_MB13_DATA1 ((uint16_t volatile *)CAN0_MB13_DATA1) /* CAN Controller 0 Mailbox 13 Data 1 Register */
  3524. #define bfin_read_CAN0_MB13_DATA1() bfin_read16(CAN0_MB13_DATA1)
  3525. #define bfin_write_CAN0_MB13_DATA1(val) bfin_write16(CAN0_MB13_DATA1, val)
  3526. #define pCAN0_MB13_DATA2 ((uint16_t volatile *)CAN0_MB13_DATA2) /* CAN Controller 0 Mailbox 13 Data 2 Register */
  3527. #define bfin_read_CAN0_MB13_DATA2() bfin_read16(CAN0_MB13_DATA2)
  3528. #define bfin_write_CAN0_MB13_DATA2(val) bfin_write16(CAN0_MB13_DATA2, val)
  3529. #define pCAN0_MB13_DATA3 ((uint16_t volatile *)CAN0_MB13_DATA3) /* CAN Controller 0 Mailbox 13 Data 3 Register */
  3530. #define bfin_read_CAN0_MB13_DATA3() bfin_read16(CAN0_MB13_DATA3)
  3531. #define bfin_write_CAN0_MB13_DATA3(val) bfin_write16(CAN0_MB13_DATA3, val)
  3532. #define pCAN0_MB13_LENGTH ((uint16_t volatile *)CAN0_MB13_LENGTH) /* CAN Controller 0 Mailbox 13 Length Register */
  3533. #define bfin_read_CAN0_MB13_LENGTH() bfin_read16(CAN0_MB13_LENGTH)
  3534. #define bfin_write_CAN0_MB13_LENGTH(val) bfin_write16(CAN0_MB13_LENGTH, val)
  3535. #define pCAN0_MB13_TIMESTAMP ((uint16_t volatile *)CAN0_MB13_TIMESTAMP) /* CAN Controller 0 Mailbox 13 Timestamp Register */
  3536. #define bfin_read_CAN0_MB13_TIMESTAMP() bfin_read16(CAN0_MB13_TIMESTAMP)
  3537. #define bfin_write_CAN0_MB13_TIMESTAMP(val) bfin_write16(CAN0_MB13_TIMESTAMP, val)
  3538. #define pCAN0_MB13_ID0 ((uint16_t volatile *)CAN0_MB13_ID0) /* CAN Controller 0 Mailbox 13 ID0 Register */
  3539. #define bfin_read_CAN0_MB13_ID0() bfin_read16(CAN0_MB13_ID0)
  3540. #define bfin_write_CAN0_MB13_ID0(val) bfin_write16(CAN0_MB13_ID0, val)
  3541. #define pCAN0_MB13_ID1 ((uint16_t volatile *)CAN0_MB13_ID1) /* CAN Controller 0 Mailbox 13 ID1 Register */
  3542. #define bfin_read_CAN0_MB13_ID1() bfin_read16(CAN0_MB13_ID1)
  3543. #define bfin_write_CAN0_MB13_ID1(val) bfin_write16(CAN0_MB13_ID1, val)
  3544. #define pCAN0_MB14_DATA0 ((uint16_t volatile *)CAN0_MB14_DATA0) /* CAN Controller 0 Mailbox 14 Data 0 Register */
  3545. #define bfin_read_CAN0_MB14_DATA0() bfin_read16(CAN0_MB14_DATA0)
  3546. #define bfin_write_CAN0_MB14_DATA0(val) bfin_write16(CAN0_MB14_DATA0, val)
  3547. #define pCAN0_MB14_DATA1 ((uint16_t volatile *)CAN0_MB14_DATA1) /* CAN Controller 0 Mailbox 14 Data 1 Register */
  3548. #define bfin_read_CAN0_MB14_DATA1() bfin_read16(CAN0_MB14_DATA1)
  3549. #define bfin_write_CAN0_MB14_DATA1(val) bfin_write16(CAN0_MB14_DATA1, val)
  3550. #define pCAN0_MB14_DATA2 ((uint16_t volatile *)CAN0_MB14_DATA2) /* CAN Controller 0 Mailbox 14 Data 2 Register */
  3551. #define bfin_read_CAN0_MB14_DATA2() bfin_read16(CAN0_MB14_DATA2)
  3552. #define bfin_write_CAN0_MB14_DATA2(val) bfin_write16(CAN0_MB14_DATA2, val)
  3553. #define pCAN0_MB14_DATA3 ((uint16_t volatile *)CAN0_MB14_DATA3) /* CAN Controller 0 Mailbox 14 Data 3 Register */
  3554. #define bfin_read_CAN0_MB14_DATA3() bfin_read16(CAN0_MB14_DATA3)
  3555. #define bfin_write_CAN0_MB14_DATA3(val) bfin_write16(CAN0_MB14_DATA3, val)
  3556. #define pCAN0_MB14_LENGTH ((uint16_t volatile *)CAN0_MB14_LENGTH) /* CAN Controller 0 Mailbox 14 Length Register */
  3557. #define bfin_read_CAN0_MB14_LENGTH() bfin_read16(CAN0_MB14_LENGTH)
  3558. #define bfin_write_CAN0_MB14_LENGTH(val) bfin_write16(CAN0_MB14_LENGTH, val)
  3559. #define pCAN0_MB14_TIMESTAMP ((uint16_t volatile *)CAN0_MB14_TIMESTAMP) /* CAN Controller 0 Mailbox 14 Timestamp Register */
  3560. #define bfin_read_CAN0_MB14_TIMESTAMP() bfin_read16(CAN0_MB14_TIMESTAMP)
  3561. #define bfin_write_CAN0_MB14_TIMESTAMP(val) bfin_write16(CAN0_MB14_TIMESTAMP, val)
  3562. #define pCAN0_MB14_ID0 ((uint16_t volatile *)CAN0_MB14_ID0) /* CAN Controller 0 Mailbox 14 ID0 Register */
  3563. #define bfin_read_CAN0_MB14_ID0() bfin_read16(CAN0_MB14_ID0)
  3564. #define bfin_write_CAN0_MB14_ID0(val) bfin_write16(CAN0_MB14_ID0, val)
  3565. #define pCAN0_MB14_ID1 ((uint16_t volatile *)CAN0_MB14_ID1) /* CAN Controller 0 Mailbox 14 ID1 Register */
  3566. #define bfin_read_CAN0_MB14_ID1() bfin_read16(CAN0_MB14_ID1)
  3567. #define bfin_write_CAN0_MB14_ID1(val) bfin_write16(CAN0_MB14_ID1, val)
  3568. #define pCAN0_MB15_DATA0 ((uint16_t volatile *)CAN0_MB15_DATA0) /* CAN Controller 0 Mailbox 15 Data 0 Register */
  3569. #define bfin_read_CAN0_MB15_DATA0() bfin_read16(CAN0_MB15_DATA0)
  3570. #define bfin_write_CAN0_MB15_DATA0(val) bfin_write16(CAN0_MB15_DATA0, val)
  3571. #define pCAN0_MB15_DATA1 ((uint16_t volatile *)CAN0_MB15_DATA1) /* CAN Controller 0 Mailbox 15 Data 1 Register */
  3572. #define bfin_read_CAN0_MB15_DATA1() bfin_read16(CAN0_MB15_DATA1)
  3573. #define bfin_write_CAN0_MB15_DATA1(val) bfin_write16(CAN0_MB15_DATA1, val)
  3574. #define pCAN0_MB15_DATA2 ((uint16_t volatile *)CAN0_MB15_DATA2) /* CAN Controller 0 Mailbox 15 Data 2 Register */
  3575. #define bfin_read_CAN0_MB15_DATA2() bfin_read16(CAN0_MB15_DATA2)
  3576. #define bfin_write_CAN0_MB15_DATA2(val) bfin_write16(CAN0_MB15_DATA2, val)
  3577. #define pCAN0_MB15_DATA3 ((uint16_t volatile *)CAN0_MB15_DATA3) /* CAN Controller 0 Mailbox 15 Data 3 Register */
  3578. #define bfin_read_CAN0_MB15_DATA3() bfin_read16(CAN0_MB15_DATA3)
  3579. #define bfin_write_CAN0_MB15_DATA3(val) bfin_write16(CAN0_MB15_DATA3, val)
  3580. #define pCAN0_MB15_LENGTH ((uint16_t volatile *)CAN0_MB15_LENGTH) /* CAN Controller 0 Mailbox 15 Length Register */
  3581. #define bfin_read_CAN0_MB15_LENGTH() bfin_read16(CAN0_MB15_LENGTH)
  3582. #define bfin_write_CAN0_MB15_LENGTH(val) bfin_write16(CAN0_MB15_LENGTH, val)
  3583. #define pCAN0_MB15_TIMESTAMP ((uint16_t volatile *)CAN0_MB15_TIMESTAMP) /* CAN Controller 0 Mailbox 15 Timestamp Register */
  3584. #define bfin_read_CAN0_MB15_TIMESTAMP() bfin_read16(CAN0_MB15_TIMESTAMP)
  3585. #define bfin_write_CAN0_MB15_TIMESTAMP(val) bfin_write16(CAN0_MB15_TIMESTAMP, val)
  3586. #define pCAN0_MB15_ID0 ((uint16_t volatile *)CAN0_MB15_ID0) /* CAN Controller 0 Mailbox 15 ID0 Register */
  3587. #define bfin_read_CAN0_MB15_ID0() bfin_read16(CAN0_MB15_ID0)
  3588. #define bfin_write_CAN0_MB15_ID0(val) bfin_write16(CAN0_MB15_ID0, val)
  3589. #define pCAN0_MB15_ID1 ((uint16_t volatile *)CAN0_MB15_ID1) /* CAN Controller 0 Mailbox 15 ID1 Register */
  3590. #define bfin_read_CAN0_MB15_ID1() bfin_read16(CAN0_MB15_ID1)
  3591. #define bfin_write_CAN0_MB15_ID1(val) bfin_write16(CAN0_MB15_ID1, val)
  3592. #define pCAN0_MB16_DATA0 ((uint16_t volatile *)CAN0_MB16_DATA0) /* CAN Controller 0 Mailbox 16 Data 0 Register */
  3593. #define bfin_read_CAN0_MB16_DATA0() bfin_read16(CAN0_MB16_DATA0)
  3594. #define bfin_write_CAN0_MB16_DATA0(val) bfin_write16(CAN0_MB16_DATA0, val)
  3595. #define pCAN0_MB16_DATA1 ((uint16_t volatile *)CAN0_MB16_DATA1) /* CAN Controller 0 Mailbox 16 Data 1 Register */
  3596. #define bfin_read_CAN0_MB16_DATA1() bfin_read16(CAN0_MB16_DATA1)
  3597. #define bfin_write_CAN0_MB16_DATA1(val) bfin_write16(CAN0_MB16_DATA1, val)
  3598. #define pCAN0_MB16_DATA2 ((uint16_t volatile *)CAN0_MB16_DATA2) /* CAN Controller 0 Mailbox 16 Data 2 Register */
  3599. #define bfin_read_CAN0_MB16_DATA2() bfin_read16(CAN0_MB16_DATA2)
  3600. #define bfin_write_CAN0_MB16_DATA2(val) bfin_write16(CAN0_MB16_DATA2, val)
  3601. #define pCAN0_MB16_DATA3 ((uint16_t volatile *)CAN0_MB16_DATA3) /* CAN Controller 0 Mailbox 16 Data 3 Register */
  3602. #define bfin_read_CAN0_MB16_DATA3() bfin_read16(CAN0_MB16_DATA3)
  3603. #define bfin_write_CAN0_MB16_DATA3(val) bfin_write16(CAN0_MB16_DATA3, val)
  3604. #define pCAN0_MB16_LENGTH ((uint16_t volatile *)CAN0_MB16_LENGTH) /* CAN Controller 0 Mailbox 16 Length Register */
  3605. #define bfin_read_CAN0_MB16_LENGTH() bfin_read16(CAN0_MB16_LENGTH)
  3606. #define bfin_write_CAN0_MB16_LENGTH(val) bfin_write16(CAN0_MB16_LENGTH, val)
  3607. #define pCAN0_MB16_TIMESTAMP ((uint16_t volatile *)CAN0_MB16_TIMESTAMP) /* CAN Controller 0 Mailbox 16 Timestamp Register */
  3608. #define bfin_read_CAN0_MB16_TIMESTAMP() bfin_read16(CAN0_MB16_TIMESTAMP)
  3609. #define bfin_write_CAN0_MB16_TIMESTAMP(val) bfin_write16(CAN0_MB16_TIMESTAMP, val)
  3610. #define pCAN0_MB16_ID0 ((uint16_t volatile *)CAN0_MB16_ID0) /* CAN Controller 0 Mailbox 16 ID0 Register */
  3611. #define bfin_read_CAN0_MB16_ID0() bfin_read16(CAN0_MB16_ID0)
  3612. #define bfin_write_CAN0_MB16_ID0(val) bfin_write16(CAN0_MB16_ID0, val)
  3613. #define pCAN0_MB16_ID1 ((uint16_t volatile *)CAN0_MB16_ID1) /* CAN Controller 0 Mailbox 16 ID1 Register */
  3614. #define bfin_read_CAN0_MB16_ID1() bfin_read16(CAN0_MB16_ID1)
  3615. #define bfin_write_CAN0_MB16_ID1(val) bfin_write16(CAN0_MB16_ID1, val)
  3616. #define pCAN0_MB17_DATA0 ((uint16_t volatile *)CAN0_MB17_DATA0) /* CAN Controller 0 Mailbox 17 Data 0 Register */
  3617. #define bfin_read_CAN0_MB17_DATA0() bfin_read16(CAN0_MB17_DATA0)
  3618. #define bfin_write_CAN0_MB17_DATA0(val) bfin_write16(CAN0_MB17_DATA0, val)
  3619. #define pCAN0_MB17_DATA1 ((uint16_t volatile *)CAN0_MB17_DATA1) /* CAN Controller 0 Mailbox 17 Data 1 Register */
  3620. #define bfin_read_CAN0_MB17_DATA1() bfin_read16(CAN0_MB17_DATA1)
  3621. #define bfin_write_CAN0_MB17_DATA1(val) bfin_write16(CAN0_MB17_DATA1, val)
  3622. #define pCAN0_MB17_DATA2 ((uint16_t volatile *)CAN0_MB17_DATA2) /* CAN Controller 0 Mailbox 17 Data 2 Register */
  3623. #define bfin_read_CAN0_MB17_DATA2() bfin_read16(CAN0_MB17_DATA2)
  3624. #define bfin_write_CAN0_MB17_DATA2(val) bfin_write16(CAN0_MB17_DATA2, val)
  3625. #define pCAN0_MB17_DATA3 ((uint16_t volatile *)CAN0_MB17_DATA3) /* CAN Controller 0 Mailbox 17 Data 3 Register */
  3626. #define bfin_read_CAN0_MB17_DATA3() bfin_read16(CAN0_MB17_DATA3)
  3627. #define bfin_write_CAN0_MB17_DATA3(val) bfin_write16(CAN0_MB17_DATA3, val)
  3628. #define pCAN0_MB17_LENGTH ((uint16_t volatile *)CAN0_MB17_LENGTH) /* CAN Controller 0 Mailbox 17 Length Register */
  3629. #define bfin_read_CAN0_MB17_LENGTH() bfin_read16(CAN0_MB17_LENGTH)
  3630. #define bfin_write_CAN0_MB17_LENGTH(val) bfin_write16(CAN0_MB17_LENGTH, val)
  3631. #define pCAN0_MB17_TIMESTAMP ((uint16_t volatile *)CAN0_MB17_TIMESTAMP) /* CAN Controller 0 Mailbox 17 Timestamp Register */
  3632. #define bfin_read_CAN0_MB17_TIMESTAMP() bfin_read16(CAN0_MB17_TIMESTAMP)
  3633. #define bfin_write_CAN0_MB17_TIMESTAMP(val) bfin_write16(CAN0_MB17_TIMESTAMP, val)
  3634. #define pCAN0_MB17_ID0 ((uint16_t volatile *)CAN0_MB17_ID0) /* CAN Controller 0 Mailbox 17 ID0 Register */
  3635. #define bfin_read_CAN0_MB17_ID0() bfin_read16(CAN0_MB17_ID0)
  3636. #define bfin_write_CAN0_MB17_ID0(val) bfin_write16(CAN0_MB17_ID0, val)
  3637. #define pCAN0_MB17_ID1 ((uint16_t volatile *)CAN0_MB17_ID1) /* CAN Controller 0 Mailbox 17 ID1 Register */
  3638. #define bfin_read_CAN0_MB17_ID1() bfin_read16(CAN0_MB17_ID1)
  3639. #define bfin_write_CAN0_MB17_ID1(val) bfin_write16(CAN0_MB17_ID1, val)
  3640. #define pCAN0_MB18_DATA0 ((uint16_t volatile *)CAN0_MB18_DATA0) /* CAN Controller 0 Mailbox 18 Data 0 Register */
  3641. #define bfin_read_CAN0_MB18_DATA0() bfin_read16(CAN0_MB18_DATA0)
  3642. #define bfin_write_CAN0_MB18_DATA0(val) bfin_write16(CAN0_MB18_DATA0, val)
  3643. #define pCAN0_MB18_DATA1 ((uint16_t volatile *)CAN0_MB18_DATA1) /* CAN Controller 0 Mailbox 18 Data 1 Register */
  3644. #define bfin_read_CAN0_MB18_DATA1() bfin_read16(CAN0_MB18_DATA1)
  3645. #define bfin_write_CAN0_MB18_DATA1(val) bfin_write16(CAN0_MB18_DATA1, val)
  3646. #define pCAN0_MB18_DATA2 ((uint16_t volatile *)CAN0_MB18_DATA2) /* CAN Controller 0 Mailbox 18 Data 2 Register */
  3647. #define bfin_read_CAN0_MB18_DATA2() bfin_read16(CAN0_MB18_DATA2)
  3648. #define bfin_write_CAN0_MB18_DATA2(val) bfin_write16(CAN0_MB18_DATA2, val)
  3649. #define pCAN0_MB18_DATA3 ((uint16_t volatile *)CAN0_MB18_DATA3) /* CAN Controller 0 Mailbox 18 Data 3 Register */
  3650. #define bfin_read_CAN0_MB18_DATA3() bfin_read16(CAN0_MB18_DATA3)
  3651. #define bfin_write_CAN0_MB18_DATA3(val) bfin_write16(CAN0_MB18_DATA3, val)
  3652. #define pCAN0_MB18_LENGTH ((uint16_t volatile *)CAN0_MB18_LENGTH) /* CAN Controller 0 Mailbox 18 Length Register */
  3653. #define bfin_read_CAN0_MB18_LENGTH() bfin_read16(CAN0_MB18_LENGTH)
  3654. #define bfin_write_CAN0_MB18_LENGTH(val) bfin_write16(CAN0_MB18_LENGTH, val)
  3655. #define pCAN0_MB18_TIMESTAMP ((uint16_t volatile *)CAN0_MB18_TIMESTAMP) /* CAN Controller 0 Mailbox 18 Timestamp Register */
  3656. #define bfin_read_CAN0_MB18_TIMESTAMP() bfin_read16(CAN0_MB18_TIMESTAMP)
  3657. #define bfin_write_CAN0_MB18_TIMESTAMP(val) bfin_write16(CAN0_MB18_TIMESTAMP, val)
  3658. #define pCAN0_MB18_ID0 ((uint16_t volatile *)CAN0_MB18_ID0) /* CAN Controller 0 Mailbox 18 ID0 Register */
  3659. #define bfin_read_CAN0_MB18_ID0() bfin_read16(CAN0_MB18_ID0)
  3660. #define bfin_write_CAN0_MB18_ID0(val) bfin_write16(CAN0_MB18_ID0, val)
  3661. #define pCAN0_MB18_ID1 ((uint16_t volatile *)CAN0_MB18_ID1) /* CAN Controller 0 Mailbox 18 ID1 Register */
  3662. #define bfin_read_CAN0_MB18_ID1() bfin_read16(CAN0_MB18_ID1)
  3663. #define bfin_write_CAN0_MB18_ID1(val) bfin_write16(CAN0_MB18_ID1, val)
  3664. #define pCAN0_MB19_DATA0 ((uint16_t volatile *)CAN0_MB19_DATA0) /* CAN Controller 0 Mailbox 19 Data 0 Register */
  3665. #define bfin_read_CAN0_MB19_DATA0() bfin_read16(CAN0_MB19_DATA0)
  3666. #define bfin_write_CAN0_MB19_DATA0(val) bfin_write16(CAN0_MB19_DATA0, val)
  3667. #define pCAN0_MB19_DATA1 ((uint16_t volatile *)CAN0_MB19_DATA1) /* CAN Controller 0 Mailbox 19 Data 1 Register */
  3668. #define bfin_read_CAN0_MB19_DATA1() bfin_read16(CAN0_MB19_DATA1)
  3669. #define bfin_write_CAN0_MB19_DATA1(val) bfin_write16(CAN0_MB19_DATA1, val)
  3670. #define pCAN0_MB19_DATA2 ((uint16_t volatile *)CAN0_MB19_DATA2) /* CAN Controller 0 Mailbox 19 Data 2 Register */
  3671. #define bfin_read_CAN0_MB19_DATA2() bfin_read16(CAN0_MB19_DATA2)
  3672. #define bfin_write_CAN0_MB19_DATA2(val) bfin_write16(CAN0_MB19_DATA2, val)
  3673. #define pCAN0_MB19_DATA3 ((uint16_t volatile *)CAN0_MB19_DATA3) /* CAN Controller 0 Mailbox 19 Data 3 Register */
  3674. #define bfin_read_CAN0_MB19_DATA3() bfin_read16(CAN0_MB19_DATA3)
  3675. #define bfin_write_CAN0_MB19_DATA3(val) bfin_write16(CAN0_MB19_DATA3, val)
  3676. #define pCAN0_MB19_LENGTH ((uint16_t volatile *)CAN0_MB19_LENGTH) /* CAN Controller 0 Mailbox 19 Length Register */
  3677. #define bfin_read_CAN0_MB19_LENGTH() bfin_read16(CAN0_MB19_LENGTH)
  3678. #define bfin_write_CAN0_MB19_LENGTH(val) bfin_write16(CAN0_MB19_LENGTH, val)
  3679. #define pCAN0_MB19_TIMESTAMP ((uint16_t volatile *)CAN0_MB19_TIMESTAMP) /* CAN Controller 0 Mailbox 19 Timestamp Register */
  3680. #define bfin_read_CAN0_MB19_TIMESTAMP() bfin_read16(CAN0_MB19_TIMESTAMP)
  3681. #define bfin_write_CAN0_MB19_TIMESTAMP(val) bfin_write16(CAN0_MB19_TIMESTAMP, val)
  3682. #define pCAN0_MB19_ID0 ((uint16_t volatile *)CAN0_MB19_ID0) /* CAN Controller 0 Mailbox 19 ID0 Register */
  3683. #define bfin_read_CAN0_MB19_ID0() bfin_read16(CAN0_MB19_ID0)
  3684. #define bfin_write_CAN0_MB19_ID0(val) bfin_write16(CAN0_MB19_ID0, val)
  3685. #define pCAN0_MB19_ID1 ((uint16_t volatile *)CAN0_MB19_ID1) /* CAN Controller 0 Mailbox 19 ID1 Register */
  3686. #define bfin_read_CAN0_MB19_ID1() bfin_read16(CAN0_MB19_ID1)
  3687. #define bfin_write_CAN0_MB19_ID1(val) bfin_write16(CAN0_MB19_ID1, val)
  3688. #define pCAN0_MB20_DATA0 ((uint16_t volatile *)CAN0_MB20_DATA0) /* CAN Controller 0 Mailbox 20 Data 0 Register */
  3689. #define bfin_read_CAN0_MB20_DATA0() bfin_read16(CAN0_MB20_DATA0)
  3690. #define bfin_write_CAN0_MB20_DATA0(val) bfin_write16(CAN0_MB20_DATA0, val)
  3691. #define pCAN0_MB20_DATA1 ((uint16_t volatile *)CAN0_MB20_DATA1) /* CAN Controller 0 Mailbox 20 Data 1 Register */
  3692. #define bfin_read_CAN0_MB20_DATA1() bfin_read16(CAN0_MB20_DATA1)
  3693. #define bfin_write_CAN0_MB20_DATA1(val) bfin_write16(CAN0_MB20_DATA1, val)
  3694. #define pCAN0_MB20_DATA2 ((uint16_t volatile *)CAN0_MB20_DATA2) /* CAN Controller 0 Mailbox 20 Data 2 Register */
  3695. #define bfin_read_CAN0_MB20_DATA2() bfin_read16(CAN0_MB20_DATA2)
  3696. #define bfin_write_CAN0_MB20_DATA2(val) bfin_write16(CAN0_MB20_DATA2, val)
  3697. #define pCAN0_MB20_DATA3 ((uint16_t volatile *)CAN0_MB20_DATA3) /* CAN Controller 0 Mailbox 20 Data 3 Register */
  3698. #define bfin_read_CAN0_MB20_DATA3() bfin_read16(CAN0_MB20_DATA3)
  3699. #define bfin_write_CAN0_MB20_DATA3(val) bfin_write16(CAN0_MB20_DATA3, val)
  3700. #define pCAN0_MB20_LENGTH ((uint16_t volatile *)CAN0_MB20_LENGTH) /* CAN Controller 0 Mailbox 20 Length Register */
  3701. #define bfin_read_CAN0_MB20_LENGTH() bfin_read16(CAN0_MB20_LENGTH)
  3702. #define bfin_write_CAN0_MB20_LENGTH(val) bfin_write16(CAN0_MB20_LENGTH, val)
  3703. #define pCAN0_MB20_TIMESTAMP ((uint16_t volatile *)CAN0_MB20_TIMESTAMP) /* CAN Controller 0 Mailbox 20 Timestamp Register */
  3704. #define bfin_read_CAN0_MB20_TIMESTAMP() bfin_read16(CAN0_MB20_TIMESTAMP)
  3705. #define bfin_write_CAN0_MB20_TIMESTAMP(val) bfin_write16(CAN0_MB20_TIMESTAMP, val)
  3706. #define pCAN0_MB20_ID0 ((uint16_t volatile *)CAN0_MB20_ID0) /* CAN Controller 0 Mailbox 20 ID0 Register */
  3707. #define bfin_read_CAN0_MB20_ID0() bfin_read16(CAN0_MB20_ID0)
  3708. #define bfin_write_CAN0_MB20_ID0(val) bfin_write16(CAN0_MB20_ID0, val)
  3709. #define pCAN0_MB20_ID1 ((uint16_t volatile *)CAN0_MB20_ID1) /* CAN Controller 0 Mailbox 20 ID1 Register */
  3710. #define bfin_read_CAN0_MB20_ID1() bfin_read16(CAN0_MB20_ID1)
  3711. #define bfin_write_CAN0_MB20_ID1(val) bfin_write16(CAN0_MB20_ID1, val)
  3712. #define pCAN0_MB21_DATA0 ((uint16_t volatile *)CAN0_MB21_DATA0) /* CAN Controller 0 Mailbox 21 Data 0 Register */
  3713. #define bfin_read_CAN0_MB21_DATA0() bfin_read16(CAN0_MB21_DATA0)
  3714. #define bfin_write_CAN0_MB21_DATA0(val) bfin_write16(CAN0_MB21_DATA0, val)
  3715. #define pCAN0_MB21_DATA1 ((uint16_t volatile *)CAN0_MB21_DATA1) /* CAN Controller 0 Mailbox 21 Data 1 Register */
  3716. #define bfin_read_CAN0_MB21_DATA1() bfin_read16(CAN0_MB21_DATA1)
  3717. #define bfin_write_CAN0_MB21_DATA1(val) bfin_write16(CAN0_MB21_DATA1, val)
  3718. #define pCAN0_MB21_DATA2 ((uint16_t volatile *)CAN0_MB21_DATA2) /* CAN Controller 0 Mailbox 21 Data 2 Register */
  3719. #define bfin_read_CAN0_MB21_DATA2() bfin_read16(CAN0_MB21_DATA2)
  3720. #define bfin_write_CAN0_MB21_DATA2(val) bfin_write16(CAN0_MB21_DATA2, val)
  3721. #define pCAN0_MB21_DATA3 ((uint16_t volatile *)CAN0_MB21_DATA3) /* CAN Controller 0 Mailbox 21 Data 3 Register */
  3722. #define bfin_read_CAN0_MB21_DATA3() bfin_read16(CAN0_MB21_DATA3)
  3723. #define bfin_write_CAN0_MB21_DATA3(val) bfin_write16(CAN0_MB21_DATA3, val)
  3724. #define pCAN0_MB21_LENGTH ((uint16_t volatile *)CAN0_MB21_LENGTH) /* CAN Controller 0 Mailbox 21 Length Register */
  3725. #define bfin_read_CAN0_MB21_LENGTH() bfin_read16(CAN0_MB21_LENGTH)
  3726. #define bfin_write_CAN0_MB21_LENGTH(val) bfin_write16(CAN0_MB21_LENGTH, val)
  3727. #define pCAN0_MB21_TIMESTAMP ((uint16_t volatile *)CAN0_MB21_TIMESTAMP) /* CAN Controller 0 Mailbox 21 Timestamp Register */
  3728. #define bfin_read_CAN0_MB21_TIMESTAMP() bfin_read16(CAN0_MB21_TIMESTAMP)
  3729. #define bfin_write_CAN0_MB21_TIMESTAMP(val) bfin_write16(CAN0_MB21_TIMESTAMP, val)
  3730. #define pCAN0_MB21_ID0 ((uint16_t volatile *)CAN0_MB21_ID0) /* CAN Controller 0 Mailbox 21 ID0 Register */
  3731. #define bfin_read_CAN0_MB21_ID0() bfin_read16(CAN0_MB21_ID0)
  3732. #define bfin_write_CAN0_MB21_ID0(val) bfin_write16(CAN0_MB21_ID0, val)
  3733. #define pCAN0_MB21_ID1 ((uint16_t volatile *)CAN0_MB21_ID1) /* CAN Controller 0 Mailbox 21 ID1 Register */
  3734. #define bfin_read_CAN0_MB21_ID1() bfin_read16(CAN0_MB21_ID1)
  3735. #define bfin_write_CAN0_MB21_ID1(val) bfin_write16(CAN0_MB21_ID1, val)
  3736. #define pCAN0_MB22_DATA0 ((uint16_t volatile *)CAN0_MB22_DATA0) /* CAN Controller 0 Mailbox 22 Data 0 Register */
  3737. #define bfin_read_CAN0_MB22_DATA0() bfin_read16(CAN0_MB22_DATA0)
  3738. #define bfin_write_CAN0_MB22_DATA0(val) bfin_write16(CAN0_MB22_DATA0, val)
  3739. #define pCAN0_MB22_DATA1 ((uint16_t volatile *)CAN0_MB22_DATA1) /* CAN Controller 0 Mailbox 22 Data 1 Register */
  3740. #define bfin_read_CAN0_MB22_DATA1() bfin_read16(CAN0_MB22_DATA1)
  3741. #define bfin_write_CAN0_MB22_DATA1(val) bfin_write16(CAN0_MB22_DATA1, val)
  3742. #define pCAN0_MB22_DATA2 ((uint16_t volatile *)CAN0_MB22_DATA2) /* CAN Controller 0 Mailbox 22 Data 2 Register */
  3743. #define bfin_read_CAN0_MB22_DATA2() bfin_read16(CAN0_MB22_DATA2)
  3744. #define bfin_write_CAN0_MB22_DATA2(val) bfin_write16(CAN0_MB22_DATA2, val)
  3745. #define pCAN0_MB22_DATA3 ((uint16_t volatile *)CAN0_MB22_DATA3) /* CAN Controller 0 Mailbox 22 Data 3 Register */
  3746. #define bfin_read_CAN0_MB22_DATA3() bfin_read16(CAN0_MB22_DATA3)
  3747. #define bfin_write_CAN0_MB22_DATA3(val) bfin_write16(CAN0_MB22_DATA3, val)
  3748. #define pCAN0_MB22_LENGTH ((uint16_t volatile *)CAN0_MB22_LENGTH) /* CAN Controller 0 Mailbox 22 Length Register */
  3749. #define bfin_read_CAN0_MB22_LENGTH() bfin_read16(CAN0_MB22_LENGTH)
  3750. #define bfin_write_CAN0_MB22_LENGTH(val) bfin_write16(CAN0_MB22_LENGTH, val)
  3751. #define pCAN0_MB22_TIMESTAMP ((uint16_t volatile *)CAN0_MB22_TIMESTAMP) /* CAN Controller 0 Mailbox 22 Timestamp Register */
  3752. #define bfin_read_CAN0_MB22_TIMESTAMP() bfin_read16(CAN0_MB22_TIMESTAMP)
  3753. #define bfin_write_CAN0_MB22_TIMESTAMP(val) bfin_write16(CAN0_MB22_TIMESTAMP, val)
  3754. #define pCAN0_MB22_ID0 ((uint16_t volatile *)CAN0_MB22_ID0) /* CAN Controller 0 Mailbox 22 ID0 Register */
  3755. #define bfin_read_CAN0_MB22_ID0() bfin_read16(CAN0_MB22_ID0)
  3756. #define bfin_write_CAN0_MB22_ID0(val) bfin_write16(CAN0_MB22_ID0, val)
  3757. #define pCAN0_MB22_ID1 ((uint16_t volatile *)CAN0_MB22_ID1) /* CAN Controller 0 Mailbox 22 ID1 Register */
  3758. #define bfin_read_CAN0_MB22_ID1() bfin_read16(CAN0_MB22_ID1)
  3759. #define bfin_write_CAN0_MB22_ID1(val) bfin_write16(CAN0_MB22_ID1, val)
  3760. #define pCAN0_MB23_DATA0 ((uint16_t volatile *)CAN0_MB23_DATA0) /* CAN Controller 0 Mailbox 23 Data 0 Register */
  3761. #define bfin_read_CAN0_MB23_DATA0() bfin_read16(CAN0_MB23_DATA0)
  3762. #define bfin_write_CAN0_MB23_DATA0(val) bfin_write16(CAN0_MB23_DATA0, val)
  3763. #define pCAN0_MB23_DATA1 ((uint16_t volatile *)CAN0_MB23_DATA1) /* CAN Controller 0 Mailbox 23 Data 1 Register */
  3764. #define bfin_read_CAN0_MB23_DATA1() bfin_read16(CAN0_MB23_DATA1)
  3765. #define bfin_write_CAN0_MB23_DATA1(val) bfin_write16(CAN0_MB23_DATA1, val)
  3766. #define pCAN0_MB23_DATA2 ((uint16_t volatile *)CAN0_MB23_DATA2) /* CAN Controller 0 Mailbox 23 Data 2 Register */
  3767. #define bfin_read_CAN0_MB23_DATA2() bfin_read16(CAN0_MB23_DATA2)
  3768. #define bfin_write_CAN0_MB23_DATA2(val) bfin_write16(CAN0_MB23_DATA2, val)
  3769. #define pCAN0_MB23_DATA3 ((uint16_t volatile *)CAN0_MB23_DATA3) /* CAN Controller 0 Mailbox 23 Data 3 Register */
  3770. #define bfin_read_CAN0_MB23_DATA3() bfin_read16(CAN0_MB23_DATA3)
  3771. #define bfin_write_CAN0_MB23_DATA3(val) bfin_write16(CAN0_MB23_DATA3, val)
  3772. #define pCAN0_MB23_LENGTH ((uint16_t volatile *)CAN0_MB23_LENGTH) /* CAN Controller 0 Mailbox 23 Length Register */
  3773. #define bfin_read_CAN0_MB23_LENGTH() bfin_read16(CAN0_MB23_LENGTH)
  3774. #define bfin_write_CAN0_MB23_LENGTH(val) bfin_write16(CAN0_MB23_LENGTH, val)
  3775. #define pCAN0_MB23_TIMESTAMP ((uint16_t volatile *)CAN0_MB23_TIMESTAMP) /* CAN Controller 0 Mailbox 23 Timestamp Register */
  3776. #define bfin_read_CAN0_MB23_TIMESTAMP() bfin_read16(CAN0_MB23_TIMESTAMP)
  3777. #define bfin_write_CAN0_MB23_TIMESTAMP(val) bfin_write16(CAN0_MB23_TIMESTAMP, val)
  3778. #define pCAN0_MB23_ID0 ((uint16_t volatile *)CAN0_MB23_ID0) /* CAN Controller 0 Mailbox 23 ID0 Register */
  3779. #define bfin_read_CAN0_MB23_ID0() bfin_read16(CAN0_MB23_ID0)
  3780. #define bfin_write_CAN0_MB23_ID0(val) bfin_write16(CAN0_MB23_ID0, val)
  3781. #define pCAN0_MB23_ID1 ((uint16_t volatile *)CAN0_MB23_ID1) /* CAN Controller 0 Mailbox 23 ID1 Register */
  3782. #define bfin_read_CAN0_MB23_ID1() bfin_read16(CAN0_MB23_ID1)
  3783. #define bfin_write_CAN0_MB23_ID1(val) bfin_write16(CAN0_MB23_ID1, val)
  3784. #define pCAN0_MB24_DATA0 ((uint16_t volatile *)CAN0_MB24_DATA0) /* CAN Controller 0 Mailbox 24 Data 0 Register */
  3785. #define bfin_read_CAN0_MB24_DATA0() bfin_read16(CAN0_MB24_DATA0)
  3786. #define bfin_write_CAN0_MB24_DATA0(val) bfin_write16(CAN0_MB24_DATA0, val)
  3787. #define pCAN0_MB24_DATA1 ((uint16_t volatile *)CAN0_MB24_DATA1) /* CAN Controller 0 Mailbox 24 Data 1 Register */
  3788. #define bfin_read_CAN0_MB24_DATA1() bfin_read16(CAN0_MB24_DATA1)
  3789. #define bfin_write_CAN0_MB24_DATA1(val) bfin_write16(CAN0_MB24_DATA1, val)
  3790. #define pCAN0_MB24_DATA2 ((uint16_t volatile *)CAN0_MB24_DATA2) /* CAN Controller 0 Mailbox 24 Data 2 Register */
  3791. #define bfin_read_CAN0_MB24_DATA2() bfin_read16(CAN0_MB24_DATA2)
  3792. #define bfin_write_CAN0_MB24_DATA2(val) bfin_write16(CAN0_MB24_DATA2, val)
  3793. #define pCAN0_MB24_DATA3 ((uint16_t volatile *)CAN0_MB24_DATA3) /* CAN Controller 0 Mailbox 24 Data 3 Register */
  3794. #define bfin_read_CAN0_MB24_DATA3() bfin_read16(CAN0_MB24_DATA3)
  3795. #define bfin_write_CAN0_MB24_DATA3(val) bfin_write16(CAN0_MB24_DATA3, val)
  3796. #define pCAN0_MB24_LENGTH ((uint16_t volatile *)CAN0_MB24_LENGTH) /* CAN Controller 0 Mailbox 24 Length Register */
  3797. #define bfin_read_CAN0_MB24_LENGTH() bfin_read16(CAN0_MB24_LENGTH)
  3798. #define bfin_write_CAN0_MB24_LENGTH(val) bfin_write16(CAN0_MB24_LENGTH, val)
  3799. #define pCAN0_MB24_TIMESTAMP ((uint16_t volatile *)CAN0_MB24_TIMESTAMP) /* CAN Controller 0 Mailbox 24 Timestamp Register */
  3800. #define bfin_read_CAN0_MB24_TIMESTAMP() bfin_read16(CAN0_MB24_TIMESTAMP)
  3801. #define bfin_write_CAN0_MB24_TIMESTAMP(val) bfin_write16(CAN0_MB24_TIMESTAMP, val)
  3802. #define pCAN0_MB24_ID0 ((uint16_t volatile *)CAN0_MB24_ID0) /* CAN Controller 0 Mailbox 24 ID0 Register */
  3803. #define bfin_read_CAN0_MB24_ID0() bfin_read16(CAN0_MB24_ID0)
  3804. #define bfin_write_CAN0_MB24_ID0(val) bfin_write16(CAN0_MB24_ID0, val)
  3805. #define pCAN0_MB24_ID1 ((uint16_t volatile *)CAN0_MB24_ID1) /* CAN Controller 0 Mailbox 24 ID1 Register */
  3806. #define bfin_read_CAN0_MB24_ID1() bfin_read16(CAN0_MB24_ID1)
  3807. #define bfin_write_CAN0_MB24_ID1(val) bfin_write16(CAN0_MB24_ID1, val)
  3808. #define pCAN0_MB25_DATA0 ((uint16_t volatile *)CAN0_MB25_DATA0) /* CAN Controller 0 Mailbox 25 Data 0 Register */
  3809. #define bfin_read_CAN0_MB25_DATA0() bfin_read16(CAN0_MB25_DATA0)
  3810. #define bfin_write_CAN0_MB25_DATA0(val) bfin_write16(CAN0_MB25_DATA0, val)
  3811. #define pCAN0_MB25_DATA1 ((uint16_t volatile *)CAN0_MB25_DATA1) /* CAN Controller 0 Mailbox 25 Data 1 Register */
  3812. #define bfin_read_CAN0_MB25_DATA1() bfin_read16(CAN0_MB25_DATA1)
  3813. #define bfin_write_CAN0_MB25_DATA1(val) bfin_write16(CAN0_MB25_DATA1, val)
  3814. #define pCAN0_MB25_DATA2 ((uint16_t volatile *)CAN0_MB25_DATA2) /* CAN Controller 0 Mailbox 25 Data 2 Register */
  3815. #define bfin_read_CAN0_MB25_DATA2() bfin_read16(CAN0_MB25_DATA2)
  3816. #define bfin_write_CAN0_MB25_DATA2(val) bfin_write16(CAN0_MB25_DATA2, val)
  3817. #define pCAN0_MB25_DATA3 ((uint16_t volatile *)CAN0_MB25_DATA3) /* CAN Controller 0 Mailbox 25 Data 3 Register */
  3818. #define bfin_read_CAN0_MB25_DATA3() bfin_read16(CAN0_MB25_DATA3)
  3819. #define bfin_write_CAN0_MB25_DATA3(val) bfin_write16(CAN0_MB25_DATA3, val)
  3820. #define pCAN0_MB25_LENGTH ((uint16_t volatile *)CAN0_MB25_LENGTH) /* CAN Controller 0 Mailbox 25 Length Register */
  3821. #define bfin_read_CAN0_MB25_LENGTH() bfin_read16(CAN0_MB25_LENGTH)
  3822. #define bfin_write_CAN0_MB25_LENGTH(val) bfin_write16(CAN0_MB25_LENGTH, val)
  3823. #define pCAN0_MB25_TIMESTAMP ((uint16_t volatile *)CAN0_MB25_TIMESTAMP) /* CAN Controller 0 Mailbox 25 Timestamp Register */
  3824. #define bfin_read_CAN0_MB25_TIMESTAMP() bfin_read16(CAN0_MB25_TIMESTAMP)
  3825. #define bfin_write_CAN0_MB25_TIMESTAMP(val) bfin_write16(CAN0_MB25_TIMESTAMP, val)
  3826. #define pCAN0_MB25_ID0 ((uint16_t volatile *)CAN0_MB25_ID0) /* CAN Controller 0 Mailbox 25 ID0 Register */
  3827. #define bfin_read_CAN0_MB25_ID0() bfin_read16(CAN0_MB25_ID0)
  3828. #define bfin_write_CAN0_MB25_ID0(val) bfin_write16(CAN0_MB25_ID0, val)
  3829. #define pCAN0_MB25_ID1 ((uint16_t volatile *)CAN0_MB25_ID1) /* CAN Controller 0 Mailbox 25 ID1 Register */
  3830. #define bfin_read_CAN0_MB25_ID1() bfin_read16(CAN0_MB25_ID1)
  3831. #define bfin_write_CAN0_MB25_ID1(val) bfin_write16(CAN0_MB25_ID1, val)
  3832. #define pCAN0_MB26_DATA0 ((uint16_t volatile *)CAN0_MB26_DATA0) /* CAN Controller 0 Mailbox 26 Data 0 Register */
  3833. #define bfin_read_CAN0_MB26_DATA0() bfin_read16(CAN0_MB26_DATA0)
  3834. #define bfin_write_CAN0_MB26_DATA0(val) bfin_write16(CAN0_MB26_DATA0, val)
  3835. #define pCAN0_MB26_DATA1 ((uint16_t volatile *)CAN0_MB26_DATA1) /* CAN Controller 0 Mailbox 26 Data 1 Register */
  3836. #define bfin_read_CAN0_MB26_DATA1() bfin_read16(CAN0_MB26_DATA1)
  3837. #define bfin_write_CAN0_MB26_DATA1(val) bfin_write16(CAN0_MB26_DATA1, val)
  3838. #define pCAN0_MB26_DATA2 ((uint16_t volatile *)CAN0_MB26_DATA2) /* CAN Controller 0 Mailbox 26 Data 2 Register */
  3839. #define bfin_read_CAN0_MB26_DATA2() bfin_read16(CAN0_MB26_DATA2)
  3840. #define bfin_write_CAN0_MB26_DATA2(val) bfin_write16(CAN0_MB26_DATA2, val)
  3841. #define pCAN0_MB26_DATA3 ((uint16_t volatile *)CAN0_MB26_DATA3) /* CAN Controller 0 Mailbox 26 Data 3 Register */
  3842. #define bfin_read_CAN0_MB26_DATA3() bfin_read16(CAN0_MB26_DATA3)
  3843. #define bfin_write_CAN0_MB26_DATA3(val) bfin_write16(CAN0_MB26_DATA3, val)
  3844. #define pCAN0_MB26_LENGTH ((uint16_t volatile *)CAN0_MB26_LENGTH) /* CAN Controller 0 Mailbox 26 Length Register */
  3845. #define bfin_read_CAN0_MB26_LENGTH() bfin_read16(CAN0_MB26_LENGTH)
  3846. #define bfin_write_CAN0_MB26_LENGTH(val) bfin_write16(CAN0_MB26_LENGTH, val)
  3847. #define pCAN0_MB26_TIMESTAMP ((uint16_t volatile *)CAN0_MB26_TIMESTAMP) /* CAN Controller 0 Mailbox 26 Timestamp Register */
  3848. #define bfin_read_CAN0_MB26_TIMESTAMP() bfin_read16(CAN0_MB26_TIMESTAMP)
  3849. #define bfin_write_CAN0_MB26_TIMESTAMP(val) bfin_write16(CAN0_MB26_TIMESTAMP, val)
  3850. #define pCAN0_MB26_ID0 ((uint16_t volatile *)CAN0_MB26_ID0) /* CAN Controller 0 Mailbox 26 ID0 Register */
  3851. #define bfin_read_CAN0_MB26_ID0() bfin_read16(CAN0_MB26_ID0)
  3852. #define bfin_write_CAN0_MB26_ID0(val) bfin_write16(CAN0_MB26_ID0, val)
  3853. #define pCAN0_MB26_ID1 ((uint16_t volatile *)CAN0_MB26_ID1) /* CAN Controller 0 Mailbox 26 ID1 Register */
  3854. #define bfin_read_CAN0_MB26_ID1() bfin_read16(CAN0_MB26_ID1)
  3855. #define bfin_write_CAN0_MB26_ID1(val) bfin_write16(CAN0_MB26_ID1, val)
  3856. #define pCAN0_MB27_DATA0 ((uint16_t volatile *)CAN0_MB27_DATA0) /* CAN Controller 0 Mailbox 27 Data 0 Register */
  3857. #define bfin_read_CAN0_MB27_DATA0() bfin_read16(CAN0_MB27_DATA0)
  3858. #define bfin_write_CAN0_MB27_DATA0(val) bfin_write16(CAN0_MB27_DATA0, val)
  3859. #define pCAN0_MB27_DATA1 ((uint16_t volatile *)CAN0_MB27_DATA1) /* CAN Controller 0 Mailbox 27 Data 1 Register */
  3860. #define bfin_read_CAN0_MB27_DATA1() bfin_read16(CAN0_MB27_DATA1)
  3861. #define bfin_write_CAN0_MB27_DATA1(val) bfin_write16(CAN0_MB27_DATA1, val)
  3862. #define pCAN0_MB27_DATA2 ((uint16_t volatile *)CAN0_MB27_DATA2) /* CAN Controller 0 Mailbox 27 Data 2 Register */
  3863. #define bfin_read_CAN0_MB27_DATA2() bfin_read16(CAN0_MB27_DATA2)
  3864. #define bfin_write_CAN0_MB27_DATA2(val) bfin_write16(CAN0_MB27_DATA2, val)
  3865. #define pCAN0_MB27_DATA3 ((uint16_t volatile *)CAN0_MB27_DATA3) /* CAN Controller 0 Mailbox 27 Data 3 Register */
  3866. #define bfin_read_CAN0_MB27_DATA3() bfin_read16(CAN0_MB27_DATA3)
  3867. #define bfin_write_CAN0_MB27_DATA3(val) bfin_write16(CAN0_MB27_DATA3, val)
  3868. #define pCAN0_MB27_LENGTH ((uint16_t volatile *)CAN0_MB27_LENGTH) /* CAN Controller 0 Mailbox 27 Length Register */
  3869. #define bfin_read_CAN0_MB27_LENGTH() bfin_read16(CAN0_MB27_LENGTH)
  3870. #define bfin_write_CAN0_MB27_LENGTH(val) bfin_write16(CAN0_MB27_LENGTH, val)
  3871. #define pCAN0_MB27_TIMESTAMP ((uint16_t volatile *)CAN0_MB27_TIMESTAMP) /* CAN Controller 0 Mailbox 27 Timestamp Register */
  3872. #define bfin_read_CAN0_MB27_TIMESTAMP() bfin_read16(CAN0_MB27_TIMESTAMP)
  3873. #define bfin_write_CAN0_MB27_TIMESTAMP(val) bfin_write16(CAN0_MB27_TIMESTAMP, val)
  3874. #define pCAN0_MB27_ID0 ((uint16_t volatile *)CAN0_MB27_ID0) /* CAN Controller 0 Mailbox 27 ID0 Register */
  3875. #define bfin_read_CAN0_MB27_ID0() bfin_read16(CAN0_MB27_ID0)
  3876. #define bfin_write_CAN0_MB27_ID0(val) bfin_write16(CAN0_MB27_ID0, val)
  3877. #define pCAN0_MB27_ID1 ((uint16_t volatile *)CAN0_MB27_ID1) /* CAN Controller 0 Mailbox 27 ID1 Register */
  3878. #define bfin_read_CAN0_MB27_ID1() bfin_read16(CAN0_MB27_ID1)
  3879. #define bfin_write_CAN0_MB27_ID1(val) bfin_write16(CAN0_MB27_ID1, val)
  3880. #define pCAN0_MB28_DATA0 ((uint16_t volatile *)CAN0_MB28_DATA0) /* CAN Controller 0 Mailbox 28 Data 0 Register */
  3881. #define bfin_read_CAN0_MB28_DATA0() bfin_read16(CAN0_MB28_DATA0)
  3882. #define bfin_write_CAN0_MB28_DATA0(val) bfin_write16(CAN0_MB28_DATA0, val)
  3883. #define pCAN0_MB28_DATA1 ((uint16_t volatile *)CAN0_MB28_DATA1) /* CAN Controller 0 Mailbox 28 Data 1 Register */
  3884. #define bfin_read_CAN0_MB28_DATA1() bfin_read16(CAN0_MB28_DATA1)
  3885. #define bfin_write_CAN0_MB28_DATA1(val) bfin_write16(CAN0_MB28_DATA1, val)
  3886. #define pCAN0_MB28_DATA2 ((uint16_t volatile *)CAN0_MB28_DATA2) /* CAN Controller 0 Mailbox 28 Data 2 Register */
  3887. #define bfin_read_CAN0_MB28_DATA2() bfin_read16(CAN0_MB28_DATA2)
  3888. #define bfin_write_CAN0_MB28_DATA2(val) bfin_write16(CAN0_MB28_DATA2, val)
  3889. #define pCAN0_MB28_DATA3 ((uint16_t volatile *)CAN0_MB28_DATA3) /* CAN Controller 0 Mailbox 28 Data 3 Register */
  3890. #define bfin_read_CAN0_MB28_DATA3() bfin_read16(CAN0_MB28_DATA3)
  3891. #define bfin_write_CAN0_MB28_DATA3(val) bfin_write16(CAN0_MB28_DATA3, val)
  3892. #define pCAN0_MB28_LENGTH ((uint16_t volatile *)CAN0_MB28_LENGTH) /* CAN Controller 0 Mailbox 28 Length Register */
  3893. #define bfin_read_CAN0_MB28_LENGTH() bfin_read16(CAN0_MB28_LENGTH)
  3894. #define bfin_write_CAN0_MB28_LENGTH(val) bfin_write16(CAN0_MB28_LENGTH, val)
  3895. #define pCAN0_MB28_TIMESTAMP ((uint16_t volatile *)CAN0_MB28_TIMESTAMP) /* CAN Controller 0 Mailbox 28 Timestamp Register */
  3896. #define bfin_read_CAN0_MB28_TIMESTAMP() bfin_read16(CAN0_MB28_TIMESTAMP)
  3897. #define bfin_write_CAN0_MB28_TIMESTAMP(val) bfin_write16(CAN0_MB28_TIMESTAMP, val)
  3898. #define pCAN0_MB28_ID0 ((uint16_t volatile *)CAN0_MB28_ID0) /* CAN Controller 0 Mailbox 28 ID0 Register */
  3899. #define bfin_read_CAN0_MB28_ID0() bfin_read16(CAN0_MB28_ID0)
  3900. #define bfin_write_CAN0_MB28_ID0(val) bfin_write16(CAN0_MB28_ID0, val)
  3901. #define pCAN0_MB28_ID1 ((uint16_t volatile *)CAN0_MB28_ID1) /* CAN Controller 0 Mailbox 28 ID1 Register */
  3902. #define bfin_read_CAN0_MB28_ID1() bfin_read16(CAN0_MB28_ID1)
  3903. #define bfin_write_CAN0_MB28_ID1(val) bfin_write16(CAN0_MB28_ID1, val)
  3904. #define pCAN0_MB29_DATA0 ((uint16_t volatile *)CAN0_MB29_DATA0) /* CAN Controller 0 Mailbox 29 Data 0 Register */
  3905. #define bfin_read_CAN0_MB29_DATA0() bfin_read16(CAN0_MB29_DATA0)
  3906. #define bfin_write_CAN0_MB29_DATA0(val) bfin_write16(CAN0_MB29_DATA0, val)
  3907. #define pCAN0_MB29_DATA1 ((uint16_t volatile *)CAN0_MB29_DATA1) /* CAN Controller 0 Mailbox 29 Data 1 Register */
  3908. #define bfin_read_CAN0_MB29_DATA1() bfin_read16(CAN0_MB29_DATA1)
  3909. #define bfin_write_CAN0_MB29_DATA1(val) bfin_write16(CAN0_MB29_DATA1, val)
  3910. #define pCAN0_MB29_DATA2 ((uint16_t volatile *)CAN0_MB29_DATA2) /* CAN Controller 0 Mailbox 29 Data 2 Register */
  3911. #define bfin_read_CAN0_MB29_DATA2() bfin_read16(CAN0_MB29_DATA2)
  3912. #define bfin_write_CAN0_MB29_DATA2(val) bfin_write16(CAN0_MB29_DATA2, val)
  3913. #define pCAN0_MB29_DATA3 ((uint16_t volatile *)CAN0_MB29_DATA3) /* CAN Controller 0 Mailbox 29 Data 3 Register */
  3914. #define bfin_read_CAN0_MB29_DATA3() bfin_read16(CAN0_MB29_DATA3)
  3915. #define bfin_write_CAN0_MB29_DATA3(val) bfin_write16(CAN0_MB29_DATA3, val)
  3916. #define pCAN0_MB29_LENGTH ((uint16_t volatile *)CAN0_MB29_LENGTH) /* CAN Controller 0 Mailbox 29 Length Register */
  3917. #define bfin_read_CAN0_MB29_LENGTH() bfin_read16(CAN0_MB29_LENGTH)
  3918. #define bfin_write_CAN0_MB29_LENGTH(val) bfin_write16(CAN0_MB29_LENGTH, val)
  3919. #define pCAN0_MB29_TIMESTAMP ((uint16_t volatile *)CAN0_MB29_TIMESTAMP) /* CAN Controller 0 Mailbox 29 Timestamp Register */
  3920. #define bfin_read_CAN0_MB29_TIMESTAMP() bfin_read16(CAN0_MB29_TIMESTAMP)
  3921. #define bfin_write_CAN0_MB29_TIMESTAMP(val) bfin_write16(CAN0_MB29_TIMESTAMP, val)
  3922. #define pCAN0_MB29_ID0 ((uint16_t volatile *)CAN0_MB29_ID0) /* CAN Controller 0 Mailbox 29 ID0 Register */
  3923. #define bfin_read_CAN0_MB29_ID0() bfin_read16(CAN0_MB29_ID0)
  3924. #define bfin_write_CAN0_MB29_ID0(val) bfin_write16(CAN0_MB29_ID0, val)
  3925. #define pCAN0_MB29_ID1 ((uint16_t volatile *)CAN0_MB29_ID1) /* CAN Controller 0 Mailbox 29 ID1 Register */
  3926. #define bfin_read_CAN0_MB29_ID1() bfin_read16(CAN0_MB29_ID1)
  3927. #define bfin_write_CAN0_MB29_ID1(val) bfin_write16(CAN0_MB29_ID1, val)
  3928. #define pCAN0_MB30_DATA0 ((uint16_t volatile *)CAN0_MB30_DATA0) /* CAN Controller 0 Mailbox 30 Data 0 Register */
  3929. #define bfin_read_CAN0_MB30_DATA0() bfin_read16(CAN0_MB30_DATA0)
  3930. #define bfin_write_CAN0_MB30_DATA0(val) bfin_write16(CAN0_MB30_DATA0, val)
  3931. #define pCAN0_MB30_DATA1 ((uint16_t volatile *)CAN0_MB30_DATA1) /* CAN Controller 0 Mailbox 30 Data 1 Register */
  3932. #define bfin_read_CAN0_MB30_DATA1() bfin_read16(CAN0_MB30_DATA1)
  3933. #define bfin_write_CAN0_MB30_DATA1(val) bfin_write16(CAN0_MB30_DATA1, val)
  3934. #define pCAN0_MB30_DATA2 ((uint16_t volatile *)CAN0_MB30_DATA2) /* CAN Controller 0 Mailbox 30 Data 2 Register */
  3935. #define bfin_read_CAN0_MB30_DATA2() bfin_read16(CAN0_MB30_DATA2)
  3936. #define bfin_write_CAN0_MB30_DATA2(val) bfin_write16(CAN0_MB30_DATA2, val)
  3937. #define pCAN0_MB30_DATA3 ((uint16_t volatile *)CAN0_MB30_DATA3) /* CAN Controller 0 Mailbox 30 Data 3 Register */
  3938. #define bfin_read_CAN0_MB30_DATA3() bfin_read16(CAN0_MB30_DATA3)
  3939. #define bfin_write_CAN0_MB30_DATA3(val) bfin_write16(CAN0_MB30_DATA3, val)
  3940. #define pCAN0_MB30_LENGTH ((uint16_t volatile *)CAN0_MB30_LENGTH) /* CAN Controller 0 Mailbox 30 Length Register */
  3941. #define bfin_read_CAN0_MB30_LENGTH() bfin_read16(CAN0_MB30_LENGTH)
  3942. #define bfin_write_CAN0_MB30_LENGTH(val) bfin_write16(CAN0_MB30_LENGTH, val)
  3943. #define pCAN0_MB30_TIMESTAMP ((uint16_t volatile *)CAN0_MB30_TIMESTAMP) /* CAN Controller 0 Mailbox 30 Timestamp Register */
  3944. #define bfin_read_CAN0_MB30_TIMESTAMP() bfin_read16(CAN0_MB30_TIMESTAMP)
  3945. #define bfin_write_CAN0_MB30_TIMESTAMP(val) bfin_write16(CAN0_MB30_TIMESTAMP, val)
  3946. #define pCAN0_MB30_ID0 ((uint16_t volatile *)CAN0_MB30_ID0) /* CAN Controller 0 Mailbox 30 ID0 Register */
  3947. #define bfin_read_CAN0_MB30_ID0() bfin_read16(CAN0_MB30_ID0)
  3948. #define bfin_write_CAN0_MB30_ID0(val) bfin_write16(CAN0_MB30_ID0, val)
  3949. #define pCAN0_MB30_ID1 ((uint16_t volatile *)CAN0_MB30_ID1) /* CAN Controller 0 Mailbox 30 ID1 Register */
  3950. #define bfin_read_CAN0_MB30_ID1() bfin_read16(CAN0_MB30_ID1)
  3951. #define bfin_write_CAN0_MB30_ID1(val) bfin_write16(CAN0_MB30_ID1, val)
  3952. #define pCAN0_MB31_DATA0 ((uint16_t volatile *)CAN0_MB31_DATA0) /* CAN Controller 0 Mailbox 31 Data 0 Register */
  3953. #define bfin_read_CAN0_MB31_DATA0() bfin_read16(CAN0_MB31_DATA0)
  3954. #define bfin_write_CAN0_MB31_DATA0(val) bfin_write16(CAN0_MB31_DATA0, val)
  3955. #define pCAN0_MB31_DATA1 ((uint16_t volatile *)CAN0_MB31_DATA1) /* CAN Controller 0 Mailbox 31 Data 1 Register */
  3956. #define bfin_read_CAN0_MB31_DATA1() bfin_read16(CAN0_MB31_DATA1)
  3957. #define bfin_write_CAN0_MB31_DATA1(val) bfin_write16(CAN0_MB31_DATA1, val)
  3958. #define pCAN0_MB31_DATA2 ((uint16_t volatile *)CAN0_MB31_DATA2) /* CAN Controller 0 Mailbox 31 Data 2 Register */
  3959. #define bfin_read_CAN0_MB31_DATA2() bfin_read16(CAN0_MB31_DATA2)
  3960. #define bfin_write_CAN0_MB31_DATA2(val) bfin_write16(CAN0_MB31_DATA2, val)
  3961. #define pCAN0_MB31_DATA3 ((uint16_t volatile *)CAN0_MB31_DATA3) /* CAN Controller 0 Mailbox 31 Data 3 Register */
  3962. #define bfin_read_CAN0_MB31_DATA3() bfin_read16(CAN0_MB31_DATA3)
  3963. #define bfin_write_CAN0_MB31_DATA3(val) bfin_write16(CAN0_MB31_DATA3, val)
  3964. #define pCAN0_MB31_LENGTH ((uint16_t volatile *)CAN0_MB31_LENGTH) /* CAN Controller 0 Mailbox 31 Length Register */
  3965. #define bfin_read_CAN0_MB31_LENGTH() bfin_read16(CAN0_MB31_LENGTH)
  3966. #define bfin_write_CAN0_MB31_LENGTH(val) bfin_write16(CAN0_MB31_LENGTH, val)
  3967. #define pCAN0_MB31_TIMESTAMP ((uint16_t volatile *)CAN0_MB31_TIMESTAMP) /* CAN Controller 0 Mailbox 31 Timestamp Register */
  3968. #define bfin_read_CAN0_MB31_TIMESTAMP() bfin_read16(CAN0_MB31_TIMESTAMP)
  3969. #define bfin_write_CAN0_MB31_TIMESTAMP(val) bfin_write16(CAN0_MB31_TIMESTAMP, val)
  3970. #define pCAN0_MB31_ID0 ((uint16_t volatile *)CAN0_MB31_ID0) /* CAN Controller 0 Mailbox 31 ID0 Register */
  3971. #define bfin_read_CAN0_MB31_ID0() bfin_read16(CAN0_MB31_ID0)
  3972. #define bfin_write_CAN0_MB31_ID0(val) bfin_write16(CAN0_MB31_ID0, val)
  3973. #define pCAN0_MB31_ID1 ((uint16_t volatile *)CAN0_MB31_ID1) /* CAN Controller 0 Mailbox 31 ID1 Register */
  3974. #define bfin_read_CAN0_MB31_ID1() bfin_read16(CAN0_MB31_ID1)
  3975. #define bfin_write_CAN0_MB31_ID1(val) bfin_write16(CAN0_MB31_ID1, val)
  3976. #define pCAN1_MC1 ((uint16_t volatile *)CAN1_MC1) /* CAN Controller 1 Mailbox Configuration Register 1 */
  3977. #define bfin_read_CAN1_MC1() bfin_read16(CAN1_MC1)
  3978. #define bfin_write_CAN1_MC1(val) bfin_write16(CAN1_MC1, val)
  3979. #define pCAN1_MD1 ((uint16_t volatile *)CAN1_MD1) /* CAN Controller 1 Mailbox Direction Register 1 */
  3980. #define bfin_read_CAN1_MD1() bfin_read16(CAN1_MD1)
  3981. #define bfin_write_CAN1_MD1(val) bfin_write16(CAN1_MD1, val)
  3982. #define pCAN1_TRS1 ((uint16_t volatile *)CAN1_TRS1) /* CAN Controller 1 Transmit Request Set Register 1 */
  3983. #define bfin_read_CAN1_TRS1() bfin_read16(CAN1_TRS1)
  3984. #define bfin_write_CAN1_TRS1(val) bfin_write16(CAN1_TRS1, val)
  3985. #define pCAN1_TRR1 ((uint16_t volatile *)CAN1_TRR1) /* CAN Controller 1 Transmit Request Reset Register 1 */
  3986. #define bfin_read_CAN1_TRR1() bfin_read16(CAN1_TRR1)
  3987. #define bfin_write_CAN1_TRR1(val) bfin_write16(CAN1_TRR1, val)
  3988. #define pCAN1_TA1 ((uint16_t volatile *)CAN1_TA1) /* CAN Controller 1 Transmit Acknowledge Register 1 */
  3989. #define bfin_read_CAN1_TA1() bfin_read16(CAN1_TA1)
  3990. #define bfin_write_CAN1_TA1(val) bfin_write16(CAN1_TA1, val)
  3991. #define pCAN1_AA1 ((uint16_t volatile *)CAN1_AA1) /* CAN Controller 1 Abort Acknowledge Register 1 */
  3992. #define bfin_read_CAN1_AA1() bfin_read16(CAN1_AA1)
  3993. #define bfin_write_CAN1_AA1(val) bfin_write16(CAN1_AA1, val)
  3994. #define pCAN1_RMP1 ((uint16_t volatile *)CAN1_RMP1) /* CAN Controller 1 Receive Message Pending Register 1 */
  3995. #define bfin_read_CAN1_RMP1() bfin_read16(CAN1_RMP1)
  3996. #define bfin_write_CAN1_RMP1(val) bfin_write16(CAN1_RMP1, val)
  3997. #define pCAN1_RML1 ((uint16_t volatile *)CAN1_RML1) /* CAN Controller 1 Receive Message Lost Register 1 */
  3998. #define bfin_read_CAN1_RML1() bfin_read16(CAN1_RML1)
  3999. #define bfin_write_CAN1_RML1(val) bfin_write16(CAN1_RML1, val)
  4000. #define pCAN1_MBTIF1 ((uint16_t volatile *)CAN1_MBTIF1) /* CAN Controller 1 Mailbox Transmit Interrupt Flag Register 1 */
  4001. #define bfin_read_CAN1_MBTIF1() bfin_read16(CAN1_MBTIF1)
  4002. #define bfin_write_CAN1_MBTIF1(val) bfin_write16(CAN1_MBTIF1, val)
  4003. #define pCAN1_MBRIF1 ((uint16_t volatile *)CAN1_MBRIF1) /* CAN Controller 1 Mailbox Receive Interrupt Flag Register 1 */
  4004. #define bfin_read_CAN1_MBRIF1() bfin_read16(CAN1_MBRIF1)
  4005. #define bfin_write_CAN1_MBRIF1(val) bfin_write16(CAN1_MBRIF1, val)
  4006. #define pCAN1_MBIM1 ((uint16_t volatile *)CAN1_MBIM1) /* CAN Controller 1 Mailbox Interrupt Mask Register 1 */
  4007. #define bfin_read_CAN1_MBIM1() bfin_read16(CAN1_MBIM1)
  4008. #define bfin_write_CAN1_MBIM1(val) bfin_write16(CAN1_MBIM1, val)
  4009. #define pCAN1_RFH1 ((uint16_t volatile *)CAN1_RFH1) /* CAN Controller 1 Remote Frame Handling Enable Register 1 */
  4010. #define bfin_read_CAN1_RFH1() bfin_read16(CAN1_RFH1)
  4011. #define bfin_write_CAN1_RFH1(val) bfin_write16(CAN1_RFH1, val)
  4012. #define pCAN1_OPSS1 ((uint16_t volatile *)CAN1_OPSS1) /* CAN Controller 1 Overwrite Protection Single Shot Transmit Register 1 */
  4013. #define bfin_read_CAN1_OPSS1() bfin_read16(CAN1_OPSS1)
  4014. #define bfin_write_CAN1_OPSS1(val) bfin_write16(CAN1_OPSS1, val)
  4015. #define pCAN1_MC2 ((uint16_t volatile *)CAN1_MC2) /* CAN Controller 1 Mailbox Configuration Register 2 */
  4016. #define bfin_read_CAN1_MC2() bfin_read16(CAN1_MC2)
  4017. #define bfin_write_CAN1_MC2(val) bfin_write16(CAN1_MC2, val)
  4018. #define pCAN1_MD2 ((uint16_t volatile *)CAN1_MD2) /* CAN Controller 1 Mailbox Direction Register 2 */
  4019. #define bfin_read_CAN1_MD2() bfin_read16(CAN1_MD2)
  4020. #define bfin_write_CAN1_MD2(val) bfin_write16(CAN1_MD2, val)
  4021. #define pCAN1_TRS2 ((uint16_t volatile *)CAN1_TRS2) /* CAN Controller 1 Transmit Request Set Register 2 */
  4022. #define bfin_read_CAN1_TRS2() bfin_read16(CAN1_TRS2)
  4023. #define bfin_write_CAN1_TRS2(val) bfin_write16(CAN1_TRS2, val)
  4024. #define pCAN1_TRR2 ((uint16_t volatile *)CAN1_TRR2) /* CAN Controller 1 Transmit Request Reset Register 2 */
  4025. #define bfin_read_CAN1_TRR2() bfin_read16(CAN1_TRR2)
  4026. #define bfin_write_CAN1_TRR2(val) bfin_write16(CAN1_TRR2, val)
  4027. #define pCAN1_TA2 ((uint16_t volatile *)CAN1_TA2) /* CAN Controller 1 Transmit Acknowledge Register 2 */
  4028. #define bfin_read_CAN1_TA2() bfin_read16(CAN1_TA2)
  4029. #define bfin_write_CAN1_TA2(val) bfin_write16(CAN1_TA2, val)
  4030. #define pCAN1_AA2 ((uint16_t volatile *)CAN1_AA2) /* CAN Controller 1 Abort Acknowledge Register 2 */
  4031. #define bfin_read_CAN1_AA2() bfin_read16(CAN1_AA2)
  4032. #define bfin_write_CAN1_AA2(val) bfin_write16(CAN1_AA2, val)
  4033. #define pCAN1_RMP2 ((uint16_t volatile *)CAN1_RMP2) /* CAN Controller 1 Receive Message Pending Register 2 */
  4034. #define bfin_read_CAN1_RMP2() bfin_read16(CAN1_RMP2)
  4035. #define bfin_write_CAN1_RMP2(val) bfin_write16(CAN1_RMP2, val)
  4036. #define pCAN1_RML2 ((uint16_t volatile *)CAN1_RML2) /* CAN Controller 1 Receive Message Lost Register 2 */
  4037. #define bfin_read_CAN1_RML2() bfin_read16(CAN1_RML2)
  4038. #define bfin_write_CAN1_RML2(val) bfin_write16(CAN1_RML2, val)
  4039. #define pCAN1_MBTIF2 ((uint16_t volatile *)CAN1_MBTIF2) /* CAN Controller 1 Mailbox Transmit Interrupt Flag Register 2 */
  4040. #define bfin_read_CAN1_MBTIF2() bfin_read16(CAN1_MBTIF2)
  4041. #define bfin_write_CAN1_MBTIF2(val) bfin_write16(CAN1_MBTIF2, val)
  4042. #define pCAN1_MBRIF2 ((uint16_t volatile *)CAN1_MBRIF2) /* CAN Controller 1 Mailbox Receive Interrupt Flag Register 2 */
  4043. #define bfin_read_CAN1_MBRIF2() bfin_read16(CAN1_MBRIF2)
  4044. #define bfin_write_CAN1_MBRIF2(val) bfin_write16(CAN1_MBRIF2, val)
  4045. #define pCAN1_MBIM2 ((uint16_t volatile *)CAN1_MBIM2) /* CAN Controller 1 Mailbox Interrupt Mask Register 2 */
  4046. #define bfin_read_CAN1_MBIM2() bfin_read16(CAN1_MBIM2)
  4047. #define bfin_write_CAN1_MBIM2(val) bfin_write16(CAN1_MBIM2, val)
  4048. #define pCAN1_RFH2 ((uint16_t volatile *)CAN1_RFH2) /* CAN Controller 1 Remote Frame Handling Enable Register 2 */
  4049. #define bfin_read_CAN1_RFH2() bfin_read16(CAN1_RFH2)
  4050. #define bfin_write_CAN1_RFH2(val) bfin_write16(CAN1_RFH2, val)
  4051. #define pCAN1_OPSS2 ((uint16_t volatile *)CAN1_OPSS2) /* CAN Controller 1 Overwrite Protection Single Shot Transmit Register 2 */
  4052. #define bfin_read_CAN1_OPSS2() bfin_read16(CAN1_OPSS2)
  4053. #define bfin_write_CAN1_OPSS2(val) bfin_write16(CAN1_OPSS2, val)
  4054. #define pCAN1_CLOCK ((uint16_t volatile *)CAN1_CLOCK) /* CAN Controller 1 Clock Register */
  4055. #define bfin_read_CAN1_CLOCK() bfin_read16(CAN1_CLOCK)
  4056. #define bfin_write_CAN1_CLOCK(val) bfin_write16(CAN1_CLOCK, val)
  4057. #define pCAN1_TIMING ((uint16_t volatile *)CAN1_TIMING) /* CAN Controller 1 Timing Register */
  4058. #define bfin_read_CAN1_TIMING() bfin_read16(CAN1_TIMING)
  4059. #define bfin_write_CAN1_TIMING(val) bfin_write16(CAN1_TIMING, val)
  4060. #define pCAN1_DEBUG ((uint16_t volatile *)CAN1_DEBUG) /* CAN Controller 1 Debug Register */
  4061. #define bfin_read_CAN1_DEBUG() bfin_read16(CAN1_DEBUG)
  4062. #define bfin_write_CAN1_DEBUG(val) bfin_write16(CAN1_DEBUG, val)
  4063. #define pCAN1_STATUS ((uint16_t volatile *)CAN1_STATUS) /* CAN Controller 1 Global Status Register */
  4064. #define bfin_read_CAN1_STATUS() bfin_read16(CAN1_STATUS)
  4065. #define bfin_write_CAN1_STATUS(val) bfin_write16(CAN1_STATUS, val)
  4066. #define pCAN1_CEC ((uint16_t volatile *)CAN1_CEC) /* CAN Controller 1 Error Counter Register */
  4067. #define bfin_read_CAN1_CEC() bfin_read16(CAN1_CEC)
  4068. #define bfin_write_CAN1_CEC(val) bfin_write16(CAN1_CEC, val)
  4069. #define pCAN1_GIS ((uint16_t volatile *)CAN1_GIS) /* CAN Controller 1 Global Interrupt Status Register */
  4070. #define bfin_read_CAN1_GIS() bfin_read16(CAN1_GIS)
  4071. #define bfin_write_CAN1_GIS(val) bfin_write16(CAN1_GIS, val)
  4072. #define pCAN1_GIM ((uint16_t volatile *)CAN1_GIM) /* CAN Controller 1 Global Interrupt Mask Register */
  4073. #define bfin_read_CAN1_GIM() bfin_read16(CAN1_GIM)
  4074. #define bfin_write_CAN1_GIM(val) bfin_write16(CAN1_GIM, val)
  4075. #define pCAN1_GIF ((uint16_t volatile *)CAN1_GIF) /* CAN Controller 1 Global Interrupt Flag Register */
  4076. #define bfin_read_CAN1_GIF() bfin_read16(CAN1_GIF)
  4077. #define bfin_write_CAN1_GIF(val) bfin_write16(CAN1_GIF, val)
  4078. #define pCAN1_CONTROL ((uint16_t volatile *)CAN1_CONTROL) /* CAN Controller 1 Master Control Register */
  4079. #define bfin_read_CAN1_CONTROL() bfin_read16(CAN1_CONTROL)
  4080. #define bfin_write_CAN1_CONTROL(val) bfin_write16(CAN1_CONTROL, val)
  4081. #define pCAN1_INTR ((uint16_t volatile *)CAN1_INTR) /* CAN Controller 1 Interrupt Pending Register */
  4082. #define bfin_read_CAN1_INTR() bfin_read16(CAN1_INTR)
  4083. #define bfin_write_CAN1_INTR(val) bfin_write16(CAN1_INTR, val)
  4084. #define pCAN1_MBTD ((uint16_t volatile *)CAN1_MBTD) /* CAN Controller 1 Mailbox Temporary Disable Register */
  4085. #define bfin_read_CAN1_MBTD() bfin_read16(CAN1_MBTD)
  4086. #define bfin_write_CAN1_MBTD(val) bfin_write16(CAN1_MBTD, val)
  4087. #define pCAN1_EWR ((uint16_t volatile *)CAN1_EWR) /* CAN Controller 1 Programmable Warning Level Register */
  4088. #define bfin_read_CAN1_EWR() bfin_read16(CAN1_EWR)
  4089. #define bfin_write_CAN1_EWR(val) bfin_write16(CAN1_EWR, val)
  4090. #define pCAN1_ESR ((uint16_t volatile *)CAN1_ESR) /* CAN Controller 1 Error Status Register */
  4091. #define bfin_read_CAN1_ESR() bfin_read16(CAN1_ESR)
  4092. #define bfin_write_CAN1_ESR(val) bfin_write16(CAN1_ESR, val)
  4093. #define pCAN1_UCCNT ((uint16_t volatile *)CAN1_UCCNT) /* CAN Controller 1 Universal Counter Register */
  4094. #define bfin_read_CAN1_UCCNT() bfin_read16(CAN1_UCCNT)
  4095. #define bfin_write_CAN1_UCCNT(val) bfin_write16(CAN1_UCCNT, val)
  4096. #define pCAN1_UCRC ((uint16_t volatile *)CAN1_UCRC) /* CAN Controller 1 Universal Counter Force Reload Register */
  4097. #define bfin_read_CAN1_UCRC() bfin_read16(CAN1_UCRC)
  4098. #define bfin_write_CAN1_UCRC(val) bfin_write16(CAN1_UCRC, val)
  4099. #define pCAN1_UCCNF ((uint16_t volatile *)CAN1_UCCNF) /* CAN Controller 1 Universal Counter Configuration Register */
  4100. #define bfin_read_CAN1_UCCNF() bfin_read16(CAN1_UCCNF)
  4101. #define bfin_write_CAN1_UCCNF(val) bfin_write16(CAN1_UCCNF, val)
  4102. #define pCAN1_AM00L ((uint16_t volatile *)CAN1_AM00L) /* CAN Controller 1 Mailbox 0 Acceptance Mask High Register */
  4103. #define bfin_read_CAN1_AM00L() bfin_read16(CAN1_AM00L)
  4104. #define bfin_write_CAN1_AM00L(val) bfin_write16(CAN1_AM00L, val)
  4105. #define pCAN1_AM00H ((uint16_t volatile *)CAN1_AM00H) /* CAN Controller 1 Mailbox 0 Acceptance Mask Low Register */
  4106. #define bfin_read_CAN1_AM00H() bfin_read16(CAN1_AM00H)
  4107. #define bfin_write_CAN1_AM00H(val) bfin_write16(CAN1_AM00H, val)
  4108. #define pCAN1_AM01L ((uint16_t volatile *)CAN1_AM01L) /* CAN Controller 1 Mailbox 1 Acceptance Mask High Register */
  4109. #define bfin_read_CAN1_AM01L() bfin_read16(CAN1_AM01L)
  4110. #define bfin_write_CAN1_AM01L(val) bfin_write16(CAN1_AM01L, val)
  4111. #define pCAN1_AM01H ((uint16_t volatile *)CAN1_AM01H) /* CAN Controller 1 Mailbox 1 Acceptance Mask Low Register */
  4112. #define bfin_read_CAN1_AM01H() bfin_read16(CAN1_AM01H)
  4113. #define bfin_write_CAN1_AM01H(val) bfin_write16(CAN1_AM01H, val)
  4114. #define pCAN1_AM02L ((uint16_t volatile *)CAN1_AM02L) /* CAN Controller 1 Mailbox 2 Acceptance Mask High Register */
  4115. #define bfin_read_CAN1_AM02L() bfin_read16(CAN1_AM02L)
  4116. #define bfin_write_CAN1_AM02L(val) bfin_write16(CAN1_AM02L, val)
  4117. #define pCAN1_AM02H ((uint16_t volatile *)CAN1_AM02H) /* CAN Controller 1 Mailbox 2 Acceptance Mask Low Register */
  4118. #define bfin_read_CAN1_AM02H() bfin_read16(CAN1_AM02H)
  4119. #define bfin_write_CAN1_AM02H(val) bfin_write16(CAN1_AM02H, val)
  4120. #define pCAN1_AM03L ((uint16_t volatile *)CAN1_AM03L) /* CAN Controller 1 Mailbox 3 Acceptance Mask High Register */
  4121. #define bfin_read_CAN1_AM03L() bfin_read16(CAN1_AM03L)
  4122. #define bfin_write_CAN1_AM03L(val) bfin_write16(CAN1_AM03L, val)
  4123. #define pCAN1_AM03H ((uint16_t volatile *)CAN1_AM03H) /* CAN Controller 1 Mailbox 3 Acceptance Mask Low Register */
  4124. #define bfin_read_CAN1_AM03H() bfin_read16(CAN1_AM03H)
  4125. #define bfin_write_CAN1_AM03H(val) bfin_write16(CAN1_AM03H, val)
  4126. #define pCAN1_AM04L ((uint16_t volatile *)CAN1_AM04L) /* CAN Controller 1 Mailbox 4 Acceptance Mask High Register */
  4127. #define bfin_read_CAN1_AM04L() bfin_read16(CAN1_AM04L)
  4128. #define bfin_write_CAN1_AM04L(val) bfin_write16(CAN1_AM04L, val)
  4129. #define pCAN1_AM04H ((uint16_t volatile *)CAN1_AM04H) /* CAN Controller 1 Mailbox 4 Acceptance Mask Low Register */
  4130. #define bfin_read_CAN1_AM04H() bfin_read16(CAN1_AM04H)
  4131. #define bfin_write_CAN1_AM04H(val) bfin_write16(CAN1_AM04H, val)
  4132. #define pCAN1_AM05L ((uint16_t volatile *)CAN1_AM05L) /* CAN Controller 1 Mailbox 5 Acceptance Mask High Register */
  4133. #define bfin_read_CAN1_AM05L() bfin_read16(CAN1_AM05L)
  4134. #define bfin_write_CAN1_AM05L(val) bfin_write16(CAN1_AM05L, val)
  4135. #define pCAN1_AM05H ((uint16_t volatile *)CAN1_AM05H) /* CAN Controller 1 Mailbox 5 Acceptance Mask Low Register */
  4136. #define bfin_read_CAN1_AM05H() bfin_read16(CAN1_AM05H)
  4137. #define bfin_write_CAN1_AM05H(val) bfin_write16(CAN1_AM05H, val)
  4138. #define pCAN1_AM06L ((uint16_t volatile *)CAN1_AM06L) /* CAN Controller 1 Mailbox 6 Acceptance Mask High Register */
  4139. #define bfin_read_CAN1_AM06L() bfin_read16(CAN1_AM06L)
  4140. #define bfin_write_CAN1_AM06L(val) bfin_write16(CAN1_AM06L, val)
  4141. #define pCAN1_AM06H ((uint16_t volatile *)CAN1_AM06H) /* CAN Controller 1 Mailbox 6 Acceptance Mask Low Register */
  4142. #define bfin_read_CAN1_AM06H() bfin_read16(CAN1_AM06H)
  4143. #define bfin_write_CAN1_AM06H(val) bfin_write16(CAN1_AM06H, val)
  4144. #define pCAN1_AM07L ((uint16_t volatile *)CAN1_AM07L) /* CAN Controller 1 Mailbox 7 Acceptance Mask High Register */
  4145. #define bfin_read_CAN1_AM07L() bfin_read16(CAN1_AM07L)
  4146. #define bfin_write_CAN1_AM07L(val) bfin_write16(CAN1_AM07L, val)
  4147. #define pCAN1_AM07H ((uint16_t volatile *)CAN1_AM07H) /* CAN Controller 1 Mailbox 7 Acceptance Mask Low Register */
  4148. #define bfin_read_CAN1_AM07H() bfin_read16(CAN1_AM07H)
  4149. #define bfin_write_CAN1_AM07H(val) bfin_write16(CAN1_AM07H, val)
  4150. #define pCAN1_AM08L ((uint16_t volatile *)CAN1_AM08L) /* CAN Controller 1 Mailbox 8 Acceptance Mask High Register */
  4151. #define bfin_read_CAN1_AM08L() bfin_read16(CAN1_AM08L)
  4152. #define bfin_write_CAN1_AM08L(val) bfin_write16(CAN1_AM08L, val)
  4153. #define pCAN1_AM08H ((uint16_t volatile *)CAN1_AM08H) /* CAN Controller 1 Mailbox 8 Acceptance Mask Low Register */
  4154. #define bfin_read_CAN1_AM08H() bfin_read16(CAN1_AM08H)
  4155. #define bfin_write_CAN1_AM08H(val) bfin_write16(CAN1_AM08H, val)
  4156. #define pCAN1_AM09L ((uint16_t volatile *)CAN1_AM09L) /* CAN Controller 1 Mailbox 9 Acceptance Mask High Register */
  4157. #define bfin_read_CAN1_AM09L() bfin_read16(CAN1_AM09L)
  4158. #define bfin_write_CAN1_AM09L(val) bfin_write16(CAN1_AM09L, val)
  4159. #define pCAN1_AM09H ((uint16_t volatile *)CAN1_AM09H) /* CAN Controller 1 Mailbox 9 Acceptance Mask Low Register */
  4160. #define bfin_read_CAN1_AM09H() bfin_read16(CAN1_AM09H)
  4161. #define bfin_write_CAN1_AM09H(val) bfin_write16(CAN1_AM09H, val)
  4162. #define pCAN1_AM10L ((uint16_t volatile *)CAN1_AM10L) /* CAN Controller 1 Mailbox 10 Acceptance Mask High Register */
  4163. #define bfin_read_CAN1_AM10L() bfin_read16(CAN1_AM10L)
  4164. #define bfin_write_CAN1_AM10L(val) bfin_write16(CAN1_AM10L, val)
  4165. #define pCAN1_AM10H ((uint16_t volatile *)CAN1_AM10H) /* CAN Controller 1 Mailbox 10 Acceptance Mask Low Register */
  4166. #define bfin_read_CAN1_AM10H() bfin_read16(CAN1_AM10H)
  4167. #define bfin_write_CAN1_AM10H(val) bfin_write16(CAN1_AM10H, val)
  4168. #define pCAN1_AM11L ((uint16_t volatile *)CAN1_AM11L) /* CAN Controller 1 Mailbox 11 Acceptance Mask High Register */
  4169. #define bfin_read_CAN1_AM11L() bfin_read16(CAN1_AM11L)
  4170. #define bfin_write_CAN1_AM11L(val) bfin_write16(CAN1_AM11L, val)
  4171. #define pCAN1_AM11H ((uint16_t volatile *)CAN1_AM11H) /* CAN Controller 1 Mailbox 11 Acceptance Mask Low Register */
  4172. #define bfin_read_CAN1_AM11H() bfin_read16(CAN1_AM11H)
  4173. #define bfin_write_CAN1_AM11H(val) bfin_write16(CAN1_AM11H, val)
  4174. #define pCAN1_AM12L ((uint16_t volatile *)CAN1_AM12L) /* CAN Controller 1 Mailbox 12 Acceptance Mask High Register */
  4175. #define bfin_read_CAN1_AM12L() bfin_read16(CAN1_AM12L)
  4176. #define bfin_write_CAN1_AM12L(val) bfin_write16(CAN1_AM12L, val)
  4177. #define pCAN1_AM12H ((uint16_t volatile *)CAN1_AM12H) /* CAN Controller 1 Mailbox 12 Acceptance Mask Low Register */
  4178. #define bfin_read_CAN1_AM12H() bfin_read16(CAN1_AM12H)
  4179. #define bfin_write_CAN1_AM12H(val) bfin_write16(CAN1_AM12H, val)
  4180. #define pCAN1_AM13L ((uint16_t volatile *)CAN1_AM13L) /* CAN Controller 1 Mailbox 13 Acceptance Mask High Register */
  4181. #define bfin_read_CAN1_AM13L() bfin_read16(CAN1_AM13L)
  4182. #define bfin_write_CAN1_AM13L(val) bfin_write16(CAN1_AM13L, val)
  4183. #define pCAN1_AM13H ((uint16_t volatile *)CAN1_AM13H) /* CAN Controller 1 Mailbox 13 Acceptance Mask Low Register */
  4184. #define bfin_read_CAN1_AM13H() bfin_read16(CAN1_AM13H)
  4185. #define bfin_write_CAN1_AM13H(val) bfin_write16(CAN1_AM13H, val)
  4186. #define pCAN1_AM14L ((uint16_t volatile *)CAN1_AM14L) /* CAN Controller 1 Mailbox 14 Acceptance Mask High Register */
  4187. #define bfin_read_CAN1_AM14L() bfin_read16(CAN1_AM14L)
  4188. #define bfin_write_CAN1_AM14L(val) bfin_write16(CAN1_AM14L, val)
  4189. #define pCAN1_AM14H ((uint16_t volatile *)CAN1_AM14H) /* CAN Controller 1 Mailbox 14 Acceptance Mask Low Register */
  4190. #define bfin_read_CAN1_AM14H() bfin_read16(CAN1_AM14H)
  4191. #define bfin_write_CAN1_AM14H(val) bfin_write16(CAN1_AM14H, val)
  4192. #define pCAN1_AM15L ((uint16_t volatile *)CAN1_AM15L) /* CAN Controller 1 Mailbox 15 Acceptance Mask High Register */
  4193. #define bfin_read_CAN1_AM15L() bfin_read16(CAN1_AM15L)
  4194. #define bfin_write_CAN1_AM15L(val) bfin_write16(CAN1_AM15L, val)
  4195. #define pCAN1_AM15H ((uint16_t volatile *)CAN1_AM15H) /* CAN Controller 1 Mailbox 15 Acceptance Mask Low Register */
  4196. #define bfin_read_CAN1_AM15H() bfin_read16(CAN1_AM15H)
  4197. #define bfin_write_CAN1_AM15H(val) bfin_write16(CAN1_AM15H, val)
  4198. #define pCAN1_AM16L ((uint16_t volatile *)CAN1_AM16L) /* CAN Controller 1 Mailbox 16 Acceptance Mask High Register */
  4199. #define bfin_read_CAN1_AM16L() bfin_read16(CAN1_AM16L)
  4200. #define bfin_write_CAN1_AM16L(val) bfin_write16(CAN1_AM16L, val)
  4201. #define pCAN1_AM16H ((uint16_t volatile *)CAN1_AM16H) /* CAN Controller 1 Mailbox 16 Acceptance Mask Low Register */
  4202. #define bfin_read_CAN1_AM16H() bfin_read16(CAN1_AM16H)
  4203. #define bfin_write_CAN1_AM16H(val) bfin_write16(CAN1_AM16H, val)
  4204. #define pCAN1_AM17L ((uint16_t volatile *)CAN1_AM17L) /* CAN Controller 1 Mailbox 17 Acceptance Mask High Register */
  4205. #define bfin_read_CAN1_AM17L() bfin_read16(CAN1_AM17L)
  4206. #define bfin_write_CAN1_AM17L(val) bfin_write16(CAN1_AM17L, val)
  4207. #define pCAN1_AM17H ((uint16_t volatile *)CAN1_AM17H) /* CAN Controller 1 Mailbox 17 Acceptance Mask Low Register */
  4208. #define bfin_read_CAN1_AM17H() bfin_read16(CAN1_AM17H)
  4209. #define bfin_write_CAN1_AM17H(val) bfin_write16(CAN1_AM17H, val)
  4210. #define pCAN1_AM18L ((uint16_t volatile *)CAN1_AM18L) /* CAN Controller 1 Mailbox 18 Acceptance Mask High Register */
  4211. #define bfin_read_CAN1_AM18L() bfin_read16(CAN1_AM18L)
  4212. #define bfin_write_CAN1_AM18L(val) bfin_write16(CAN1_AM18L, val)
  4213. #define pCAN1_AM18H ((uint16_t volatile *)CAN1_AM18H) /* CAN Controller 1 Mailbox 18 Acceptance Mask Low Register */
  4214. #define bfin_read_CAN1_AM18H() bfin_read16(CAN1_AM18H)
  4215. #define bfin_write_CAN1_AM18H(val) bfin_write16(CAN1_AM18H, val)
  4216. #define pCAN1_AM19L ((uint16_t volatile *)CAN1_AM19L) /* CAN Controller 1 Mailbox 19 Acceptance Mask High Register */
  4217. #define bfin_read_CAN1_AM19L() bfin_read16(CAN1_AM19L)
  4218. #define bfin_write_CAN1_AM19L(val) bfin_write16(CAN1_AM19L, val)
  4219. #define pCAN1_AM19H ((uint16_t volatile *)CAN1_AM19H) /* CAN Controller 1 Mailbox 19 Acceptance Mask Low Register */
  4220. #define bfin_read_CAN1_AM19H() bfin_read16(CAN1_AM19H)
  4221. #define bfin_write_CAN1_AM19H(val) bfin_write16(CAN1_AM19H, val)
  4222. #define pCAN1_AM20L ((uint16_t volatile *)CAN1_AM20L) /* CAN Controller 1 Mailbox 20 Acceptance Mask High Register */
  4223. #define bfin_read_CAN1_AM20L() bfin_read16(CAN1_AM20L)
  4224. #define bfin_write_CAN1_AM20L(val) bfin_write16(CAN1_AM20L, val)
  4225. #define pCAN1_AM20H ((uint16_t volatile *)CAN1_AM20H) /* CAN Controller 1 Mailbox 20 Acceptance Mask Low Register */
  4226. #define bfin_read_CAN1_AM20H() bfin_read16(CAN1_AM20H)
  4227. #define bfin_write_CAN1_AM20H(val) bfin_write16(CAN1_AM20H, val)
  4228. #define pCAN1_AM21L ((uint16_t volatile *)CAN1_AM21L) /* CAN Controller 1 Mailbox 21 Acceptance Mask High Register */
  4229. #define bfin_read_CAN1_AM21L() bfin_read16(CAN1_AM21L)
  4230. #define bfin_write_CAN1_AM21L(val) bfin_write16(CAN1_AM21L, val)
  4231. #define pCAN1_AM21H ((uint16_t volatile *)CAN1_AM21H) /* CAN Controller 1 Mailbox 21 Acceptance Mask Low Register */
  4232. #define bfin_read_CAN1_AM21H() bfin_read16(CAN1_AM21H)
  4233. #define bfin_write_CAN1_AM21H(val) bfin_write16(CAN1_AM21H, val)
  4234. #define pCAN1_AM22L ((uint16_t volatile *)CAN1_AM22L) /* CAN Controller 1 Mailbox 22 Acceptance Mask High Register */
  4235. #define bfin_read_CAN1_AM22L() bfin_read16(CAN1_AM22L)
  4236. #define bfin_write_CAN1_AM22L(val) bfin_write16(CAN1_AM22L, val)
  4237. #define pCAN1_AM22H ((uint16_t volatile *)CAN1_AM22H) /* CAN Controller 1 Mailbox 22 Acceptance Mask Low Register */
  4238. #define bfin_read_CAN1_AM22H() bfin_read16(CAN1_AM22H)
  4239. #define bfin_write_CAN1_AM22H(val) bfin_write16(CAN1_AM22H, val)
  4240. #define pCAN1_AM23L ((uint16_t volatile *)CAN1_AM23L) /* CAN Controller 1 Mailbox 23 Acceptance Mask High Register */
  4241. #define bfin_read_CAN1_AM23L() bfin_read16(CAN1_AM23L)
  4242. #define bfin_write_CAN1_AM23L(val) bfin_write16(CAN1_AM23L, val)
  4243. #define pCAN1_AM23H ((uint16_t volatile *)CAN1_AM23H) /* CAN Controller 1 Mailbox 23 Acceptance Mask Low Register */
  4244. #define bfin_read_CAN1_AM23H() bfin_read16(CAN1_AM23H)
  4245. #define bfin_write_CAN1_AM23H(val) bfin_write16(CAN1_AM23H, val)
  4246. #define pCAN1_AM24L ((uint16_t volatile *)CAN1_AM24L) /* CAN Controller 1 Mailbox 24 Acceptance Mask High Register */
  4247. #define bfin_read_CAN1_AM24L() bfin_read16(CAN1_AM24L)
  4248. #define bfin_write_CAN1_AM24L(val) bfin_write16(CAN1_AM24L, val)
  4249. #define pCAN1_AM24H ((uint16_t volatile *)CAN1_AM24H) /* CAN Controller 1 Mailbox 24 Acceptance Mask Low Register */
  4250. #define bfin_read_CAN1_AM24H() bfin_read16(CAN1_AM24H)
  4251. #define bfin_write_CAN1_AM24H(val) bfin_write16(CAN1_AM24H, val)
  4252. #define pCAN1_AM25L ((uint16_t volatile *)CAN1_AM25L) /* CAN Controller 1 Mailbox 25 Acceptance Mask High Register */
  4253. #define bfin_read_CAN1_AM25L() bfin_read16(CAN1_AM25L)
  4254. #define bfin_write_CAN1_AM25L(val) bfin_write16(CAN1_AM25L, val)
  4255. #define pCAN1_AM25H ((uint16_t volatile *)CAN1_AM25H) /* CAN Controller 1 Mailbox 25 Acceptance Mask Low Register */
  4256. #define bfin_read_CAN1_AM25H() bfin_read16(CAN1_AM25H)
  4257. #define bfin_write_CAN1_AM25H(val) bfin_write16(CAN1_AM25H, val)
  4258. #define pCAN1_AM26L ((uint16_t volatile *)CAN1_AM26L) /* CAN Controller 1 Mailbox 26 Acceptance Mask High Register */
  4259. #define bfin_read_CAN1_AM26L() bfin_read16(CAN1_AM26L)
  4260. #define bfin_write_CAN1_AM26L(val) bfin_write16(CAN1_AM26L, val)
  4261. #define pCAN1_AM26H ((uint16_t volatile *)CAN1_AM26H) /* CAN Controller 1 Mailbox 26 Acceptance Mask Low Register */
  4262. #define bfin_read_CAN1_AM26H() bfin_read16(CAN1_AM26H)
  4263. #define bfin_write_CAN1_AM26H(val) bfin_write16(CAN1_AM26H, val)
  4264. #define pCAN1_AM27L ((uint16_t volatile *)CAN1_AM27L) /* CAN Controller 1 Mailbox 27 Acceptance Mask High Register */
  4265. #define bfin_read_CAN1_AM27L() bfin_read16(CAN1_AM27L)
  4266. #define bfin_write_CAN1_AM27L(val) bfin_write16(CAN1_AM27L, val)
  4267. #define pCAN1_AM27H ((uint16_t volatile *)CAN1_AM27H) /* CAN Controller 1 Mailbox 27 Acceptance Mask Low Register */
  4268. #define bfin_read_CAN1_AM27H() bfin_read16(CAN1_AM27H)
  4269. #define bfin_write_CAN1_AM27H(val) bfin_write16(CAN1_AM27H, val)
  4270. #define pCAN1_AM28L ((uint16_t volatile *)CAN1_AM28L) /* CAN Controller 1 Mailbox 28 Acceptance Mask High Register */
  4271. #define bfin_read_CAN1_AM28L() bfin_read16(CAN1_AM28L)
  4272. #define bfin_write_CAN1_AM28L(val) bfin_write16(CAN1_AM28L, val)
  4273. #define pCAN1_AM28H ((uint16_t volatile *)CAN1_AM28H) /* CAN Controller 1 Mailbox 28 Acceptance Mask Low Register */
  4274. #define bfin_read_CAN1_AM28H() bfin_read16(CAN1_AM28H)
  4275. #define bfin_write_CAN1_AM28H(val) bfin_write16(CAN1_AM28H, val)
  4276. #define pCAN1_AM29L ((uint16_t volatile *)CAN1_AM29L) /* CAN Controller 1 Mailbox 29 Acceptance Mask High Register */
  4277. #define bfin_read_CAN1_AM29L() bfin_read16(CAN1_AM29L)
  4278. #define bfin_write_CAN1_AM29L(val) bfin_write16(CAN1_AM29L, val)
  4279. #define pCAN1_AM29H ((uint16_t volatile *)CAN1_AM29H) /* CAN Controller 1 Mailbox 29 Acceptance Mask Low Register */
  4280. #define bfin_read_CAN1_AM29H() bfin_read16(CAN1_AM29H)
  4281. #define bfin_write_CAN1_AM29H(val) bfin_write16(CAN1_AM29H, val)
  4282. #define pCAN1_AM30L ((uint16_t volatile *)CAN1_AM30L) /* CAN Controller 1 Mailbox 30 Acceptance Mask High Register */
  4283. #define bfin_read_CAN1_AM30L() bfin_read16(CAN1_AM30L)
  4284. #define bfin_write_CAN1_AM30L(val) bfin_write16(CAN1_AM30L, val)
  4285. #define pCAN1_AM30H ((uint16_t volatile *)CAN1_AM30H) /* CAN Controller 1 Mailbox 30 Acceptance Mask Low Register */
  4286. #define bfin_read_CAN1_AM30H() bfin_read16(CAN1_AM30H)
  4287. #define bfin_write_CAN1_AM30H(val) bfin_write16(CAN1_AM30H, val)
  4288. #define pCAN1_AM31L ((uint16_t volatile *)CAN1_AM31L) /* CAN Controller 1 Mailbox 31 Acceptance Mask High Register */
  4289. #define bfin_read_CAN1_AM31L() bfin_read16(CAN1_AM31L)
  4290. #define bfin_write_CAN1_AM31L(val) bfin_write16(CAN1_AM31L, val)
  4291. #define pCAN1_AM31H ((uint16_t volatile *)CAN1_AM31H) /* CAN Controller 1 Mailbox 31 Acceptance Mask Low Register */
  4292. #define bfin_read_CAN1_AM31H() bfin_read16(CAN1_AM31H)
  4293. #define bfin_write_CAN1_AM31H(val) bfin_write16(CAN1_AM31H, val)
  4294. #define pCAN1_MB00_DATA0 ((uint16_t volatile *)CAN1_MB00_DATA0) /* CAN Controller 1 Mailbox 0 Data 0 Register */
  4295. #define bfin_read_CAN1_MB00_DATA0() bfin_read16(CAN1_MB00_DATA0)
  4296. #define bfin_write_CAN1_MB00_DATA0(val) bfin_write16(CAN1_MB00_DATA0, val)
  4297. #define pCAN1_MB00_DATA1 ((uint16_t volatile *)CAN1_MB00_DATA1) /* CAN Controller 1 Mailbox 0 Data 1 Register */
  4298. #define bfin_read_CAN1_MB00_DATA1() bfin_read16(CAN1_MB00_DATA1)
  4299. #define bfin_write_CAN1_MB00_DATA1(val) bfin_write16(CAN1_MB00_DATA1, val)
  4300. #define pCAN1_MB00_DATA2 ((uint16_t volatile *)CAN1_MB00_DATA2) /* CAN Controller 1 Mailbox 0 Data 2 Register */
  4301. #define bfin_read_CAN1_MB00_DATA2() bfin_read16(CAN1_MB00_DATA2)
  4302. #define bfin_write_CAN1_MB00_DATA2(val) bfin_write16(CAN1_MB00_DATA2, val)
  4303. #define pCAN1_MB00_DATA3 ((uint16_t volatile *)CAN1_MB00_DATA3) /* CAN Controller 1 Mailbox 0 Data 3 Register */
  4304. #define bfin_read_CAN1_MB00_DATA3() bfin_read16(CAN1_MB00_DATA3)
  4305. #define bfin_write_CAN1_MB00_DATA3(val) bfin_write16(CAN1_MB00_DATA3, val)
  4306. #define pCAN1_MB00_LENGTH ((uint16_t volatile *)CAN1_MB00_LENGTH) /* CAN Controller 1 Mailbox 0 Length Register */
  4307. #define bfin_read_CAN1_MB00_LENGTH() bfin_read16(CAN1_MB00_LENGTH)
  4308. #define bfin_write_CAN1_MB00_LENGTH(val) bfin_write16(CAN1_MB00_LENGTH, val)
  4309. #define pCAN1_MB00_TIMESTAMP ((uint16_t volatile *)CAN1_MB00_TIMESTAMP) /* CAN Controller 1 Mailbox 0 Timestamp Register */
  4310. #define bfin_read_CAN1_MB00_TIMESTAMP() bfin_read16(CAN1_MB00_TIMESTAMP)
  4311. #define bfin_write_CAN1_MB00_TIMESTAMP(val) bfin_write16(CAN1_MB00_TIMESTAMP, val)
  4312. #define pCAN1_MB00_ID0 ((uint16_t volatile *)CAN1_MB00_ID0) /* CAN Controller 1 Mailbox 0 ID0 Register */
  4313. #define bfin_read_CAN1_MB00_ID0() bfin_read16(CAN1_MB00_ID0)
  4314. #define bfin_write_CAN1_MB00_ID0(val) bfin_write16(CAN1_MB00_ID0, val)
  4315. #define pCAN1_MB00_ID1 ((uint16_t volatile *)CAN1_MB00_ID1) /* CAN Controller 1 Mailbox 0 ID1 Register */
  4316. #define bfin_read_CAN1_MB00_ID1() bfin_read16(CAN1_MB00_ID1)
  4317. #define bfin_write_CAN1_MB00_ID1(val) bfin_write16(CAN1_MB00_ID1, val)
  4318. #define pCAN1_MB01_DATA0 ((uint16_t volatile *)CAN1_MB01_DATA0) /* CAN Controller 1 Mailbox 1 Data 0 Register */
  4319. #define bfin_read_CAN1_MB01_DATA0() bfin_read16(CAN1_MB01_DATA0)
  4320. #define bfin_write_CAN1_MB01_DATA0(val) bfin_write16(CAN1_MB01_DATA0, val)
  4321. #define pCAN1_MB01_DATA1 ((uint16_t volatile *)CAN1_MB01_DATA1) /* CAN Controller 1 Mailbox 1 Data 1 Register */
  4322. #define bfin_read_CAN1_MB01_DATA1() bfin_read16(CAN1_MB01_DATA1)
  4323. #define bfin_write_CAN1_MB01_DATA1(val) bfin_write16(CAN1_MB01_DATA1, val)
  4324. #define pCAN1_MB01_DATA2 ((uint16_t volatile *)CAN1_MB01_DATA2) /* CAN Controller 1 Mailbox 1 Data 2 Register */
  4325. #define bfin_read_CAN1_MB01_DATA2() bfin_read16(CAN1_MB01_DATA2)
  4326. #define bfin_write_CAN1_MB01_DATA2(val) bfin_write16(CAN1_MB01_DATA2, val)
  4327. #define pCAN1_MB01_DATA3 ((uint16_t volatile *)CAN1_MB01_DATA3) /* CAN Controller 1 Mailbox 1 Data 3 Register */
  4328. #define bfin_read_CAN1_MB01_DATA3() bfin_read16(CAN1_MB01_DATA3)
  4329. #define bfin_write_CAN1_MB01_DATA3(val) bfin_write16(CAN1_MB01_DATA3, val)
  4330. #define pCAN1_MB01_LENGTH ((uint16_t volatile *)CAN1_MB01_LENGTH) /* CAN Controller 1 Mailbox 1 Length Register */
  4331. #define bfin_read_CAN1_MB01_LENGTH() bfin_read16(CAN1_MB01_LENGTH)
  4332. #define bfin_write_CAN1_MB01_LENGTH(val) bfin_write16(CAN1_MB01_LENGTH, val)
  4333. #define pCAN1_MB01_TIMESTAMP ((uint16_t volatile *)CAN1_MB01_TIMESTAMP) /* CAN Controller 1 Mailbox 1 Timestamp Register */
  4334. #define bfin_read_CAN1_MB01_TIMESTAMP() bfin_read16(CAN1_MB01_TIMESTAMP)
  4335. #define bfin_write_CAN1_MB01_TIMESTAMP(val) bfin_write16(CAN1_MB01_TIMESTAMP, val)
  4336. #define pCAN1_MB01_ID0 ((uint16_t volatile *)CAN1_MB01_ID0) /* CAN Controller 1 Mailbox 1 ID0 Register */
  4337. #define bfin_read_CAN1_MB01_ID0() bfin_read16(CAN1_MB01_ID0)
  4338. #define bfin_write_CAN1_MB01_ID0(val) bfin_write16(CAN1_MB01_ID0, val)
  4339. #define pCAN1_MB01_ID1 ((uint16_t volatile *)CAN1_MB01_ID1) /* CAN Controller 1 Mailbox 1 ID1 Register */
  4340. #define bfin_read_CAN1_MB01_ID1() bfin_read16(CAN1_MB01_ID1)
  4341. #define bfin_write_CAN1_MB01_ID1(val) bfin_write16(CAN1_MB01_ID1, val)
  4342. #define pCAN1_MB02_DATA0 ((uint16_t volatile *)CAN1_MB02_DATA0) /* CAN Controller 1 Mailbox 2 Data 0 Register */
  4343. #define bfin_read_CAN1_MB02_DATA0() bfin_read16(CAN1_MB02_DATA0)
  4344. #define bfin_write_CAN1_MB02_DATA0(val) bfin_write16(CAN1_MB02_DATA0, val)
  4345. #define pCAN1_MB02_DATA1 ((uint16_t volatile *)CAN1_MB02_DATA1) /* CAN Controller 1 Mailbox 2 Data 1 Register */
  4346. #define bfin_read_CAN1_MB02_DATA1() bfin_read16(CAN1_MB02_DATA1)
  4347. #define bfin_write_CAN1_MB02_DATA1(val) bfin_write16(CAN1_MB02_DATA1, val)
  4348. #define pCAN1_MB02_DATA2 ((uint16_t volatile *)CAN1_MB02_DATA2) /* CAN Controller 1 Mailbox 2 Data 2 Register */
  4349. #define bfin_read_CAN1_MB02_DATA2() bfin_read16(CAN1_MB02_DATA2)
  4350. #define bfin_write_CAN1_MB02_DATA2(val) bfin_write16(CAN1_MB02_DATA2, val)
  4351. #define pCAN1_MB02_DATA3 ((uint16_t volatile *)CAN1_MB02_DATA3) /* CAN Controller 1 Mailbox 2 Data 3 Register */
  4352. #define bfin_read_CAN1_MB02_DATA3() bfin_read16(CAN1_MB02_DATA3)
  4353. #define bfin_write_CAN1_MB02_DATA3(val) bfin_write16(CAN1_MB02_DATA3, val)
  4354. #define pCAN1_MB02_LENGTH ((uint16_t volatile *)CAN1_MB02_LENGTH) /* CAN Controller 1 Mailbox 2 Length Register */
  4355. #define bfin_read_CAN1_MB02_LENGTH() bfin_read16(CAN1_MB02_LENGTH)
  4356. #define bfin_write_CAN1_MB02_LENGTH(val) bfin_write16(CAN1_MB02_LENGTH, val)
  4357. #define pCAN1_MB02_TIMESTAMP ((uint16_t volatile *)CAN1_MB02_TIMESTAMP) /* CAN Controller 1 Mailbox 2 Timestamp Register */
  4358. #define bfin_read_CAN1_MB02_TIMESTAMP() bfin_read16(CAN1_MB02_TIMESTAMP)
  4359. #define bfin_write_CAN1_MB02_TIMESTAMP(val) bfin_write16(CAN1_MB02_TIMESTAMP, val)
  4360. #define pCAN1_MB02_ID0 ((uint16_t volatile *)CAN1_MB02_ID0) /* CAN Controller 1 Mailbox 2 ID0 Register */
  4361. #define bfin_read_CAN1_MB02_ID0() bfin_read16(CAN1_MB02_ID0)
  4362. #define bfin_write_CAN1_MB02_ID0(val) bfin_write16(CAN1_MB02_ID0, val)
  4363. #define pCAN1_MB02_ID1 ((uint16_t volatile *)CAN1_MB02_ID1) /* CAN Controller 1 Mailbox 2 ID1 Register */
  4364. #define bfin_read_CAN1_MB02_ID1() bfin_read16(CAN1_MB02_ID1)
  4365. #define bfin_write_CAN1_MB02_ID1(val) bfin_write16(CAN1_MB02_ID1, val)
  4366. #define pCAN1_MB03_DATA0 ((uint16_t volatile *)CAN1_MB03_DATA0) /* CAN Controller 1 Mailbox 3 Data 0 Register */
  4367. #define bfin_read_CAN1_MB03_DATA0() bfin_read16(CAN1_MB03_DATA0)
  4368. #define bfin_write_CAN1_MB03_DATA0(val) bfin_write16(CAN1_MB03_DATA0, val)
  4369. #define pCAN1_MB03_DATA1 ((uint16_t volatile *)CAN1_MB03_DATA1) /* CAN Controller 1 Mailbox 3 Data 1 Register */
  4370. #define bfin_read_CAN1_MB03_DATA1() bfin_read16(CAN1_MB03_DATA1)
  4371. #define bfin_write_CAN1_MB03_DATA1(val) bfin_write16(CAN1_MB03_DATA1, val)
  4372. #define pCAN1_MB03_DATA2 ((uint16_t volatile *)CAN1_MB03_DATA2) /* CAN Controller 1 Mailbox 3 Data 2 Register */
  4373. #define bfin_read_CAN1_MB03_DATA2() bfin_read16(CAN1_MB03_DATA2)
  4374. #define bfin_write_CAN1_MB03_DATA2(val) bfin_write16(CAN1_MB03_DATA2, val)
  4375. #define pCAN1_MB03_DATA3 ((uint16_t volatile *)CAN1_MB03_DATA3) /* CAN Controller 1 Mailbox 3 Data 3 Register */
  4376. #define bfin_read_CAN1_MB03_DATA3() bfin_read16(CAN1_MB03_DATA3)
  4377. #define bfin_write_CAN1_MB03_DATA3(val) bfin_write16(CAN1_MB03_DATA3, val)
  4378. #define pCAN1_MB03_LENGTH ((uint16_t volatile *)CAN1_MB03_LENGTH) /* CAN Controller 1 Mailbox 3 Length Register */
  4379. #define bfin_read_CAN1_MB03_LENGTH() bfin_read16(CAN1_MB03_LENGTH)
  4380. #define bfin_write_CAN1_MB03_LENGTH(val) bfin_write16(CAN1_MB03_LENGTH, val)
  4381. #define pCAN1_MB03_TIMESTAMP ((uint16_t volatile *)CAN1_MB03_TIMESTAMP) /* CAN Controller 1 Mailbox 3 Timestamp Register */
  4382. #define bfin_read_CAN1_MB03_TIMESTAMP() bfin_read16(CAN1_MB03_TIMESTAMP)
  4383. #define bfin_write_CAN1_MB03_TIMESTAMP(val) bfin_write16(CAN1_MB03_TIMESTAMP, val)
  4384. #define pCAN1_MB03_ID0 ((uint16_t volatile *)CAN1_MB03_ID0) /* CAN Controller 1 Mailbox 3 ID0 Register */
  4385. #define bfin_read_CAN1_MB03_ID0() bfin_read16(CAN1_MB03_ID0)
  4386. #define bfin_write_CAN1_MB03_ID0(val) bfin_write16(CAN1_MB03_ID0, val)
  4387. #define pCAN1_MB03_ID1 ((uint16_t volatile *)CAN1_MB03_ID1) /* CAN Controller 1 Mailbox 3 ID1 Register */
  4388. #define bfin_read_CAN1_MB03_ID1() bfin_read16(CAN1_MB03_ID1)
  4389. #define bfin_write_CAN1_MB03_ID1(val) bfin_write16(CAN1_MB03_ID1, val)
  4390. #define pCAN1_MB04_DATA0 ((uint16_t volatile *)CAN1_MB04_DATA0) /* CAN Controller 1 Mailbox 4 Data 0 Register */
  4391. #define bfin_read_CAN1_MB04_DATA0() bfin_read16(CAN1_MB04_DATA0)
  4392. #define bfin_write_CAN1_MB04_DATA0(val) bfin_write16(CAN1_MB04_DATA0, val)
  4393. #define pCAN1_MB04_DATA1 ((uint16_t volatile *)CAN1_MB04_DATA1) /* CAN Controller 1 Mailbox 4 Data 1 Register */
  4394. #define bfin_read_CAN1_MB04_DATA1() bfin_read16(CAN1_MB04_DATA1)
  4395. #define bfin_write_CAN1_MB04_DATA1(val) bfin_write16(CAN1_MB04_DATA1, val)
  4396. #define pCAN1_MB04_DATA2 ((uint16_t volatile *)CAN1_MB04_DATA2) /* CAN Controller 1 Mailbox 4 Data 2 Register */
  4397. #define bfin_read_CAN1_MB04_DATA2() bfin_read16(CAN1_MB04_DATA2)
  4398. #define bfin_write_CAN1_MB04_DATA2(val) bfin_write16(CAN1_MB04_DATA2, val)
  4399. #define pCAN1_MB04_DATA3 ((uint16_t volatile *)CAN1_MB04_DATA3) /* CAN Controller 1 Mailbox 4 Data 3 Register */
  4400. #define bfin_read_CAN1_MB04_DATA3() bfin_read16(CAN1_MB04_DATA3)
  4401. #define bfin_write_CAN1_MB04_DATA3(val) bfin_write16(CAN1_MB04_DATA3, val)
  4402. #define pCAN1_MB04_LENGTH ((uint16_t volatile *)CAN1_MB04_LENGTH) /* CAN Controller 1 Mailbox 4 Length Register */
  4403. #define bfin_read_CAN1_MB04_LENGTH() bfin_read16(CAN1_MB04_LENGTH)
  4404. #define bfin_write_CAN1_MB04_LENGTH(val) bfin_write16(CAN1_MB04_LENGTH, val)
  4405. #define pCAN1_MB04_TIMESTAMP ((uint16_t volatile *)CAN1_MB04_TIMESTAMP) /* CAN Controller 1 Mailbox 4 Timestamp Register */
  4406. #define bfin_read_CAN1_MB04_TIMESTAMP() bfin_read16(CAN1_MB04_TIMESTAMP)
  4407. #define bfin_write_CAN1_MB04_TIMESTAMP(val) bfin_write16(CAN1_MB04_TIMESTAMP, val)
  4408. #define pCAN1_MB04_ID0 ((uint16_t volatile *)CAN1_MB04_ID0) /* CAN Controller 1 Mailbox 4 ID0 Register */
  4409. #define bfin_read_CAN1_MB04_ID0() bfin_read16(CAN1_MB04_ID0)
  4410. #define bfin_write_CAN1_MB04_ID0(val) bfin_write16(CAN1_MB04_ID0, val)
  4411. #define pCAN1_MB04_ID1 ((uint16_t volatile *)CAN1_MB04_ID1) /* CAN Controller 1 Mailbox 4 ID1 Register */
  4412. #define bfin_read_CAN1_MB04_ID1() bfin_read16(CAN1_MB04_ID1)
  4413. #define bfin_write_CAN1_MB04_ID1(val) bfin_write16(CAN1_MB04_ID1, val)
  4414. #define pCAN1_MB05_DATA0 ((uint16_t volatile *)CAN1_MB05_DATA0) /* CAN Controller 1 Mailbox 5 Data 0 Register */
  4415. #define bfin_read_CAN1_MB05_DATA0() bfin_read16(CAN1_MB05_DATA0)
  4416. #define bfin_write_CAN1_MB05_DATA0(val) bfin_write16(CAN1_MB05_DATA0, val)
  4417. #define pCAN1_MB05_DATA1 ((uint16_t volatile *)CAN1_MB05_DATA1) /* CAN Controller 1 Mailbox 5 Data 1 Register */
  4418. #define bfin_read_CAN1_MB05_DATA1() bfin_read16(CAN1_MB05_DATA1)
  4419. #define bfin_write_CAN1_MB05_DATA1(val) bfin_write16(CAN1_MB05_DATA1, val)
  4420. #define pCAN1_MB05_DATA2 ((uint16_t volatile *)CAN1_MB05_DATA2) /* CAN Controller 1 Mailbox 5 Data 2 Register */
  4421. #define bfin_read_CAN1_MB05_DATA2() bfin_read16(CAN1_MB05_DATA2)
  4422. #define bfin_write_CAN1_MB05_DATA2(val) bfin_write16(CAN1_MB05_DATA2, val)
  4423. #define pCAN1_MB05_DATA3 ((uint16_t volatile *)CAN1_MB05_DATA3) /* CAN Controller 1 Mailbox 5 Data 3 Register */
  4424. #define bfin_read_CAN1_MB05_DATA3() bfin_read16(CAN1_MB05_DATA3)
  4425. #define bfin_write_CAN1_MB05_DATA3(val) bfin_write16(CAN1_MB05_DATA3, val)
  4426. #define pCAN1_MB05_LENGTH ((uint16_t volatile *)CAN1_MB05_LENGTH) /* CAN Controller 1 Mailbox 5 Length Register */
  4427. #define bfin_read_CAN1_MB05_LENGTH() bfin_read16(CAN1_MB05_LENGTH)
  4428. #define bfin_write_CAN1_MB05_LENGTH(val) bfin_write16(CAN1_MB05_LENGTH, val)
  4429. #define pCAN1_MB05_TIMESTAMP ((uint16_t volatile *)CAN1_MB05_TIMESTAMP) /* CAN Controller 1 Mailbox 5 Timestamp Register */
  4430. #define bfin_read_CAN1_MB05_TIMESTAMP() bfin_read16(CAN1_MB05_TIMESTAMP)
  4431. #define bfin_write_CAN1_MB05_TIMESTAMP(val) bfin_write16(CAN1_MB05_TIMESTAMP, val)
  4432. #define pCAN1_MB05_ID0 ((uint16_t volatile *)CAN1_MB05_ID0) /* CAN Controller 1 Mailbox 5 ID0 Register */
  4433. #define bfin_read_CAN1_MB05_ID0() bfin_read16(CAN1_MB05_ID0)
  4434. #define bfin_write_CAN1_MB05_ID0(val) bfin_write16(CAN1_MB05_ID0, val)
  4435. #define pCAN1_MB05_ID1 ((uint16_t volatile *)CAN1_MB05_ID1) /* CAN Controller 1 Mailbox 5 ID1 Register */
  4436. #define bfin_read_CAN1_MB05_ID1() bfin_read16(CAN1_MB05_ID1)
  4437. #define bfin_write_CAN1_MB05_ID1(val) bfin_write16(CAN1_MB05_ID1, val)
  4438. #define pCAN1_MB06_DATA0 ((uint16_t volatile *)CAN1_MB06_DATA0) /* CAN Controller 1 Mailbox 6 Data 0 Register */
  4439. #define bfin_read_CAN1_MB06_DATA0() bfin_read16(CAN1_MB06_DATA0)
  4440. #define bfin_write_CAN1_MB06_DATA0(val) bfin_write16(CAN1_MB06_DATA0, val)
  4441. #define pCAN1_MB06_DATA1 ((uint16_t volatile *)CAN1_MB06_DATA1) /* CAN Controller 1 Mailbox 6 Data 1 Register */
  4442. #define bfin_read_CAN1_MB06_DATA1() bfin_read16(CAN1_MB06_DATA1)
  4443. #define bfin_write_CAN1_MB06_DATA1(val) bfin_write16(CAN1_MB06_DATA1, val)
  4444. #define pCAN1_MB06_DATA2 ((uint16_t volatile *)CAN1_MB06_DATA2) /* CAN Controller 1 Mailbox 6 Data 2 Register */
  4445. #define bfin_read_CAN1_MB06_DATA2() bfin_read16(CAN1_MB06_DATA2)
  4446. #define bfin_write_CAN1_MB06_DATA2(val) bfin_write16(CAN1_MB06_DATA2, val)
  4447. #define pCAN1_MB06_DATA3 ((uint16_t volatile *)CAN1_MB06_DATA3) /* CAN Controller 1 Mailbox 6 Data 3 Register */
  4448. #define bfin_read_CAN1_MB06_DATA3() bfin_read16(CAN1_MB06_DATA3)
  4449. #define bfin_write_CAN1_MB06_DATA3(val) bfin_write16(CAN1_MB06_DATA3, val)
  4450. #define pCAN1_MB06_LENGTH ((uint16_t volatile *)CAN1_MB06_LENGTH) /* CAN Controller 1 Mailbox 6 Length Register */
  4451. #define bfin_read_CAN1_MB06_LENGTH() bfin_read16(CAN1_MB06_LENGTH)
  4452. #define bfin_write_CAN1_MB06_LENGTH(val) bfin_write16(CAN1_MB06_LENGTH, val)
  4453. #define pCAN1_MB06_TIMESTAMP ((uint16_t volatile *)CAN1_MB06_TIMESTAMP) /* CAN Controller 1 Mailbox 6 Timestamp Register */
  4454. #define bfin_read_CAN1_MB06_TIMESTAMP() bfin_read16(CAN1_MB06_TIMESTAMP)
  4455. #define bfin_write_CAN1_MB06_TIMESTAMP(val) bfin_write16(CAN1_MB06_TIMESTAMP, val)
  4456. #define pCAN1_MB06_ID0 ((uint16_t volatile *)CAN1_MB06_ID0) /* CAN Controller 1 Mailbox 6 ID0 Register */
  4457. #define bfin_read_CAN1_MB06_ID0() bfin_read16(CAN1_MB06_ID0)
  4458. #define bfin_write_CAN1_MB06_ID0(val) bfin_write16(CAN1_MB06_ID0, val)
  4459. #define pCAN1_MB06_ID1 ((uint16_t volatile *)CAN1_MB06_ID1) /* CAN Controller 1 Mailbox 6 ID1 Register */
  4460. #define bfin_read_CAN1_MB06_ID1() bfin_read16(CAN1_MB06_ID1)
  4461. #define bfin_write_CAN1_MB06_ID1(val) bfin_write16(CAN1_MB06_ID1, val)
  4462. #define pCAN1_MB07_DATA0 ((uint16_t volatile *)CAN1_MB07_DATA0) /* CAN Controller 1 Mailbox 7 Data 0 Register */
  4463. #define bfin_read_CAN1_MB07_DATA0() bfin_read16(CAN1_MB07_DATA0)
  4464. #define bfin_write_CAN1_MB07_DATA0(val) bfin_write16(CAN1_MB07_DATA0, val)
  4465. #define pCAN1_MB07_DATA1 ((uint16_t volatile *)CAN1_MB07_DATA1) /* CAN Controller 1 Mailbox 7 Data 1 Register */
  4466. #define bfin_read_CAN1_MB07_DATA1() bfin_read16(CAN1_MB07_DATA1)
  4467. #define bfin_write_CAN1_MB07_DATA1(val) bfin_write16(CAN1_MB07_DATA1, val)
  4468. #define pCAN1_MB07_DATA2 ((uint16_t volatile *)CAN1_MB07_DATA2) /* CAN Controller 1 Mailbox 7 Data 2 Register */
  4469. #define bfin_read_CAN1_MB07_DATA2() bfin_read16(CAN1_MB07_DATA2)
  4470. #define bfin_write_CAN1_MB07_DATA2(val) bfin_write16(CAN1_MB07_DATA2, val)
  4471. #define pCAN1_MB07_DATA3 ((uint16_t volatile *)CAN1_MB07_DATA3) /* CAN Controller 1 Mailbox 7 Data 3 Register */
  4472. #define bfin_read_CAN1_MB07_DATA3() bfin_read16(CAN1_MB07_DATA3)
  4473. #define bfin_write_CAN1_MB07_DATA3(val) bfin_write16(CAN1_MB07_DATA3, val)
  4474. #define pCAN1_MB07_LENGTH ((uint16_t volatile *)CAN1_MB07_LENGTH) /* CAN Controller 1 Mailbox 7 Length Register */
  4475. #define bfin_read_CAN1_MB07_LENGTH() bfin_read16(CAN1_MB07_LENGTH)
  4476. #define bfin_write_CAN1_MB07_LENGTH(val) bfin_write16(CAN1_MB07_LENGTH, val)
  4477. #define pCAN1_MB07_TIMESTAMP ((uint16_t volatile *)CAN1_MB07_TIMESTAMP) /* CAN Controller 1 Mailbox 7 Timestamp Register */
  4478. #define bfin_read_CAN1_MB07_TIMESTAMP() bfin_read16(CAN1_MB07_TIMESTAMP)
  4479. #define bfin_write_CAN1_MB07_TIMESTAMP(val) bfin_write16(CAN1_MB07_TIMESTAMP, val)
  4480. #define pCAN1_MB07_ID0 ((uint16_t volatile *)CAN1_MB07_ID0) /* CAN Controller 1 Mailbox 7 ID0 Register */
  4481. #define bfin_read_CAN1_MB07_ID0() bfin_read16(CAN1_MB07_ID0)
  4482. #define bfin_write_CAN1_MB07_ID0(val) bfin_write16(CAN1_MB07_ID0, val)
  4483. #define pCAN1_MB07_ID1 ((uint16_t volatile *)CAN1_MB07_ID1) /* CAN Controller 1 Mailbox 7 ID1 Register */
  4484. #define bfin_read_CAN1_MB07_ID1() bfin_read16(CAN1_MB07_ID1)
  4485. #define bfin_write_CAN1_MB07_ID1(val) bfin_write16(CAN1_MB07_ID1, val)
  4486. #define pCAN1_MB08_DATA0 ((uint16_t volatile *)CAN1_MB08_DATA0) /* CAN Controller 1 Mailbox 8 Data 0 Register */
  4487. #define bfin_read_CAN1_MB08_DATA0() bfin_read16(CAN1_MB08_DATA0)
  4488. #define bfin_write_CAN1_MB08_DATA0(val) bfin_write16(CAN1_MB08_DATA0, val)
  4489. #define pCAN1_MB08_DATA1 ((uint16_t volatile *)CAN1_MB08_DATA1) /* CAN Controller 1 Mailbox 8 Data 1 Register */
  4490. #define bfin_read_CAN1_MB08_DATA1() bfin_read16(CAN1_MB08_DATA1)
  4491. #define bfin_write_CAN1_MB08_DATA1(val) bfin_write16(CAN1_MB08_DATA1, val)
  4492. #define pCAN1_MB08_DATA2 ((uint16_t volatile *)CAN1_MB08_DATA2) /* CAN Controller 1 Mailbox 8 Data 2 Register */
  4493. #define bfin_read_CAN1_MB08_DATA2() bfin_read16(CAN1_MB08_DATA2)
  4494. #define bfin_write_CAN1_MB08_DATA2(val) bfin_write16(CAN1_MB08_DATA2, val)
  4495. #define pCAN1_MB08_DATA3 ((uint16_t volatile *)CAN1_MB08_DATA3) /* CAN Controller 1 Mailbox 8 Data 3 Register */
  4496. #define bfin_read_CAN1_MB08_DATA3() bfin_read16(CAN1_MB08_DATA3)
  4497. #define bfin_write_CAN1_MB08_DATA3(val) bfin_write16(CAN1_MB08_DATA3, val)
  4498. #define pCAN1_MB08_LENGTH ((uint16_t volatile *)CAN1_MB08_LENGTH) /* CAN Controller 1 Mailbox 8 Length Register */
  4499. #define bfin_read_CAN1_MB08_LENGTH() bfin_read16(CAN1_MB08_LENGTH)
  4500. #define bfin_write_CAN1_MB08_LENGTH(val) bfin_write16(CAN1_MB08_LENGTH, val)
  4501. #define pCAN1_MB08_TIMESTAMP ((uint16_t volatile *)CAN1_MB08_TIMESTAMP) /* CAN Controller 1 Mailbox 8 Timestamp Register */
  4502. #define bfin_read_CAN1_MB08_TIMESTAMP() bfin_read16(CAN1_MB08_TIMESTAMP)
  4503. #define bfin_write_CAN1_MB08_TIMESTAMP(val) bfin_write16(CAN1_MB08_TIMESTAMP, val)
  4504. #define pCAN1_MB08_ID0 ((uint16_t volatile *)CAN1_MB08_ID0) /* CAN Controller 1 Mailbox 8 ID0 Register */
  4505. #define bfin_read_CAN1_MB08_ID0() bfin_read16(CAN1_MB08_ID0)
  4506. #define bfin_write_CAN1_MB08_ID0(val) bfin_write16(CAN1_MB08_ID0, val)
  4507. #define pCAN1_MB08_ID1 ((uint16_t volatile *)CAN1_MB08_ID1) /* CAN Controller 1 Mailbox 8 ID1 Register */
  4508. #define bfin_read_CAN1_MB08_ID1() bfin_read16(CAN1_MB08_ID1)
  4509. #define bfin_write_CAN1_MB08_ID1(val) bfin_write16(CAN1_MB08_ID1, val)
  4510. #define pCAN1_MB09_DATA0 ((uint16_t volatile *)CAN1_MB09_DATA0) /* CAN Controller 1 Mailbox 9 Data 0 Register */
  4511. #define bfin_read_CAN1_MB09_DATA0() bfin_read16(CAN1_MB09_DATA0)
  4512. #define bfin_write_CAN1_MB09_DATA0(val) bfin_write16(CAN1_MB09_DATA0, val)
  4513. #define pCAN1_MB09_DATA1 ((uint16_t volatile *)CAN1_MB09_DATA1) /* CAN Controller 1 Mailbox 9 Data 1 Register */
  4514. #define bfin_read_CAN1_MB09_DATA1() bfin_read16(CAN1_MB09_DATA1)
  4515. #define bfin_write_CAN1_MB09_DATA1(val) bfin_write16(CAN1_MB09_DATA1, val)
  4516. #define pCAN1_MB09_DATA2 ((uint16_t volatile *)CAN1_MB09_DATA2) /* CAN Controller 1 Mailbox 9 Data 2 Register */
  4517. #define bfin_read_CAN1_MB09_DATA2() bfin_read16(CAN1_MB09_DATA2)
  4518. #define bfin_write_CAN1_MB09_DATA2(val) bfin_write16(CAN1_MB09_DATA2, val)
  4519. #define pCAN1_MB09_DATA3 ((uint16_t volatile *)CAN1_MB09_DATA3) /* CAN Controller 1 Mailbox 9 Data 3 Register */
  4520. #define bfin_read_CAN1_MB09_DATA3() bfin_read16(CAN1_MB09_DATA3)
  4521. #define bfin_write_CAN1_MB09_DATA3(val) bfin_write16(CAN1_MB09_DATA3, val)
  4522. #define pCAN1_MB09_LENGTH ((uint16_t volatile *)CAN1_MB09_LENGTH) /* CAN Controller 1 Mailbox 9 Length Register */
  4523. #define bfin_read_CAN1_MB09_LENGTH() bfin_read16(CAN1_MB09_LENGTH)
  4524. #define bfin_write_CAN1_MB09_LENGTH(val) bfin_write16(CAN1_MB09_LENGTH, val)
  4525. #define pCAN1_MB09_TIMESTAMP ((uint16_t volatile *)CAN1_MB09_TIMESTAMP) /* CAN Controller 1 Mailbox 9 Timestamp Register */
  4526. #define bfin_read_CAN1_MB09_TIMESTAMP() bfin_read16(CAN1_MB09_TIMESTAMP)
  4527. #define bfin_write_CAN1_MB09_TIMESTAMP(val) bfin_write16(CAN1_MB09_TIMESTAMP, val)
  4528. #define pCAN1_MB09_ID0 ((uint16_t volatile *)CAN1_MB09_ID0) /* CAN Controller 1 Mailbox 9 ID0 Register */
  4529. #define bfin_read_CAN1_MB09_ID0() bfin_read16(CAN1_MB09_ID0)
  4530. #define bfin_write_CAN1_MB09_ID0(val) bfin_write16(CAN1_MB09_ID0, val)
  4531. #define pCAN1_MB09_ID1 ((uint16_t volatile *)CAN1_MB09_ID1) /* CAN Controller 1 Mailbox 9 ID1 Register */
  4532. #define bfin_read_CAN1_MB09_ID1() bfin_read16(CAN1_MB09_ID1)
  4533. #define bfin_write_CAN1_MB09_ID1(val) bfin_write16(CAN1_MB09_ID1, val)
  4534. #define pCAN1_MB10_DATA0 ((uint16_t volatile *)CAN1_MB10_DATA0) /* CAN Controller 1 Mailbox 10 Data 0 Register */
  4535. #define bfin_read_CAN1_MB10_DATA0() bfin_read16(CAN1_MB10_DATA0)
  4536. #define bfin_write_CAN1_MB10_DATA0(val) bfin_write16(CAN1_MB10_DATA0, val)
  4537. #define pCAN1_MB10_DATA1 ((uint16_t volatile *)CAN1_MB10_DATA1) /* CAN Controller 1 Mailbox 10 Data 1 Register */
  4538. #define bfin_read_CAN1_MB10_DATA1() bfin_read16(CAN1_MB10_DATA1)
  4539. #define bfin_write_CAN1_MB10_DATA1(val) bfin_write16(CAN1_MB10_DATA1, val)
  4540. #define pCAN1_MB10_DATA2 ((uint16_t volatile *)CAN1_MB10_DATA2) /* CAN Controller 1 Mailbox 10 Data 2 Register */
  4541. #define bfin_read_CAN1_MB10_DATA2() bfin_read16(CAN1_MB10_DATA2)
  4542. #define bfin_write_CAN1_MB10_DATA2(val) bfin_write16(CAN1_MB10_DATA2, val)
  4543. #define pCAN1_MB10_DATA3 ((uint16_t volatile *)CAN1_MB10_DATA3) /* CAN Controller 1 Mailbox 10 Data 3 Register */
  4544. #define bfin_read_CAN1_MB10_DATA3() bfin_read16(CAN1_MB10_DATA3)
  4545. #define bfin_write_CAN1_MB10_DATA3(val) bfin_write16(CAN1_MB10_DATA3, val)
  4546. #define pCAN1_MB10_LENGTH ((uint16_t volatile *)CAN1_MB10_LENGTH) /* CAN Controller 1 Mailbox 10 Length Register */
  4547. #define bfin_read_CAN1_MB10_LENGTH() bfin_read16(CAN1_MB10_LENGTH)
  4548. #define bfin_write_CAN1_MB10_LENGTH(val) bfin_write16(CAN1_MB10_LENGTH, val)
  4549. #define pCAN1_MB10_TIMESTAMP ((uint16_t volatile *)CAN1_MB10_TIMESTAMP) /* CAN Controller 1 Mailbox 10 Timestamp Register */
  4550. #define bfin_read_CAN1_MB10_TIMESTAMP() bfin_read16(CAN1_MB10_TIMESTAMP)
  4551. #define bfin_write_CAN1_MB10_TIMESTAMP(val) bfin_write16(CAN1_MB10_TIMESTAMP, val)
  4552. #define pCAN1_MB10_ID0 ((uint16_t volatile *)CAN1_MB10_ID0) /* CAN Controller 1 Mailbox 10 ID0 Register */
  4553. #define bfin_read_CAN1_MB10_ID0() bfin_read16(CAN1_MB10_ID0)
  4554. #define bfin_write_CAN1_MB10_ID0(val) bfin_write16(CAN1_MB10_ID0, val)
  4555. #define pCAN1_MB10_ID1 ((uint16_t volatile *)CAN1_MB10_ID1) /* CAN Controller 1 Mailbox 10 ID1 Register */
  4556. #define bfin_read_CAN1_MB10_ID1() bfin_read16(CAN1_MB10_ID1)
  4557. #define bfin_write_CAN1_MB10_ID1(val) bfin_write16(CAN1_MB10_ID1, val)
  4558. #define pCAN1_MB11_DATA0 ((uint16_t volatile *)CAN1_MB11_DATA0) /* CAN Controller 1 Mailbox 11 Data 0 Register */
  4559. #define bfin_read_CAN1_MB11_DATA0() bfin_read16(CAN1_MB11_DATA0)
  4560. #define bfin_write_CAN1_MB11_DATA0(val) bfin_write16(CAN1_MB11_DATA0, val)
  4561. #define pCAN1_MB11_DATA1 ((uint16_t volatile *)CAN1_MB11_DATA1) /* CAN Controller 1 Mailbox 11 Data 1 Register */
  4562. #define bfin_read_CAN1_MB11_DATA1() bfin_read16(CAN1_MB11_DATA1)
  4563. #define bfin_write_CAN1_MB11_DATA1(val) bfin_write16(CAN1_MB11_DATA1, val)
  4564. #define pCAN1_MB11_DATA2 ((uint16_t volatile *)CAN1_MB11_DATA2) /* CAN Controller 1 Mailbox 11 Data 2 Register */
  4565. #define bfin_read_CAN1_MB11_DATA2() bfin_read16(CAN1_MB11_DATA2)
  4566. #define bfin_write_CAN1_MB11_DATA2(val) bfin_write16(CAN1_MB11_DATA2, val)
  4567. #define pCAN1_MB11_DATA3 ((uint16_t volatile *)CAN1_MB11_DATA3) /* CAN Controller 1 Mailbox 11 Data 3 Register */
  4568. #define bfin_read_CAN1_MB11_DATA3() bfin_read16(CAN1_MB11_DATA3)
  4569. #define bfin_write_CAN1_MB11_DATA3(val) bfin_write16(CAN1_MB11_DATA3, val)
  4570. #define pCAN1_MB11_LENGTH ((uint16_t volatile *)CAN1_MB11_LENGTH) /* CAN Controller 1 Mailbox 11 Length Register */
  4571. #define bfin_read_CAN1_MB11_LENGTH() bfin_read16(CAN1_MB11_LENGTH)
  4572. #define bfin_write_CAN1_MB11_LENGTH(val) bfin_write16(CAN1_MB11_LENGTH, val)
  4573. #define pCAN1_MB11_TIMESTAMP ((uint16_t volatile *)CAN1_MB11_TIMESTAMP) /* CAN Controller 1 Mailbox 11 Timestamp Register */
  4574. #define bfin_read_CAN1_MB11_TIMESTAMP() bfin_read16(CAN1_MB11_TIMESTAMP)
  4575. #define bfin_write_CAN1_MB11_TIMESTAMP(val) bfin_write16(CAN1_MB11_TIMESTAMP, val)
  4576. #define pCAN1_MB11_ID0 ((uint16_t volatile *)CAN1_MB11_ID0) /* CAN Controller 1 Mailbox 11 ID0 Register */
  4577. #define bfin_read_CAN1_MB11_ID0() bfin_read16(CAN1_MB11_ID0)
  4578. #define bfin_write_CAN1_MB11_ID0(val) bfin_write16(CAN1_MB11_ID0, val)
  4579. #define pCAN1_MB11_ID1 ((uint16_t volatile *)CAN1_MB11_ID1) /* CAN Controller 1 Mailbox 11 ID1 Register */
  4580. #define bfin_read_CAN1_MB11_ID1() bfin_read16(CAN1_MB11_ID1)
  4581. #define bfin_write_CAN1_MB11_ID1(val) bfin_write16(CAN1_MB11_ID1, val)
  4582. #define pCAN1_MB12_DATA0 ((uint16_t volatile *)CAN1_MB12_DATA0) /* CAN Controller 1 Mailbox 12 Data 0 Register */
  4583. #define bfin_read_CAN1_MB12_DATA0() bfin_read16(CAN1_MB12_DATA0)
  4584. #define bfin_write_CAN1_MB12_DATA0(val) bfin_write16(CAN1_MB12_DATA0, val)
  4585. #define pCAN1_MB12_DATA1 ((uint16_t volatile *)CAN1_MB12_DATA1) /* CAN Controller 1 Mailbox 12 Data 1 Register */
  4586. #define bfin_read_CAN1_MB12_DATA1() bfin_read16(CAN1_MB12_DATA1)
  4587. #define bfin_write_CAN1_MB12_DATA1(val) bfin_write16(CAN1_MB12_DATA1, val)
  4588. #define pCAN1_MB12_DATA2 ((uint16_t volatile *)CAN1_MB12_DATA2) /* CAN Controller 1 Mailbox 12 Data 2 Register */
  4589. #define bfin_read_CAN1_MB12_DATA2() bfin_read16(CAN1_MB12_DATA2)
  4590. #define bfin_write_CAN1_MB12_DATA2(val) bfin_write16(CAN1_MB12_DATA2, val)
  4591. #define pCAN1_MB12_DATA3 ((uint16_t volatile *)CAN1_MB12_DATA3) /* CAN Controller 1 Mailbox 12 Data 3 Register */
  4592. #define bfin_read_CAN1_MB12_DATA3() bfin_read16(CAN1_MB12_DATA3)
  4593. #define bfin_write_CAN1_MB12_DATA3(val) bfin_write16(CAN1_MB12_DATA3, val)
  4594. #define pCAN1_MB12_LENGTH ((uint16_t volatile *)CAN1_MB12_LENGTH) /* CAN Controller 1 Mailbox 12 Length Register */
  4595. #define bfin_read_CAN1_MB12_LENGTH() bfin_read16(CAN1_MB12_LENGTH)
  4596. #define bfin_write_CAN1_MB12_LENGTH(val) bfin_write16(CAN1_MB12_LENGTH, val)
  4597. #define pCAN1_MB12_TIMESTAMP ((uint16_t volatile *)CAN1_MB12_TIMESTAMP) /* CAN Controller 1 Mailbox 12 Timestamp Register */
  4598. #define bfin_read_CAN1_MB12_TIMESTAMP() bfin_read16(CAN1_MB12_TIMESTAMP)
  4599. #define bfin_write_CAN1_MB12_TIMESTAMP(val) bfin_write16(CAN1_MB12_TIMESTAMP, val)
  4600. #define pCAN1_MB12_ID0 ((uint16_t volatile *)CAN1_MB12_ID0) /* CAN Controller 1 Mailbox 12 ID0 Register */
  4601. #define bfin_read_CAN1_MB12_ID0() bfin_read16(CAN1_MB12_ID0)
  4602. #define bfin_write_CAN1_MB12_ID0(val) bfin_write16(CAN1_MB12_ID0, val)
  4603. #define pCAN1_MB12_ID1 ((uint16_t volatile *)CAN1_MB12_ID1) /* CAN Controller 1 Mailbox 12 ID1 Register */
  4604. #define bfin_read_CAN1_MB12_ID1() bfin_read16(CAN1_MB12_ID1)
  4605. #define bfin_write_CAN1_MB12_ID1(val) bfin_write16(CAN1_MB12_ID1, val)
  4606. #define pCAN1_MB13_DATA0 ((uint16_t volatile *)CAN1_MB13_DATA0) /* CAN Controller 1 Mailbox 13 Data 0 Register */
  4607. #define bfin_read_CAN1_MB13_DATA0() bfin_read16(CAN1_MB13_DATA0)
  4608. #define bfin_write_CAN1_MB13_DATA0(val) bfin_write16(CAN1_MB13_DATA0, val)
  4609. #define pCAN1_MB13_DATA1 ((uint16_t volatile *)CAN1_MB13_DATA1) /* CAN Controller 1 Mailbox 13 Data 1 Register */
  4610. #define bfin_read_CAN1_MB13_DATA1() bfin_read16(CAN1_MB13_DATA1)
  4611. #define bfin_write_CAN1_MB13_DATA1(val) bfin_write16(CAN1_MB13_DATA1, val)
  4612. #define pCAN1_MB13_DATA2 ((uint16_t volatile *)CAN1_MB13_DATA2) /* CAN Controller 1 Mailbox 13 Data 2 Register */
  4613. #define bfin_read_CAN1_MB13_DATA2() bfin_read16(CAN1_MB13_DATA2)
  4614. #define bfin_write_CAN1_MB13_DATA2(val) bfin_write16(CAN1_MB13_DATA2, val)
  4615. #define pCAN1_MB13_DATA3 ((uint16_t volatile *)CAN1_MB13_DATA3) /* CAN Controller 1 Mailbox 13 Data 3 Register */
  4616. #define bfin_read_CAN1_MB13_DATA3() bfin_read16(CAN1_MB13_DATA3)
  4617. #define bfin_write_CAN1_MB13_DATA3(val) bfin_write16(CAN1_MB13_DATA3, val)
  4618. #define pCAN1_MB13_LENGTH ((uint16_t volatile *)CAN1_MB13_LENGTH) /* CAN Controller 1 Mailbox 13 Length Register */
  4619. #define bfin_read_CAN1_MB13_LENGTH() bfin_read16(CAN1_MB13_LENGTH)
  4620. #define bfin_write_CAN1_MB13_LENGTH(val) bfin_write16(CAN1_MB13_LENGTH, val)
  4621. #define pCAN1_MB13_TIMESTAMP ((uint16_t volatile *)CAN1_MB13_TIMESTAMP) /* CAN Controller 1 Mailbox 13 Timestamp Register */
  4622. #define bfin_read_CAN1_MB13_TIMESTAMP() bfin_read16(CAN1_MB13_TIMESTAMP)
  4623. #define bfin_write_CAN1_MB13_TIMESTAMP(val) bfin_write16(CAN1_MB13_TIMESTAMP, val)
  4624. #define pCAN1_MB13_ID0 ((uint16_t volatile *)CAN1_MB13_ID0) /* CAN Controller 1 Mailbox 13 ID0 Register */
  4625. #define bfin_read_CAN1_MB13_ID0() bfin_read16(CAN1_MB13_ID0)
  4626. #define bfin_write_CAN1_MB13_ID0(val) bfin_write16(CAN1_MB13_ID0, val)
  4627. #define pCAN1_MB13_ID1 ((uint16_t volatile *)CAN1_MB13_ID1) /* CAN Controller 1 Mailbox 13 ID1 Register */
  4628. #define bfin_read_CAN1_MB13_ID1() bfin_read16(CAN1_MB13_ID1)
  4629. #define bfin_write_CAN1_MB13_ID1(val) bfin_write16(CAN1_MB13_ID1, val)
  4630. #define pCAN1_MB14_DATA0 ((uint16_t volatile *)CAN1_MB14_DATA0) /* CAN Controller 1 Mailbox 14 Data 0 Register */
  4631. #define bfin_read_CAN1_MB14_DATA0() bfin_read16(CAN1_MB14_DATA0)
  4632. #define bfin_write_CAN1_MB14_DATA0(val) bfin_write16(CAN1_MB14_DATA0, val)
  4633. #define pCAN1_MB14_DATA1 ((uint16_t volatile *)CAN1_MB14_DATA1) /* CAN Controller 1 Mailbox 14 Data 1 Register */
  4634. #define bfin_read_CAN1_MB14_DATA1() bfin_read16(CAN1_MB14_DATA1)
  4635. #define bfin_write_CAN1_MB14_DATA1(val) bfin_write16(CAN1_MB14_DATA1, val)
  4636. #define pCAN1_MB14_DATA2 ((uint16_t volatile *)CAN1_MB14_DATA2) /* CAN Controller 1 Mailbox 14 Data 2 Register */
  4637. #define bfin_read_CAN1_MB14_DATA2() bfin_read16(CAN1_MB14_DATA2)
  4638. #define bfin_write_CAN1_MB14_DATA2(val) bfin_write16(CAN1_MB14_DATA2, val)
  4639. #define pCAN1_MB14_DATA3 ((uint16_t volatile *)CAN1_MB14_DATA3) /* CAN Controller 1 Mailbox 14 Data 3 Register */
  4640. #define bfin_read_CAN1_MB14_DATA3() bfin_read16(CAN1_MB14_DATA3)
  4641. #define bfin_write_CAN1_MB14_DATA3(val) bfin_write16(CAN1_MB14_DATA3, val)
  4642. #define pCAN1_MB14_LENGTH ((uint16_t volatile *)CAN1_MB14_LENGTH) /* CAN Controller 1 Mailbox 14 Length Register */
  4643. #define bfin_read_CAN1_MB14_LENGTH() bfin_read16(CAN1_MB14_LENGTH)
  4644. #define bfin_write_CAN1_MB14_LENGTH(val) bfin_write16(CAN1_MB14_LENGTH, val)
  4645. #define pCAN1_MB14_TIMESTAMP ((uint16_t volatile *)CAN1_MB14_TIMESTAMP) /* CAN Controller 1 Mailbox 14 Timestamp Register */
  4646. #define bfin_read_CAN1_MB14_TIMESTAMP() bfin_read16(CAN1_MB14_TIMESTAMP)
  4647. #define bfin_write_CAN1_MB14_TIMESTAMP(val) bfin_write16(CAN1_MB14_TIMESTAMP, val)
  4648. #define pCAN1_MB14_ID0 ((uint16_t volatile *)CAN1_MB14_ID0) /* CAN Controller 1 Mailbox 14 ID0 Register */
  4649. #define bfin_read_CAN1_MB14_ID0() bfin_read16(CAN1_MB14_ID0)
  4650. #define bfin_write_CAN1_MB14_ID0(val) bfin_write16(CAN1_MB14_ID0, val)
  4651. #define pCAN1_MB14_ID1 ((uint16_t volatile *)CAN1_MB14_ID1) /* CAN Controller 1 Mailbox 14 ID1 Register */
  4652. #define bfin_read_CAN1_MB14_ID1() bfin_read16(CAN1_MB14_ID1)
  4653. #define bfin_write_CAN1_MB14_ID1(val) bfin_write16(CAN1_MB14_ID1, val)
  4654. #define pCAN1_MB15_DATA0 ((uint16_t volatile *)CAN1_MB15_DATA0) /* CAN Controller 1 Mailbox 15 Data 0 Register */
  4655. #define bfin_read_CAN1_MB15_DATA0() bfin_read16(CAN1_MB15_DATA0)
  4656. #define bfin_write_CAN1_MB15_DATA0(val) bfin_write16(CAN1_MB15_DATA0, val)
  4657. #define pCAN1_MB15_DATA1 ((uint16_t volatile *)CAN1_MB15_DATA1) /* CAN Controller 1 Mailbox 15 Data 1 Register */
  4658. #define bfin_read_CAN1_MB15_DATA1() bfin_read16(CAN1_MB15_DATA1)
  4659. #define bfin_write_CAN1_MB15_DATA1(val) bfin_write16(CAN1_MB15_DATA1, val)
  4660. #define pCAN1_MB15_DATA2 ((uint16_t volatile *)CAN1_MB15_DATA2) /* CAN Controller 1 Mailbox 15 Data 2 Register */
  4661. #define bfin_read_CAN1_MB15_DATA2() bfin_read16(CAN1_MB15_DATA2)
  4662. #define bfin_write_CAN1_MB15_DATA2(val) bfin_write16(CAN1_MB15_DATA2, val)
  4663. #define pCAN1_MB15_DATA3 ((uint16_t volatile *)CAN1_MB15_DATA3) /* CAN Controller 1 Mailbox 15 Data 3 Register */
  4664. #define bfin_read_CAN1_MB15_DATA3() bfin_read16(CAN1_MB15_DATA3)
  4665. #define bfin_write_CAN1_MB15_DATA3(val) bfin_write16(CAN1_MB15_DATA3, val)
  4666. #define pCAN1_MB15_LENGTH ((uint16_t volatile *)CAN1_MB15_LENGTH) /* CAN Controller 1 Mailbox 15 Length Register */
  4667. #define bfin_read_CAN1_MB15_LENGTH() bfin_read16(CAN1_MB15_LENGTH)
  4668. #define bfin_write_CAN1_MB15_LENGTH(val) bfin_write16(CAN1_MB15_LENGTH, val)
  4669. #define pCAN1_MB15_TIMESTAMP ((uint16_t volatile *)CAN1_MB15_TIMESTAMP) /* CAN Controller 1 Mailbox 15 Timestamp Register */
  4670. #define bfin_read_CAN1_MB15_TIMESTAMP() bfin_read16(CAN1_MB15_TIMESTAMP)
  4671. #define bfin_write_CAN1_MB15_TIMESTAMP(val) bfin_write16(CAN1_MB15_TIMESTAMP, val)
  4672. #define pCAN1_MB15_ID0 ((uint16_t volatile *)CAN1_MB15_ID0) /* CAN Controller 1 Mailbox 15 ID0 Register */
  4673. #define bfin_read_CAN1_MB15_ID0() bfin_read16(CAN1_MB15_ID0)
  4674. #define bfin_write_CAN1_MB15_ID0(val) bfin_write16(CAN1_MB15_ID0, val)
  4675. #define pCAN1_MB15_ID1 ((uint16_t volatile *)CAN1_MB15_ID1) /* CAN Controller 1 Mailbox 15 ID1 Register */
  4676. #define bfin_read_CAN1_MB15_ID1() bfin_read16(CAN1_MB15_ID1)
  4677. #define bfin_write_CAN1_MB15_ID1(val) bfin_write16(CAN1_MB15_ID1, val)
  4678. #define pCAN1_MB16_DATA0 ((uint16_t volatile *)CAN1_MB16_DATA0) /* CAN Controller 1 Mailbox 16 Data 0 Register */
  4679. #define bfin_read_CAN1_MB16_DATA0() bfin_read16(CAN1_MB16_DATA0)
  4680. #define bfin_write_CAN1_MB16_DATA0(val) bfin_write16(CAN1_MB16_DATA0, val)
  4681. #define pCAN1_MB16_DATA1 ((uint16_t volatile *)CAN1_MB16_DATA1) /* CAN Controller 1 Mailbox 16 Data 1 Register */
  4682. #define bfin_read_CAN1_MB16_DATA1() bfin_read16(CAN1_MB16_DATA1)
  4683. #define bfin_write_CAN1_MB16_DATA1(val) bfin_write16(CAN1_MB16_DATA1, val)
  4684. #define pCAN1_MB16_DATA2 ((uint16_t volatile *)CAN1_MB16_DATA2) /* CAN Controller 1 Mailbox 16 Data 2 Register */
  4685. #define bfin_read_CAN1_MB16_DATA2() bfin_read16(CAN1_MB16_DATA2)
  4686. #define bfin_write_CAN1_MB16_DATA2(val) bfin_write16(CAN1_MB16_DATA2, val)
  4687. #define pCAN1_MB16_DATA3 ((uint16_t volatile *)CAN1_MB16_DATA3) /* CAN Controller 1 Mailbox 16 Data 3 Register */
  4688. #define bfin_read_CAN1_MB16_DATA3() bfin_read16(CAN1_MB16_DATA3)
  4689. #define bfin_write_CAN1_MB16_DATA3(val) bfin_write16(CAN1_MB16_DATA3, val)
  4690. #define pCAN1_MB16_LENGTH ((uint16_t volatile *)CAN1_MB16_LENGTH) /* CAN Controller 1 Mailbox 16 Length Register */
  4691. #define bfin_read_CAN1_MB16_LENGTH() bfin_read16(CAN1_MB16_LENGTH)
  4692. #define bfin_write_CAN1_MB16_LENGTH(val) bfin_write16(CAN1_MB16_LENGTH, val)
  4693. #define pCAN1_MB16_TIMESTAMP ((uint16_t volatile *)CAN1_MB16_TIMESTAMP) /* CAN Controller 1 Mailbox 16 Timestamp Register */
  4694. #define bfin_read_CAN1_MB16_TIMESTAMP() bfin_read16(CAN1_MB16_TIMESTAMP)
  4695. #define bfin_write_CAN1_MB16_TIMESTAMP(val) bfin_write16(CAN1_MB16_TIMESTAMP, val)
  4696. #define pCAN1_MB16_ID0 ((uint16_t volatile *)CAN1_MB16_ID0) /* CAN Controller 1 Mailbox 16 ID0 Register */
  4697. #define bfin_read_CAN1_MB16_ID0() bfin_read16(CAN1_MB16_ID0)
  4698. #define bfin_write_CAN1_MB16_ID0(val) bfin_write16(CAN1_MB16_ID0, val)
  4699. #define pCAN1_MB16_ID1 ((uint16_t volatile *)CAN1_MB16_ID1) /* CAN Controller 1 Mailbox 16 ID1 Register */
  4700. #define bfin_read_CAN1_MB16_ID1() bfin_read16(CAN1_MB16_ID1)
  4701. #define bfin_write_CAN1_MB16_ID1(val) bfin_write16(CAN1_MB16_ID1, val)
  4702. #define pCAN1_MB17_DATA0 ((uint16_t volatile *)CAN1_MB17_DATA0) /* CAN Controller 1 Mailbox 17 Data 0 Register */
  4703. #define bfin_read_CAN1_MB17_DATA0() bfin_read16(CAN1_MB17_DATA0)
  4704. #define bfin_write_CAN1_MB17_DATA0(val) bfin_write16(CAN1_MB17_DATA0, val)
  4705. #define pCAN1_MB17_DATA1 ((uint16_t volatile *)CAN1_MB17_DATA1) /* CAN Controller 1 Mailbox 17 Data 1 Register */
  4706. #define bfin_read_CAN1_MB17_DATA1() bfin_read16(CAN1_MB17_DATA1)
  4707. #define bfin_write_CAN1_MB17_DATA1(val) bfin_write16(CAN1_MB17_DATA1, val)
  4708. #define pCAN1_MB17_DATA2 ((uint16_t volatile *)CAN1_MB17_DATA2) /* CAN Controller 1 Mailbox 17 Data 2 Register */
  4709. #define bfin_read_CAN1_MB17_DATA2() bfin_read16(CAN1_MB17_DATA2)
  4710. #define bfin_write_CAN1_MB17_DATA2(val) bfin_write16(CAN1_MB17_DATA2, val)
  4711. #define pCAN1_MB17_DATA3 ((uint16_t volatile *)CAN1_MB17_DATA3) /* CAN Controller 1 Mailbox 17 Data 3 Register */
  4712. #define bfin_read_CAN1_MB17_DATA3() bfin_read16(CAN1_MB17_DATA3)
  4713. #define bfin_write_CAN1_MB17_DATA3(val) bfin_write16(CAN1_MB17_DATA3, val)
  4714. #define pCAN1_MB17_LENGTH ((uint16_t volatile *)CAN1_MB17_LENGTH) /* CAN Controller 1 Mailbox 17 Length Register */
  4715. #define bfin_read_CAN1_MB17_LENGTH() bfin_read16(CAN1_MB17_LENGTH)
  4716. #define bfin_write_CAN1_MB17_LENGTH(val) bfin_write16(CAN1_MB17_LENGTH, val)
  4717. #define pCAN1_MB17_TIMESTAMP ((uint16_t volatile *)CAN1_MB17_TIMESTAMP) /* CAN Controller 1 Mailbox 17 Timestamp Register */
  4718. #define bfin_read_CAN1_MB17_TIMESTAMP() bfin_read16(CAN1_MB17_TIMESTAMP)
  4719. #define bfin_write_CAN1_MB17_TIMESTAMP(val) bfin_write16(CAN1_MB17_TIMESTAMP, val)
  4720. #define pCAN1_MB17_ID0 ((uint16_t volatile *)CAN1_MB17_ID0) /* CAN Controller 1 Mailbox 17 ID0 Register */
  4721. #define bfin_read_CAN1_MB17_ID0() bfin_read16(CAN1_MB17_ID0)
  4722. #define bfin_write_CAN1_MB17_ID0(val) bfin_write16(CAN1_MB17_ID0, val)
  4723. #define pCAN1_MB17_ID1 ((uint16_t volatile *)CAN1_MB17_ID1) /* CAN Controller 1 Mailbox 17 ID1 Register */
  4724. #define bfin_read_CAN1_MB17_ID1() bfin_read16(CAN1_MB17_ID1)
  4725. #define bfin_write_CAN1_MB17_ID1(val) bfin_write16(CAN1_MB17_ID1, val)
  4726. #define pCAN1_MB18_DATA0 ((uint16_t volatile *)CAN1_MB18_DATA0) /* CAN Controller 1 Mailbox 18 Data 0 Register */
  4727. #define bfin_read_CAN1_MB18_DATA0() bfin_read16(CAN1_MB18_DATA0)
  4728. #define bfin_write_CAN1_MB18_DATA0(val) bfin_write16(CAN1_MB18_DATA0, val)
  4729. #define pCAN1_MB18_DATA1 ((uint16_t volatile *)CAN1_MB18_DATA1) /* CAN Controller 1 Mailbox 18 Data 1 Register */
  4730. #define bfin_read_CAN1_MB18_DATA1() bfin_read16(CAN1_MB18_DATA1)
  4731. #define bfin_write_CAN1_MB18_DATA1(val) bfin_write16(CAN1_MB18_DATA1, val)
  4732. #define pCAN1_MB18_DATA2 ((uint16_t volatile *)CAN1_MB18_DATA2) /* CAN Controller 1 Mailbox 18 Data 2 Register */
  4733. #define bfin_read_CAN1_MB18_DATA2() bfin_read16(CAN1_MB18_DATA2)
  4734. #define bfin_write_CAN1_MB18_DATA2(val) bfin_write16(CAN1_MB18_DATA2, val)
  4735. #define pCAN1_MB18_DATA3 ((uint16_t volatile *)CAN1_MB18_DATA3) /* CAN Controller 1 Mailbox 18 Data 3 Register */
  4736. #define bfin_read_CAN1_MB18_DATA3() bfin_read16(CAN1_MB18_DATA3)
  4737. #define bfin_write_CAN1_MB18_DATA3(val) bfin_write16(CAN1_MB18_DATA3, val)
  4738. #define pCAN1_MB18_LENGTH ((uint16_t volatile *)CAN1_MB18_LENGTH) /* CAN Controller 1 Mailbox 18 Length Register */
  4739. #define bfin_read_CAN1_MB18_LENGTH() bfin_read16(CAN1_MB18_LENGTH)
  4740. #define bfin_write_CAN1_MB18_LENGTH(val) bfin_write16(CAN1_MB18_LENGTH, val)
  4741. #define pCAN1_MB18_TIMESTAMP ((uint16_t volatile *)CAN1_MB18_TIMESTAMP) /* CAN Controller 1 Mailbox 18 Timestamp Register */
  4742. #define bfin_read_CAN1_MB18_TIMESTAMP() bfin_read16(CAN1_MB18_TIMESTAMP)
  4743. #define bfin_write_CAN1_MB18_TIMESTAMP(val) bfin_write16(CAN1_MB18_TIMESTAMP, val)
  4744. #define pCAN1_MB18_ID0 ((uint16_t volatile *)CAN1_MB18_ID0) /* CAN Controller 1 Mailbox 18 ID0 Register */
  4745. #define bfin_read_CAN1_MB18_ID0() bfin_read16(CAN1_MB18_ID0)
  4746. #define bfin_write_CAN1_MB18_ID0(val) bfin_write16(CAN1_MB18_ID0, val)
  4747. #define pCAN1_MB18_ID1 ((uint16_t volatile *)CAN1_MB18_ID1) /* CAN Controller 1 Mailbox 18 ID1 Register */
  4748. #define bfin_read_CAN1_MB18_ID1() bfin_read16(CAN1_MB18_ID1)
  4749. #define bfin_write_CAN1_MB18_ID1(val) bfin_write16(CAN1_MB18_ID1, val)
  4750. #define pCAN1_MB19_DATA0 ((uint16_t volatile *)CAN1_MB19_DATA0) /* CAN Controller 1 Mailbox 19 Data 0 Register */
  4751. #define bfin_read_CAN1_MB19_DATA0() bfin_read16(CAN1_MB19_DATA0)
  4752. #define bfin_write_CAN1_MB19_DATA0(val) bfin_write16(CAN1_MB19_DATA0, val)
  4753. #define pCAN1_MB19_DATA1 ((uint16_t volatile *)CAN1_MB19_DATA1) /* CAN Controller 1 Mailbox 19 Data 1 Register */
  4754. #define bfin_read_CAN1_MB19_DATA1() bfin_read16(CAN1_MB19_DATA1)
  4755. #define bfin_write_CAN1_MB19_DATA1(val) bfin_write16(CAN1_MB19_DATA1, val)
  4756. #define pCAN1_MB19_DATA2 ((uint16_t volatile *)CAN1_MB19_DATA2) /* CAN Controller 1 Mailbox 19 Data 2 Register */
  4757. #define bfin_read_CAN1_MB19_DATA2() bfin_read16(CAN1_MB19_DATA2)
  4758. #define bfin_write_CAN1_MB19_DATA2(val) bfin_write16(CAN1_MB19_DATA2, val)
  4759. #define pCAN1_MB19_DATA3 ((uint16_t volatile *)CAN1_MB19_DATA3) /* CAN Controller 1 Mailbox 19 Data 3 Register */
  4760. #define bfin_read_CAN1_MB19_DATA3() bfin_read16(CAN1_MB19_DATA3)
  4761. #define bfin_write_CAN1_MB19_DATA3(val) bfin_write16(CAN1_MB19_DATA3, val)
  4762. #define pCAN1_MB19_LENGTH ((uint16_t volatile *)CAN1_MB19_LENGTH) /* CAN Controller 1 Mailbox 19 Length Register */
  4763. #define bfin_read_CAN1_MB19_LENGTH() bfin_read16(CAN1_MB19_LENGTH)
  4764. #define bfin_write_CAN1_MB19_LENGTH(val) bfin_write16(CAN1_MB19_LENGTH, val)
  4765. #define pCAN1_MB19_TIMESTAMP ((uint16_t volatile *)CAN1_MB19_TIMESTAMP) /* CAN Controller 1 Mailbox 19 Timestamp Register */
  4766. #define bfin_read_CAN1_MB19_TIMESTAMP() bfin_read16(CAN1_MB19_TIMESTAMP)
  4767. #define bfin_write_CAN1_MB19_TIMESTAMP(val) bfin_write16(CAN1_MB19_TIMESTAMP, val)
  4768. #define pCAN1_MB19_ID0 ((uint16_t volatile *)CAN1_MB19_ID0) /* CAN Controller 1 Mailbox 19 ID0 Register */
  4769. #define bfin_read_CAN1_MB19_ID0() bfin_read16(CAN1_MB19_ID0)
  4770. #define bfin_write_CAN1_MB19_ID0(val) bfin_write16(CAN1_MB19_ID0, val)
  4771. #define pCAN1_MB19_ID1 ((uint16_t volatile *)CAN1_MB19_ID1) /* CAN Controller 1 Mailbox 19 ID1 Register */
  4772. #define bfin_read_CAN1_MB19_ID1() bfin_read16(CAN1_MB19_ID1)
  4773. #define bfin_write_CAN1_MB19_ID1(val) bfin_write16(CAN1_MB19_ID1, val)
  4774. #define pCAN1_MB20_DATA0 ((uint16_t volatile *)CAN1_MB20_DATA0) /* CAN Controller 1 Mailbox 20 Data 0 Register */
  4775. #define bfin_read_CAN1_MB20_DATA0() bfin_read16(CAN1_MB20_DATA0)
  4776. #define bfin_write_CAN1_MB20_DATA0(val) bfin_write16(CAN1_MB20_DATA0, val)
  4777. #define pCAN1_MB20_DATA1 ((uint16_t volatile *)CAN1_MB20_DATA1) /* CAN Controller 1 Mailbox 20 Data 1 Register */
  4778. #define bfin_read_CAN1_MB20_DATA1() bfin_read16(CAN1_MB20_DATA1)
  4779. #define bfin_write_CAN1_MB20_DATA1(val) bfin_write16(CAN1_MB20_DATA1, val)
  4780. #define pCAN1_MB20_DATA2 ((uint16_t volatile *)CAN1_MB20_DATA2) /* CAN Controller 1 Mailbox 20 Data 2 Register */
  4781. #define bfin_read_CAN1_MB20_DATA2() bfin_read16(CAN1_MB20_DATA2)
  4782. #define bfin_write_CAN1_MB20_DATA2(val) bfin_write16(CAN1_MB20_DATA2, val)
  4783. #define pCAN1_MB20_DATA3 ((uint16_t volatile *)CAN1_MB20_DATA3) /* CAN Controller 1 Mailbox 20 Data 3 Register */
  4784. #define bfin_read_CAN1_MB20_DATA3() bfin_read16(CAN1_MB20_DATA3)
  4785. #define bfin_write_CAN1_MB20_DATA3(val) bfin_write16(CAN1_MB20_DATA3, val)
  4786. #define pCAN1_MB20_LENGTH ((uint16_t volatile *)CAN1_MB20_LENGTH) /* CAN Controller 1 Mailbox 20 Length Register */
  4787. #define bfin_read_CAN1_MB20_LENGTH() bfin_read16(CAN1_MB20_LENGTH)
  4788. #define bfin_write_CAN1_MB20_LENGTH(val) bfin_write16(CAN1_MB20_LENGTH, val)
  4789. #define pCAN1_MB20_TIMESTAMP ((uint16_t volatile *)CAN1_MB20_TIMESTAMP) /* CAN Controller 1 Mailbox 20 Timestamp Register */
  4790. #define bfin_read_CAN1_MB20_TIMESTAMP() bfin_read16(CAN1_MB20_TIMESTAMP)
  4791. #define bfin_write_CAN1_MB20_TIMESTAMP(val) bfin_write16(CAN1_MB20_TIMESTAMP, val)
  4792. #define pCAN1_MB20_ID0 ((uint16_t volatile *)CAN1_MB20_ID0) /* CAN Controller 1 Mailbox 20 ID0 Register */
  4793. #define bfin_read_CAN1_MB20_ID0() bfin_read16(CAN1_MB20_ID0)
  4794. #define bfin_write_CAN1_MB20_ID0(val) bfin_write16(CAN1_MB20_ID0, val)
  4795. #define pCAN1_MB20_ID1 ((uint16_t volatile *)CAN1_MB20_ID1) /* CAN Controller 1 Mailbox 20 ID1 Register */
  4796. #define bfin_read_CAN1_MB20_ID1() bfin_read16(CAN1_MB20_ID1)
  4797. #define bfin_write_CAN1_MB20_ID1(val) bfin_write16(CAN1_MB20_ID1, val)
  4798. #define pCAN1_MB21_DATA0 ((uint16_t volatile *)CAN1_MB21_DATA0) /* CAN Controller 1 Mailbox 21 Data 0 Register */
  4799. #define bfin_read_CAN1_MB21_DATA0() bfin_read16(CAN1_MB21_DATA0)
  4800. #define bfin_write_CAN1_MB21_DATA0(val) bfin_write16(CAN1_MB21_DATA0, val)
  4801. #define pCAN1_MB21_DATA1 ((uint16_t volatile *)CAN1_MB21_DATA1) /* CAN Controller 1 Mailbox 21 Data 1 Register */
  4802. #define bfin_read_CAN1_MB21_DATA1() bfin_read16(CAN1_MB21_DATA1)
  4803. #define bfin_write_CAN1_MB21_DATA1(val) bfin_write16(CAN1_MB21_DATA1, val)
  4804. #define pCAN1_MB21_DATA2 ((uint16_t volatile *)CAN1_MB21_DATA2) /* CAN Controller 1 Mailbox 21 Data 2 Register */
  4805. #define bfin_read_CAN1_MB21_DATA2() bfin_read16(CAN1_MB21_DATA2)
  4806. #define bfin_write_CAN1_MB21_DATA2(val) bfin_write16(CAN1_MB21_DATA2, val)
  4807. #define pCAN1_MB21_DATA3 ((uint16_t volatile *)CAN1_MB21_DATA3) /* CAN Controller 1 Mailbox 21 Data 3 Register */
  4808. #define bfin_read_CAN1_MB21_DATA3() bfin_read16(CAN1_MB21_DATA3)
  4809. #define bfin_write_CAN1_MB21_DATA3(val) bfin_write16(CAN1_MB21_DATA3, val)
  4810. #define pCAN1_MB21_LENGTH ((uint16_t volatile *)CAN1_MB21_LENGTH) /* CAN Controller 1 Mailbox 21 Length Register */
  4811. #define bfin_read_CAN1_MB21_LENGTH() bfin_read16(CAN1_MB21_LENGTH)
  4812. #define bfin_write_CAN1_MB21_LENGTH(val) bfin_write16(CAN1_MB21_LENGTH, val)
  4813. #define pCAN1_MB21_TIMESTAMP ((uint16_t volatile *)CAN1_MB21_TIMESTAMP) /* CAN Controller 1 Mailbox 21 Timestamp Register */
  4814. #define bfin_read_CAN1_MB21_TIMESTAMP() bfin_read16(CAN1_MB21_TIMESTAMP)
  4815. #define bfin_write_CAN1_MB21_TIMESTAMP(val) bfin_write16(CAN1_MB21_TIMESTAMP, val)
  4816. #define pCAN1_MB21_ID0 ((uint16_t volatile *)CAN1_MB21_ID0) /* CAN Controller 1 Mailbox 21 ID0 Register */
  4817. #define bfin_read_CAN1_MB21_ID0() bfin_read16(CAN1_MB21_ID0)
  4818. #define bfin_write_CAN1_MB21_ID0(val) bfin_write16(CAN1_MB21_ID0, val)
  4819. #define pCAN1_MB21_ID1 ((uint16_t volatile *)CAN1_MB21_ID1) /* CAN Controller 1 Mailbox 21 ID1 Register */
  4820. #define bfin_read_CAN1_MB21_ID1() bfin_read16(CAN1_MB21_ID1)
  4821. #define bfin_write_CAN1_MB21_ID1(val) bfin_write16(CAN1_MB21_ID1, val)
  4822. #define pCAN1_MB22_DATA0 ((uint16_t volatile *)CAN1_MB22_DATA0) /* CAN Controller 1 Mailbox 22 Data 0 Register */
  4823. #define bfin_read_CAN1_MB22_DATA0() bfin_read16(CAN1_MB22_DATA0)
  4824. #define bfin_write_CAN1_MB22_DATA0(val) bfin_write16(CAN1_MB22_DATA0, val)
  4825. #define pCAN1_MB22_DATA1 ((uint16_t volatile *)CAN1_MB22_DATA1) /* CAN Controller 1 Mailbox 22 Data 1 Register */
  4826. #define bfin_read_CAN1_MB22_DATA1() bfin_read16(CAN1_MB22_DATA1)
  4827. #define bfin_write_CAN1_MB22_DATA1(val) bfin_write16(CAN1_MB22_DATA1, val)
  4828. #define pCAN1_MB22_DATA2 ((uint16_t volatile *)CAN1_MB22_DATA2) /* CAN Controller 1 Mailbox 22 Data 2 Register */
  4829. #define bfin_read_CAN1_MB22_DATA2() bfin_read16(CAN1_MB22_DATA2)
  4830. #define bfin_write_CAN1_MB22_DATA2(val) bfin_write16(CAN1_MB22_DATA2, val)
  4831. #define pCAN1_MB22_DATA3 ((uint16_t volatile *)CAN1_MB22_DATA3) /* CAN Controller 1 Mailbox 22 Data 3 Register */
  4832. #define bfin_read_CAN1_MB22_DATA3() bfin_read16(CAN1_MB22_DATA3)
  4833. #define bfin_write_CAN1_MB22_DATA3(val) bfin_write16(CAN1_MB22_DATA3, val)
  4834. #define pCAN1_MB22_LENGTH ((uint16_t volatile *)CAN1_MB22_LENGTH) /* CAN Controller 1 Mailbox 22 Length Register */
  4835. #define bfin_read_CAN1_MB22_LENGTH() bfin_read16(CAN1_MB22_LENGTH)
  4836. #define bfin_write_CAN1_MB22_LENGTH(val) bfin_write16(CAN1_MB22_LENGTH, val)
  4837. #define pCAN1_MB22_TIMESTAMP ((uint16_t volatile *)CAN1_MB22_TIMESTAMP) /* CAN Controller 1 Mailbox 22 Timestamp Register */
  4838. #define bfin_read_CAN1_MB22_TIMESTAMP() bfin_read16(CAN1_MB22_TIMESTAMP)
  4839. #define bfin_write_CAN1_MB22_TIMESTAMP(val) bfin_write16(CAN1_MB22_TIMESTAMP, val)
  4840. #define pCAN1_MB22_ID0 ((uint16_t volatile *)CAN1_MB22_ID0) /* CAN Controller 1 Mailbox 22 ID0 Register */
  4841. #define bfin_read_CAN1_MB22_ID0() bfin_read16(CAN1_MB22_ID0)
  4842. #define bfin_write_CAN1_MB22_ID0(val) bfin_write16(CAN1_MB22_ID0, val)
  4843. #define pCAN1_MB22_ID1 ((uint16_t volatile *)CAN1_MB22_ID1) /* CAN Controller 1 Mailbox 22 ID1 Register */
  4844. #define bfin_read_CAN1_MB22_ID1() bfin_read16(CAN1_MB22_ID1)
  4845. #define bfin_write_CAN1_MB22_ID1(val) bfin_write16(CAN1_MB22_ID1, val)
  4846. #define pCAN1_MB23_DATA0 ((uint16_t volatile *)CAN1_MB23_DATA0) /* CAN Controller 1 Mailbox 23 Data 0 Register */
  4847. #define bfin_read_CAN1_MB23_DATA0() bfin_read16(CAN1_MB23_DATA0)
  4848. #define bfin_write_CAN1_MB23_DATA0(val) bfin_write16(CAN1_MB23_DATA0, val)
  4849. #define pCAN1_MB23_DATA1 ((uint16_t volatile *)CAN1_MB23_DATA1) /* CAN Controller 1 Mailbox 23 Data 1 Register */
  4850. #define bfin_read_CAN1_MB23_DATA1() bfin_read16(CAN1_MB23_DATA1)
  4851. #define bfin_write_CAN1_MB23_DATA1(val) bfin_write16(CAN1_MB23_DATA1, val)
  4852. #define pCAN1_MB23_DATA2 ((uint16_t volatile *)CAN1_MB23_DATA2) /* CAN Controller 1 Mailbox 23 Data 2 Register */
  4853. #define bfin_read_CAN1_MB23_DATA2() bfin_read16(CAN1_MB23_DATA2)
  4854. #define bfin_write_CAN1_MB23_DATA2(val) bfin_write16(CAN1_MB23_DATA2, val)
  4855. #define pCAN1_MB23_DATA3 ((uint16_t volatile *)CAN1_MB23_DATA3) /* CAN Controller 1 Mailbox 23 Data 3 Register */
  4856. #define bfin_read_CAN1_MB23_DATA3() bfin_read16(CAN1_MB23_DATA3)
  4857. #define bfin_write_CAN1_MB23_DATA3(val) bfin_write16(CAN1_MB23_DATA3, val)
  4858. #define pCAN1_MB23_LENGTH ((uint16_t volatile *)CAN1_MB23_LENGTH) /* CAN Controller 1 Mailbox 23 Length Register */
  4859. #define bfin_read_CAN1_MB23_LENGTH() bfin_read16(CAN1_MB23_LENGTH)
  4860. #define bfin_write_CAN1_MB23_LENGTH(val) bfin_write16(CAN1_MB23_LENGTH, val)
  4861. #define pCAN1_MB23_TIMESTAMP ((uint16_t volatile *)CAN1_MB23_TIMESTAMP) /* CAN Controller 1 Mailbox 23 Timestamp Register */
  4862. #define bfin_read_CAN1_MB23_TIMESTAMP() bfin_read16(CAN1_MB23_TIMESTAMP)
  4863. #define bfin_write_CAN1_MB23_TIMESTAMP(val) bfin_write16(CAN1_MB23_TIMESTAMP, val)
  4864. #define pCAN1_MB23_ID0 ((uint16_t volatile *)CAN1_MB23_ID0) /* CAN Controller 1 Mailbox 23 ID0 Register */
  4865. #define bfin_read_CAN1_MB23_ID0() bfin_read16(CAN1_MB23_ID0)
  4866. #define bfin_write_CAN1_MB23_ID0(val) bfin_write16(CAN1_MB23_ID0, val)
  4867. #define pCAN1_MB23_ID1 ((uint16_t volatile *)CAN1_MB23_ID1) /* CAN Controller 1 Mailbox 23 ID1 Register */
  4868. #define bfin_read_CAN1_MB23_ID1() bfin_read16(CAN1_MB23_ID1)
  4869. #define bfin_write_CAN1_MB23_ID1(val) bfin_write16(CAN1_MB23_ID1, val)
  4870. #define pCAN1_MB24_DATA0 ((uint16_t volatile *)CAN1_MB24_DATA0) /* CAN Controller 1 Mailbox 24 Data 0 Register */
  4871. #define bfin_read_CAN1_MB24_DATA0() bfin_read16(CAN1_MB24_DATA0)
  4872. #define bfin_write_CAN1_MB24_DATA0(val) bfin_write16(CAN1_MB24_DATA0, val)
  4873. #define pCAN1_MB24_DATA1 ((uint16_t volatile *)CAN1_MB24_DATA1) /* CAN Controller 1 Mailbox 24 Data 1 Register */
  4874. #define bfin_read_CAN1_MB24_DATA1() bfin_read16(CAN1_MB24_DATA1)
  4875. #define bfin_write_CAN1_MB24_DATA1(val) bfin_write16(CAN1_MB24_DATA1, val)
  4876. #define pCAN1_MB24_DATA2 ((uint16_t volatile *)CAN1_MB24_DATA2) /* CAN Controller 1 Mailbox 24 Data 2 Register */
  4877. #define bfin_read_CAN1_MB24_DATA2() bfin_read16(CAN1_MB24_DATA2)
  4878. #define bfin_write_CAN1_MB24_DATA2(val) bfin_write16(CAN1_MB24_DATA2, val)
  4879. #define pCAN1_MB24_DATA3 ((uint16_t volatile *)CAN1_MB24_DATA3) /* CAN Controller 1 Mailbox 24 Data 3 Register */
  4880. #define bfin_read_CAN1_MB24_DATA3() bfin_read16(CAN1_MB24_DATA3)
  4881. #define bfin_write_CAN1_MB24_DATA3(val) bfin_write16(CAN1_MB24_DATA3, val)
  4882. #define pCAN1_MB24_LENGTH ((uint16_t volatile *)CAN1_MB24_LENGTH) /* CAN Controller 1 Mailbox 24 Length Register */
  4883. #define bfin_read_CAN1_MB24_LENGTH() bfin_read16(CAN1_MB24_LENGTH)
  4884. #define bfin_write_CAN1_MB24_LENGTH(val) bfin_write16(CAN1_MB24_LENGTH, val)
  4885. #define pCAN1_MB24_TIMESTAMP ((uint16_t volatile *)CAN1_MB24_TIMESTAMP) /* CAN Controller 1 Mailbox 24 Timestamp Register */
  4886. #define bfin_read_CAN1_MB24_TIMESTAMP() bfin_read16(CAN1_MB24_TIMESTAMP)
  4887. #define bfin_write_CAN1_MB24_TIMESTAMP(val) bfin_write16(CAN1_MB24_TIMESTAMP, val)
  4888. #define pCAN1_MB24_ID0 ((uint16_t volatile *)CAN1_MB24_ID0) /* CAN Controller 1 Mailbox 24 ID0 Register */
  4889. #define bfin_read_CAN1_MB24_ID0() bfin_read16(CAN1_MB24_ID0)
  4890. #define bfin_write_CAN1_MB24_ID0(val) bfin_write16(CAN1_MB24_ID0, val)
  4891. #define pCAN1_MB24_ID1 ((uint16_t volatile *)CAN1_MB24_ID1) /* CAN Controller 1 Mailbox 24 ID1 Register */
  4892. #define bfin_read_CAN1_MB24_ID1() bfin_read16(CAN1_MB24_ID1)
  4893. #define bfin_write_CAN1_MB24_ID1(val) bfin_write16(CAN1_MB24_ID1, val)
  4894. #define pCAN1_MB25_DATA0 ((uint16_t volatile *)CAN1_MB25_DATA0) /* CAN Controller 1 Mailbox 25 Data 0 Register */
  4895. #define bfin_read_CAN1_MB25_DATA0() bfin_read16(CAN1_MB25_DATA0)
  4896. #define bfin_write_CAN1_MB25_DATA0(val) bfin_write16(CAN1_MB25_DATA0, val)
  4897. #define pCAN1_MB25_DATA1 ((uint16_t volatile *)CAN1_MB25_DATA1) /* CAN Controller 1 Mailbox 25 Data 1 Register */
  4898. #define bfin_read_CAN1_MB25_DATA1() bfin_read16(CAN1_MB25_DATA1)
  4899. #define bfin_write_CAN1_MB25_DATA1(val) bfin_write16(CAN1_MB25_DATA1, val)
  4900. #define pCAN1_MB25_DATA2 ((uint16_t volatile *)CAN1_MB25_DATA2) /* CAN Controller 1 Mailbox 25 Data 2 Register */
  4901. #define bfin_read_CAN1_MB25_DATA2() bfin_read16(CAN1_MB25_DATA2)
  4902. #define bfin_write_CAN1_MB25_DATA2(val) bfin_write16(CAN1_MB25_DATA2, val)
  4903. #define pCAN1_MB25_DATA3 ((uint16_t volatile *)CAN1_MB25_DATA3) /* CAN Controller 1 Mailbox 25 Data 3 Register */
  4904. #define bfin_read_CAN1_MB25_DATA3() bfin_read16(CAN1_MB25_DATA3)
  4905. #define bfin_write_CAN1_MB25_DATA3(val) bfin_write16(CAN1_MB25_DATA3, val)
  4906. #define pCAN1_MB25_LENGTH ((uint16_t volatile *)CAN1_MB25_LENGTH) /* CAN Controller 1 Mailbox 25 Length Register */
  4907. #define bfin_read_CAN1_MB25_LENGTH() bfin_read16(CAN1_MB25_LENGTH)
  4908. #define bfin_write_CAN1_MB25_LENGTH(val) bfin_write16(CAN1_MB25_LENGTH, val)
  4909. #define pCAN1_MB25_TIMESTAMP ((uint16_t volatile *)CAN1_MB25_TIMESTAMP) /* CAN Controller 1 Mailbox 25 Timestamp Register */
  4910. #define bfin_read_CAN1_MB25_TIMESTAMP() bfin_read16(CAN1_MB25_TIMESTAMP)
  4911. #define bfin_write_CAN1_MB25_TIMESTAMP(val) bfin_write16(CAN1_MB25_TIMESTAMP, val)
  4912. #define pCAN1_MB25_ID0 ((uint16_t volatile *)CAN1_MB25_ID0) /* CAN Controller 1 Mailbox 25 ID0 Register */
  4913. #define bfin_read_CAN1_MB25_ID0() bfin_read16(CAN1_MB25_ID0)
  4914. #define bfin_write_CAN1_MB25_ID0(val) bfin_write16(CAN1_MB25_ID0, val)
  4915. #define pCAN1_MB25_ID1 ((uint16_t volatile *)CAN1_MB25_ID1) /* CAN Controller 1 Mailbox 25 ID1 Register */
  4916. #define bfin_read_CAN1_MB25_ID1() bfin_read16(CAN1_MB25_ID1)
  4917. #define bfin_write_CAN1_MB25_ID1(val) bfin_write16(CAN1_MB25_ID1, val)
  4918. #define pCAN1_MB26_DATA0 ((uint16_t volatile *)CAN1_MB26_DATA0) /* CAN Controller 1 Mailbox 26 Data 0 Register */
  4919. #define bfin_read_CAN1_MB26_DATA0() bfin_read16(CAN1_MB26_DATA0)
  4920. #define bfin_write_CAN1_MB26_DATA0(val) bfin_write16(CAN1_MB26_DATA0, val)
  4921. #define pCAN1_MB26_DATA1 ((uint16_t volatile *)CAN1_MB26_DATA1) /* CAN Controller 1 Mailbox 26 Data 1 Register */
  4922. #define bfin_read_CAN1_MB26_DATA1() bfin_read16(CAN1_MB26_DATA1)
  4923. #define bfin_write_CAN1_MB26_DATA1(val) bfin_write16(CAN1_MB26_DATA1, val)
  4924. #define pCAN1_MB26_DATA2 ((uint16_t volatile *)CAN1_MB26_DATA2) /* CAN Controller 1 Mailbox 26 Data 2 Register */
  4925. #define bfin_read_CAN1_MB26_DATA2() bfin_read16(CAN1_MB26_DATA2)
  4926. #define bfin_write_CAN1_MB26_DATA2(val) bfin_write16(CAN1_MB26_DATA2, val)
  4927. #define pCAN1_MB26_DATA3 ((uint16_t volatile *)CAN1_MB26_DATA3) /* CAN Controller 1 Mailbox 26 Data 3 Register */
  4928. #define bfin_read_CAN1_MB26_DATA3() bfin_read16(CAN1_MB26_DATA3)
  4929. #define bfin_write_CAN1_MB26_DATA3(val) bfin_write16(CAN1_MB26_DATA3, val)
  4930. #define pCAN1_MB26_LENGTH ((uint16_t volatile *)CAN1_MB26_LENGTH) /* CAN Controller 1 Mailbox 26 Length Register */
  4931. #define bfin_read_CAN1_MB26_LENGTH() bfin_read16(CAN1_MB26_LENGTH)
  4932. #define bfin_write_CAN1_MB26_LENGTH(val) bfin_write16(CAN1_MB26_LENGTH, val)
  4933. #define pCAN1_MB26_TIMESTAMP ((uint16_t volatile *)CAN1_MB26_TIMESTAMP) /* CAN Controller 1 Mailbox 26 Timestamp Register */
  4934. #define bfin_read_CAN1_MB26_TIMESTAMP() bfin_read16(CAN1_MB26_TIMESTAMP)
  4935. #define bfin_write_CAN1_MB26_TIMESTAMP(val) bfin_write16(CAN1_MB26_TIMESTAMP, val)
  4936. #define pCAN1_MB26_ID0 ((uint16_t volatile *)CAN1_MB26_ID0) /* CAN Controller 1 Mailbox 26 ID0 Register */
  4937. #define bfin_read_CAN1_MB26_ID0() bfin_read16(CAN1_MB26_ID0)
  4938. #define bfin_write_CAN1_MB26_ID0(val) bfin_write16(CAN1_MB26_ID0, val)
  4939. #define pCAN1_MB26_ID1 ((uint16_t volatile *)CAN1_MB26_ID1) /* CAN Controller 1 Mailbox 26 ID1 Register */
  4940. #define bfin_read_CAN1_MB26_ID1() bfin_read16(CAN1_MB26_ID1)
  4941. #define bfin_write_CAN1_MB26_ID1(val) bfin_write16(CAN1_MB26_ID1, val)
  4942. #define pCAN1_MB27_DATA0 ((uint16_t volatile *)CAN1_MB27_DATA0) /* CAN Controller 1 Mailbox 27 Data 0 Register */
  4943. #define bfin_read_CAN1_MB27_DATA0() bfin_read16(CAN1_MB27_DATA0)
  4944. #define bfin_write_CAN1_MB27_DATA0(val) bfin_write16(CAN1_MB27_DATA0, val)
  4945. #define pCAN1_MB27_DATA1 ((uint16_t volatile *)CAN1_MB27_DATA1) /* CAN Controller 1 Mailbox 27 Data 1 Register */
  4946. #define bfin_read_CAN1_MB27_DATA1() bfin_read16(CAN1_MB27_DATA1)
  4947. #define bfin_write_CAN1_MB27_DATA1(val) bfin_write16(CAN1_MB27_DATA1, val)
  4948. #define pCAN1_MB27_DATA2 ((uint16_t volatile *)CAN1_MB27_DATA2) /* CAN Controller 1 Mailbox 27 Data 2 Register */
  4949. #define bfin_read_CAN1_MB27_DATA2() bfin_read16(CAN1_MB27_DATA2)
  4950. #define bfin_write_CAN1_MB27_DATA2(val) bfin_write16(CAN1_MB27_DATA2, val)
  4951. #define pCAN1_MB27_DATA3 ((uint16_t volatile *)CAN1_MB27_DATA3) /* CAN Controller 1 Mailbox 27 Data 3 Register */
  4952. #define bfin_read_CAN1_MB27_DATA3() bfin_read16(CAN1_MB27_DATA3)
  4953. #define bfin_write_CAN1_MB27_DATA3(val) bfin_write16(CAN1_MB27_DATA3, val)
  4954. #define pCAN1_MB27_LENGTH ((uint16_t volatile *)CAN1_MB27_LENGTH) /* CAN Controller 1 Mailbox 27 Length Register */
  4955. #define bfin_read_CAN1_MB27_LENGTH() bfin_read16(CAN1_MB27_LENGTH)
  4956. #define bfin_write_CAN1_MB27_LENGTH(val) bfin_write16(CAN1_MB27_LENGTH, val)
  4957. #define pCAN1_MB27_TIMESTAMP ((uint16_t volatile *)CAN1_MB27_TIMESTAMP) /* CAN Controller 1 Mailbox 27 Timestamp Register */
  4958. #define bfin_read_CAN1_MB27_TIMESTAMP() bfin_read16(CAN1_MB27_TIMESTAMP)
  4959. #define bfin_write_CAN1_MB27_TIMESTAMP(val) bfin_write16(CAN1_MB27_TIMESTAMP, val)
  4960. #define pCAN1_MB27_ID0 ((uint16_t volatile *)CAN1_MB27_ID0) /* CAN Controller 1 Mailbox 27 ID0 Register */
  4961. #define bfin_read_CAN1_MB27_ID0() bfin_read16(CAN1_MB27_ID0)
  4962. #define bfin_write_CAN1_MB27_ID0(val) bfin_write16(CAN1_MB27_ID0, val)
  4963. #define pCAN1_MB27_ID1 ((uint16_t volatile *)CAN1_MB27_ID1) /* CAN Controller 1 Mailbox 27 ID1 Register */
  4964. #define bfin_read_CAN1_MB27_ID1() bfin_read16(CAN1_MB27_ID1)
  4965. #define bfin_write_CAN1_MB27_ID1(val) bfin_write16(CAN1_MB27_ID1, val)
  4966. #define pCAN1_MB28_DATA0 ((uint16_t volatile *)CAN1_MB28_DATA0) /* CAN Controller 1 Mailbox 28 Data 0 Register */
  4967. #define bfin_read_CAN1_MB28_DATA0() bfin_read16(CAN1_MB28_DATA0)
  4968. #define bfin_write_CAN1_MB28_DATA0(val) bfin_write16(CAN1_MB28_DATA0, val)
  4969. #define pCAN1_MB28_DATA1 ((uint16_t volatile *)CAN1_MB28_DATA1) /* CAN Controller 1 Mailbox 28 Data 1 Register */
  4970. #define bfin_read_CAN1_MB28_DATA1() bfin_read16(CAN1_MB28_DATA1)
  4971. #define bfin_write_CAN1_MB28_DATA1(val) bfin_write16(CAN1_MB28_DATA1, val)
  4972. #define pCAN1_MB28_DATA2 ((uint16_t volatile *)CAN1_MB28_DATA2) /* CAN Controller 1 Mailbox 28 Data 2 Register */
  4973. #define bfin_read_CAN1_MB28_DATA2() bfin_read16(CAN1_MB28_DATA2)
  4974. #define bfin_write_CAN1_MB28_DATA2(val) bfin_write16(CAN1_MB28_DATA2, val)
  4975. #define pCAN1_MB28_DATA3 ((uint16_t volatile *)CAN1_MB28_DATA3) /* CAN Controller 1 Mailbox 28 Data 3 Register */
  4976. #define bfin_read_CAN1_MB28_DATA3() bfin_read16(CAN1_MB28_DATA3)
  4977. #define bfin_write_CAN1_MB28_DATA3(val) bfin_write16(CAN1_MB28_DATA3, val)
  4978. #define pCAN1_MB28_LENGTH ((uint16_t volatile *)CAN1_MB28_LENGTH) /* CAN Controller 1 Mailbox 28 Length Register */
  4979. #define bfin_read_CAN1_MB28_LENGTH() bfin_read16(CAN1_MB28_LENGTH)
  4980. #define bfin_write_CAN1_MB28_LENGTH(val) bfin_write16(CAN1_MB28_LENGTH, val)
  4981. #define pCAN1_MB28_TIMESTAMP ((uint16_t volatile *)CAN1_MB28_TIMESTAMP) /* CAN Controller 1 Mailbox 28 Timestamp Register */
  4982. #define bfin_read_CAN1_MB28_TIMESTAMP() bfin_read16(CAN1_MB28_TIMESTAMP)
  4983. #define bfin_write_CAN1_MB28_TIMESTAMP(val) bfin_write16(CAN1_MB28_TIMESTAMP, val)
  4984. #define pCAN1_MB28_ID0 ((uint16_t volatile *)CAN1_MB28_ID0) /* CAN Controller 1 Mailbox 28 ID0 Register */
  4985. #define bfin_read_CAN1_MB28_ID0() bfin_read16(CAN1_MB28_ID0)
  4986. #define bfin_write_CAN1_MB28_ID0(val) bfin_write16(CAN1_MB28_ID0, val)
  4987. #define pCAN1_MB28_ID1 ((uint16_t volatile *)CAN1_MB28_ID1) /* CAN Controller 1 Mailbox 28 ID1 Register */
  4988. #define bfin_read_CAN1_MB28_ID1() bfin_read16(CAN1_MB28_ID1)
  4989. #define bfin_write_CAN1_MB28_ID1(val) bfin_write16(CAN1_MB28_ID1, val)
  4990. #define pCAN1_MB29_DATA0 ((uint16_t volatile *)CAN1_MB29_DATA0) /* CAN Controller 1 Mailbox 29 Data 0 Register */
  4991. #define bfin_read_CAN1_MB29_DATA0() bfin_read16(CAN1_MB29_DATA0)
  4992. #define bfin_write_CAN1_MB29_DATA0(val) bfin_write16(CAN1_MB29_DATA0, val)
  4993. #define pCAN1_MB29_DATA1 ((uint16_t volatile *)CAN1_MB29_DATA1) /* CAN Controller 1 Mailbox 29 Data 1 Register */
  4994. #define bfin_read_CAN1_MB29_DATA1() bfin_read16(CAN1_MB29_DATA1)
  4995. #define bfin_write_CAN1_MB29_DATA1(val) bfin_write16(CAN1_MB29_DATA1, val)
  4996. #define pCAN1_MB29_DATA2 ((uint16_t volatile *)CAN1_MB29_DATA2) /* CAN Controller 1 Mailbox 29 Data 2 Register */
  4997. #define bfin_read_CAN1_MB29_DATA2() bfin_read16(CAN1_MB29_DATA2)
  4998. #define bfin_write_CAN1_MB29_DATA2(val) bfin_write16(CAN1_MB29_DATA2, val)
  4999. #define pCAN1_MB29_DATA3 ((uint16_t volatile *)CAN1_MB29_DATA3) /* CAN Controller 1 Mailbox 29 Data 3 Register */
  5000. #define bfin_read_CAN1_MB29_DATA3() bfin_read16(CAN1_MB29_DATA3)
  5001. #define bfin_write_CAN1_MB29_DATA3(val) bfin_write16(CAN1_MB29_DATA3, val)
  5002. #define pCAN1_MB29_LENGTH ((uint16_t volatile *)CAN1_MB29_LENGTH) /* CAN Controller 1 Mailbox 29 Length Register */
  5003. #define bfin_read_CAN1_MB29_LENGTH() bfin_read16(CAN1_MB29_LENGTH)
  5004. #define bfin_write_CAN1_MB29_LENGTH(val) bfin_write16(CAN1_MB29_LENGTH, val)
  5005. #define pCAN1_MB29_TIMESTAMP ((uint16_t volatile *)CAN1_MB29_TIMESTAMP) /* CAN Controller 1 Mailbox 29 Timestamp Register */
  5006. #define bfin_read_CAN1_MB29_TIMESTAMP() bfin_read16(CAN1_MB29_TIMESTAMP)
  5007. #define bfin_write_CAN1_MB29_TIMESTAMP(val) bfin_write16(CAN1_MB29_TIMESTAMP, val)
  5008. #define pCAN1_MB29_ID0 ((uint16_t volatile *)CAN1_MB29_ID0) /* CAN Controller 1 Mailbox 29 ID0 Register */
  5009. #define bfin_read_CAN1_MB29_ID0() bfin_read16(CAN1_MB29_ID0)
  5010. #define bfin_write_CAN1_MB29_ID0(val) bfin_write16(CAN1_MB29_ID0, val)
  5011. #define pCAN1_MB29_ID1 ((uint16_t volatile *)CAN1_MB29_ID1) /* CAN Controller 1 Mailbox 29 ID1 Register */
  5012. #define bfin_read_CAN1_MB29_ID1() bfin_read16(CAN1_MB29_ID1)
  5013. #define bfin_write_CAN1_MB29_ID1(val) bfin_write16(CAN1_MB29_ID1, val)
  5014. #define pCAN1_MB30_DATA0 ((uint16_t volatile *)CAN1_MB30_DATA0) /* CAN Controller 1 Mailbox 30 Data 0 Register */
  5015. #define bfin_read_CAN1_MB30_DATA0() bfin_read16(CAN1_MB30_DATA0)
  5016. #define bfin_write_CAN1_MB30_DATA0(val) bfin_write16(CAN1_MB30_DATA0, val)
  5017. #define pCAN1_MB30_DATA1 ((uint16_t volatile *)CAN1_MB30_DATA1) /* CAN Controller 1 Mailbox 30 Data 1 Register */
  5018. #define bfin_read_CAN1_MB30_DATA1() bfin_read16(CAN1_MB30_DATA1)
  5019. #define bfin_write_CAN1_MB30_DATA1(val) bfin_write16(CAN1_MB30_DATA1, val)
  5020. #define pCAN1_MB30_DATA2 ((uint16_t volatile *)CAN1_MB30_DATA2) /* CAN Controller 1 Mailbox 30 Data 2 Register */
  5021. #define bfin_read_CAN1_MB30_DATA2() bfin_read16(CAN1_MB30_DATA2)
  5022. #define bfin_write_CAN1_MB30_DATA2(val) bfin_write16(CAN1_MB30_DATA2, val)
  5023. #define pCAN1_MB30_DATA3 ((uint16_t volatile *)CAN1_MB30_DATA3) /* CAN Controller 1 Mailbox 30 Data 3 Register */
  5024. #define bfin_read_CAN1_MB30_DATA3() bfin_read16(CAN1_MB30_DATA3)
  5025. #define bfin_write_CAN1_MB30_DATA3(val) bfin_write16(CAN1_MB30_DATA3, val)
  5026. #define pCAN1_MB30_LENGTH ((uint16_t volatile *)CAN1_MB30_LENGTH) /* CAN Controller 1 Mailbox 30 Length Register */
  5027. #define bfin_read_CAN1_MB30_LENGTH() bfin_read16(CAN1_MB30_LENGTH)
  5028. #define bfin_write_CAN1_MB30_LENGTH(val) bfin_write16(CAN1_MB30_LENGTH, val)
  5029. #define pCAN1_MB30_TIMESTAMP ((uint16_t volatile *)CAN1_MB30_TIMESTAMP) /* CAN Controller 1 Mailbox 30 Timestamp Register */
  5030. #define bfin_read_CAN1_MB30_TIMESTAMP() bfin_read16(CAN1_MB30_TIMESTAMP)
  5031. #define bfin_write_CAN1_MB30_TIMESTAMP(val) bfin_write16(CAN1_MB30_TIMESTAMP, val)
  5032. #define pCAN1_MB30_ID0 ((uint16_t volatile *)CAN1_MB30_ID0) /* CAN Controller 1 Mailbox 30 ID0 Register */
  5033. #define bfin_read_CAN1_MB30_ID0() bfin_read16(CAN1_MB30_ID0)
  5034. #define bfin_write_CAN1_MB30_ID0(val) bfin_write16(CAN1_MB30_ID0, val)
  5035. #define pCAN1_MB30_ID1 ((uint16_t volatile *)CAN1_MB30_ID1) /* CAN Controller 1 Mailbox 30 ID1 Register */
  5036. #define bfin_read_CAN1_MB30_ID1() bfin_read16(CAN1_MB30_ID1)
  5037. #define bfin_write_CAN1_MB30_ID1(val) bfin_write16(CAN1_MB30_ID1, val)
  5038. #define pCAN1_MB31_DATA0 ((uint16_t volatile *)CAN1_MB31_DATA0) /* CAN Controller 1 Mailbox 31 Data 0 Register */
  5039. #define bfin_read_CAN1_MB31_DATA0() bfin_read16(CAN1_MB31_DATA0)
  5040. #define bfin_write_CAN1_MB31_DATA0(val) bfin_write16(CAN1_MB31_DATA0, val)
  5041. #define pCAN1_MB31_DATA1 ((uint16_t volatile *)CAN1_MB31_DATA1) /* CAN Controller 1 Mailbox 31 Data 1 Register */
  5042. #define bfin_read_CAN1_MB31_DATA1() bfin_read16(CAN1_MB31_DATA1)
  5043. #define bfin_write_CAN1_MB31_DATA1(val) bfin_write16(CAN1_MB31_DATA1, val)
  5044. #define pCAN1_MB31_DATA2 ((uint16_t volatile *)CAN1_MB31_DATA2) /* CAN Controller 1 Mailbox 31 Data 2 Register */
  5045. #define bfin_read_CAN1_MB31_DATA2() bfin_read16(CAN1_MB31_DATA2)
  5046. #define bfin_write_CAN1_MB31_DATA2(val) bfin_write16(CAN1_MB31_DATA2, val)
  5047. #define pCAN1_MB31_DATA3 ((uint16_t volatile *)CAN1_MB31_DATA3) /* CAN Controller 1 Mailbox 31 Data 3 Register */
  5048. #define bfin_read_CAN1_MB31_DATA3() bfin_read16(CAN1_MB31_DATA3)
  5049. #define bfin_write_CAN1_MB31_DATA3(val) bfin_write16(CAN1_MB31_DATA3, val)
  5050. #define pCAN1_MB31_LENGTH ((uint16_t volatile *)CAN1_MB31_LENGTH) /* CAN Controller 1 Mailbox 31 Length Register */
  5051. #define bfin_read_CAN1_MB31_LENGTH() bfin_read16(CAN1_MB31_LENGTH)
  5052. #define bfin_write_CAN1_MB31_LENGTH(val) bfin_write16(CAN1_MB31_LENGTH, val)
  5053. #define pCAN1_MB31_TIMESTAMP ((uint16_t volatile *)CAN1_MB31_TIMESTAMP) /* CAN Controller 1 Mailbox 31 Timestamp Register */
  5054. #define bfin_read_CAN1_MB31_TIMESTAMP() bfin_read16(CAN1_MB31_TIMESTAMP)
  5055. #define bfin_write_CAN1_MB31_TIMESTAMP(val) bfin_write16(CAN1_MB31_TIMESTAMP, val)
  5056. #define pCAN1_MB31_ID0 ((uint16_t volatile *)CAN1_MB31_ID0) /* CAN Controller 1 Mailbox 31 ID0 Register */
  5057. #define bfin_read_CAN1_MB31_ID0() bfin_read16(CAN1_MB31_ID0)
  5058. #define bfin_write_CAN1_MB31_ID0(val) bfin_write16(CAN1_MB31_ID0, val)
  5059. #define pCAN1_MB31_ID1 ((uint16_t volatile *)CAN1_MB31_ID1) /* CAN Controller 1 Mailbox 31 ID1 Register */
  5060. #define bfin_read_CAN1_MB31_ID1() bfin_read16(CAN1_MB31_ID1)
  5061. #define bfin_write_CAN1_MB31_ID1(val) bfin_write16(CAN1_MB31_ID1, val)
  5062. #define pSPI0_CTL ((uint16_t volatile *)SPI0_CTL) /* SPI0 Control Register */
  5063. #define bfin_read_SPI0_CTL() bfin_read16(SPI0_CTL)
  5064. #define bfin_write_SPI0_CTL(val) bfin_write16(SPI0_CTL, val)
  5065. #define pSPI0_FLG ((uint16_t volatile *)SPI0_FLG) /* SPI0 Flag Register */
  5066. #define bfin_read_SPI0_FLG() bfin_read16(SPI0_FLG)
  5067. #define bfin_write_SPI0_FLG(val) bfin_write16(SPI0_FLG, val)
  5068. #define pSPI0_STAT ((uint16_t volatile *)SPI0_STAT) /* SPI0 Status Register */
  5069. #define bfin_read_SPI0_STAT() bfin_read16(SPI0_STAT)
  5070. #define bfin_write_SPI0_STAT(val) bfin_write16(SPI0_STAT, val)
  5071. #define pSPI0_TDBR ((uint16_t volatile *)SPI0_TDBR) /* SPI0 Transmit Data Buffer Register */
  5072. #define bfin_read_SPI0_TDBR() bfin_read16(SPI0_TDBR)
  5073. #define bfin_write_SPI0_TDBR(val) bfin_write16(SPI0_TDBR, val)
  5074. #define pSPI0_RDBR ((uint16_t volatile *)SPI0_RDBR) /* SPI0 Receive Data Buffer Register */
  5075. #define bfin_read_SPI0_RDBR() bfin_read16(SPI0_RDBR)
  5076. #define bfin_write_SPI0_RDBR(val) bfin_write16(SPI0_RDBR, val)
  5077. #define pSPI0_BAUD ((uint16_t volatile *)SPI0_BAUD) /* SPI0 Baud Rate Register */
  5078. #define bfin_read_SPI0_BAUD() bfin_read16(SPI0_BAUD)
  5079. #define bfin_write_SPI0_BAUD(val) bfin_write16(SPI0_BAUD, val)
  5080. #define pSPI0_SHADOW ((uint16_t volatile *)SPI0_SHADOW) /* SPI0 Receive Data Buffer Shadow Register */
  5081. #define bfin_read_SPI0_SHADOW() bfin_read16(SPI0_SHADOW)
  5082. #define bfin_write_SPI0_SHADOW(val) bfin_write16(SPI0_SHADOW, val)
  5083. #define pSPI1_CTL ((uint16_t volatile *)SPI1_CTL) /* SPI1 Control Register */
  5084. #define bfin_read_SPI1_CTL() bfin_read16(SPI1_CTL)
  5085. #define bfin_write_SPI1_CTL(val) bfin_write16(SPI1_CTL, val)
  5086. #define pSPI1_FLG ((uint16_t volatile *)SPI1_FLG) /* SPI1 Flag Register */
  5087. #define bfin_read_SPI1_FLG() bfin_read16(SPI1_FLG)
  5088. #define bfin_write_SPI1_FLG(val) bfin_write16(SPI1_FLG, val)
  5089. #define pSPI1_STAT ((uint16_t volatile *)SPI1_STAT) /* SPI1 Status Register */
  5090. #define bfin_read_SPI1_STAT() bfin_read16(SPI1_STAT)
  5091. #define bfin_write_SPI1_STAT(val) bfin_write16(SPI1_STAT, val)
  5092. #define pSPI1_TDBR ((uint16_t volatile *)SPI1_TDBR) /* SPI1 Transmit Data Buffer Register */
  5093. #define bfin_read_SPI1_TDBR() bfin_read16(SPI1_TDBR)
  5094. #define bfin_write_SPI1_TDBR(val) bfin_write16(SPI1_TDBR, val)
  5095. #define pSPI1_RDBR ((uint16_t volatile *)SPI1_RDBR) /* SPI1 Receive Data Buffer Register */
  5096. #define bfin_read_SPI1_RDBR() bfin_read16(SPI1_RDBR)
  5097. #define bfin_write_SPI1_RDBR(val) bfin_write16(SPI1_RDBR, val)
  5098. #define pSPI1_BAUD ((uint16_t volatile *)SPI1_BAUD) /* SPI1 Baud Rate Register */
  5099. #define bfin_read_SPI1_BAUD() bfin_read16(SPI1_BAUD)
  5100. #define bfin_write_SPI1_BAUD(val) bfin_write16(SPI1_BAUD, val)
  5101. #define pSPI1_SHADOW ((uint16_t volatile *)SPI1_SHADOW) /* SPI1 Receive Data Buffer Shadow Register */
  5102. #define bfin_read_SPI1_SHADOW() bfin_read16(SPI1_SHADOW)
  5103. #define bfin_write_SPI1_SHADOW(val) bfin_write16(SPI1_SHADOW, val)
  5104. #define pSPI2_CTL ((uint16_t volatile *)SPI2_CTL) /* SPI2 Control Register */
  5105. #define bfin_read_SPI2_CTL() bfin_read16(SPI2_CTL)
  5106. #define bfin_write_SPI2_CTL(val) bfin_write16(SPI2_CTL, val)
  5107. #define pSPI2_FLG ((uint16_t volatile *)SPI2_FLG) /* SPI2 Flag Register */
  5108. #define bfin_read_SPI2_FLG() bfin_read16(SPI2_FLG)
  5109. #define bfin_write_SPI2_FLG(val) bfin_write16(SPI2_FLG, val)
  5110. #define pSPI2_STAT ((uint16_t volatile *)SPI2_STAT) /* SPI2 Status Register */
  5111. #define bfin_read_SPI2_STAT() bfin_read16(SPI2_STAT)
  5112. #define bfin_write_SPI2_STAT(val) bfin_write16(SPI2_STAT, val)
  5113. #define pSPI2_TDBR ((uint16_t volatile *)SPI2_TDBR) /* SPI2 Transmit Data Buffer Register */
  5114. #define bfin_read_SPI2_TDBR() bfin_read16(SPI2_TDBR)
  5115. #define bfin_write_SPI2_TDBR(val) bfin_write16(SPI2_TDBR, val)
  5116. #define pSPI2_RDBR ((uint16_t volatile *)SPI2_RDBR) /* SPI2 Receive Data Buffer Register */
  5117. #define bfin_read_SPI2_RDBR() bfin_read16(SPI2_RDBR)
  5118. #define bfin_write_SPI2_RDBR(val) bfin_write16(SPI2_RDBR, val)
  5119. #define pSPI2_BAUD ((uint16_t volatile *)SPI2_BAUD) /* SPI2 Baud Rate Register */
  5120. #define bfin_read_SPI2_BAUD() bfin_read16(SPI2_BAUD)
  5121. #define bfin_write_SPI2_BAUD(val) bfin_write16(SPI2_BAUD, val)
  5122. #define pSPI2_SHADOW ((uint16_t volatile *)SPI2_SHADOW) /* SPI2 Receive Data Buffer Shadow Register */
  5123. #define bfin_read_SPI2_SHADOW() bfin_read16(SPI2_SHADOW)
  5124. #define bfin_write_SPI2_SHADOW(val) bfin_write16(SPI2_SHADOW, val)
  5125. #define pTWI0_CLKDIV ((uint16_t volatile *)TWI0_CLKDIV) /* Clock Divider Register */
  5126. #define bfin_read_TWI0_CLKDIV() bfin_read16(TWI0_CLKDIV)
  5127. #define bfin_write_TWI0_CLKDIV(val) bfin_write16(TWI0_CLKDIV, val)
  5128. #define pTWI0_CONTROL ((uint16_t volatile *)TWI0_CONTROL) /* TWI Control Register */
  5129. #define bfin_read_TWI0_CONTROL() bfin_read16(TWI0_CONTROL)
  5130. #define bfin_write_TWI0_CONTROL(val) bfin_write16(TWI0_CONTROL, val)
  5131. #define pTWI0_SLAVE_CTL ((uint16_t volatile *)TWI0_SLAVE_CTL) /* TWI Slave Mode Control Register */
  5132. #define bfin_read_TWI0_SLAVE_CTL() bfin_read16(TWI0_SLAVE_CTL)
  5133. #define bfin_write_TWI0_SLAVE_CTL(val) bfin_write16(TWI0_SLAVE_CTL, val)
  5134. #define pTWI0_SLAVE_STAT ((uint16_t volatile *)TWI0_SLAVE_STAT) /* TWI Slave Mode Status Register */
  5135. #define bfin_read_TWI0_SLAVE_STAT() bfin_read16(TWI0_SLAVE_STAT)
  5136. #define bfin_write_TWI0_SLAVE_STAT(val) bfin_write16(TWI0_SLAVE_STAT, val)
  5137. #define pTWI0_SLAVE_ADDR ((uint16_t volatile *)TWI0_SLAVE_ADDR) /* TWI Slave Mode Address Register */
  5138. #define bfin_read_TWI0_SLAVE_ADDR() bfin_read16(TWI0_SLAVE_ADDR)
  5139. #define bfin_write_TWI0_SLAVE_ADDR(val) bfin_write16(TWI0_SLAVE_ADDR, val)
  5140. #define pTWI0_MASTER_CTL ((uint16_t volatile *)TWI0_MASTER_CTL) /* TWI Master Mode Control Register */
  5141. #define bfin_read_TWI0_MASTER_CTL() bfin_read16(TWI0_MASTER_CTL)
  5142. #define bfin_write_TWI0_MASTER_CTL(val) bfin_write16(TWI0_MASTER_CTL, val)
  5143. #define pTWI0_MASTER_STAT ((uint16_t volatile *)TWI0_MASTER_STAT) /* TWI Master Mode Status Register */
  5144. #define bfin_read_TWI0_MASTER_STAT() bfin_read16(TWI0_MASTER_STAT)
  5145. #define bfin_write_TWI0_MASTER_STAT(val) bfin_write16(TWI0_MASTER_STAT, val)
  5146. #define pTWI0_MASTER_ADDR ((uint16_t volatile *)TWI0_MASTER_ADDR) /* TWI Master Mode Address Register */
  5147. #define bfin_read_TWI0_MASTER_ADDR() bfin_read16(TWI0_MASTER_ADDR)
  5148. #define bfin_write_TWI0_MASTER_ADDR(val) bfin_write16(TWI0_MASTER_ADDR, val)
  5149. #define pTWI0_INT_STAT ((uint16_t volatile *)TWI0_INT_STAT) /* TWI Interrupt Status Register */
  5150. #define bfin_read_TWI0_INT_STAT() bfin_read16(TWI0_INT_STAT)
  5151. #define bfin_write_TWI0_INT_STAT(val) bfin_write16(TWI0_INT_STAT, val)
  5152. #define pTWI0_INT_MASK ((uint16_t volatile *)TWI0_INT_MASK) /* TWI Interrupt Mask Register */
  5153. #define bfin_read_TWI0_INT_MASK() bfin_read16(TWI0_INT_MASK)
  5154. #define bfin_write_TWI0_INT_MASK(val) bfin_write16(TWI0_INT_MASK, val)
  5155. #define pTWI0_FIFO_CTL ((uint16_t volatile *)TWI0_FIFO_CTL) /* TWI FIFO Control Register */
  5156. #define bfin_read_TWI0_FIFO_CTL() bfin_read16(TWI0_FIFO_CTL)
  5157. #define bfin_write_TWI0_FIFO_CTL(val) bfin_write16(TWI0_FIFO_CTL, val)
  5158. #define pTWI0_FIFO_STAT ((uint16_t volatile *)TWI0_FIFO_STAT) /* TWI FIFO Status Register */
  5159. #define bfin_read_TWI0_FIFO_STAT() bfin_read16(TWI0_FIFO_STAT)
  5160. #define bfin_write_TWI0_FIFO_STAT(val) bfin_write16(TWI0_FIFO_STAT, val)
  5161. #define pTWI0_XMT_DATA8 ((uint16_t volatile *)TWI0_XMT_DATA8) /* TWI FIFO Transmit Data Single Byte Register */
  5162. #define bfin_read_TWI0_XMT_DATA8() bfin_read16(TWI0_XMT_DATA8)
  5163. #define bfin_write_TWI0_XMT_DATA8(val) bfin_write16(TWI0_XMT_DATA8, val)
  5164. #define pTWI0_XMT_DATA16 ((uint16_t volatile *)TWI0_XMT_DATA16) /* TWI FIFO Transmit Data Double Byte Register */
  5165. #define bfin_read_TWI0_XMT_DATA16() bfin_read16(TWI0_XMT_DATA16)
  5166. #define bfin_write_TWI0_XMT_DATA16(val) bfin_write16(TWI0_XMT_DATA16, val)
  5167. #define pTWI0_RCV_DATA8 ((uint16_t volatile *)TWI0_RCV_DATA8) /* TWI FIFO Receive Data Single Byte Register */
  5168. #define bfin_read_TWI0_RCV_DATA8() bfin_read16(TWI0_RCV_DATA8)
  5169. #define bfin_write_TWI0_RCV_DATA8(val) bfin_write16(TWI0_RCV_DATA8, val)
  5170. #define pTWI0_RCV_DATA16 ((uint16_t volatile *)TWI0_RCV_DATA16) /* TWI FIFO Receive Data Double Byte Register */
  5171. #define bfin_read_TWI0_RCV_DATA16() bfin_read16(TWI0_RCV_DATA16)
  5172. #define bfin_write_TWI0_RCV_DATA16(val) bfin_write16(TWI0_RCV_DATA16, val)
  5173. #define pTWI1_CLKDIV ((uint16_t volatile *)TWI1_CLKDIV) /* Clock Divider Register */
  5174. #define bfin_read_TWI1_CLKDIV() bfin_read16(TWI1_CLKDIV)
  5175. #define bfin_write_TWI1_CLKDIV(val) bfin_write16(TWI1_CLKDIV, val)
  5176. #define pTWI1_CONTROL ((uint16_t volatile *)TWI1_CONTROL) /* TWI Control Register */
  5177. #define bfin_read_TWI1_CONTROL() bfin_read16(TWI1_CONTROL)
  5178. #define bfin_write_TWI1_CONTROL(val) bfin_write16(TWI1_CONTROL, val)
  5179. #define pTWI1_SLAVE_CTL ((uint16_t volatile *)TWI1_SLAVE_CTL) /* TWI Slave Mode Control Register */
  5180. #define bfin_read_TWI1_SLAVE_CTL() bfin_read16(TWI1_SLAVE_CTL)
  5181. #define bfin_write_TWI1_SLAVE_CTL(val) bfin_write16(TWI1_SLAVE_CTL, val)
  5182. #define pTWI1_SLAVE_STAT ((uint16_t volatile *)TWI1_SLAVE_STAT) /* TWI Slave Mode Status Register */
  5183. #define bfin_read_TWI1_SLAVE_STAT() bfin_read16(TWI1_SLAVE_STAT)
  5184. #define bfin_write_TWI1_SLAVE_STAT(val) bfin_write16(TWI1_SLAVE_STAT, val)
  5185. #define pTWI1_SLAVE_ADDR ((uint16_t volatile *)TWI1_SLAVE_ADDR) /* TWI Slave Mode Address Register */
  5186. #define bfin_read_TWI1_SLAVE_ADDR() bfin_read16(TWI1_SLAVE_ADDR)
  5187. #define bfin_write_TWI1_SLAVE_ADDR(val) bfin_write16(TWI1_SLAVE_ADDR, val)
  5188. #define pTWI1_MASTER_CTL ((uint16_t volatile *)TWI1_MASTER_CTL) /* TWI Master Mode Control Register */
  5189. #define bfin_read_TWI1_MASTER_CTL() bfin_read16(TWI1_MASTER_CTL)
  5190. #define bfin_write_TWI1_MASTER_CTL(val) bfin_write16(TWI1_MASTER_CTL, val)
  5191. #define pTWI1_MASTER_STAT ((uint16_t volatile *)TWI1_MASTER_STAT) /* TWI Master Mode Status Register */
  5192. #define bfin_read_TWI1_MASTER_STAT() bfin_read16(TWI1_MASTER_STAT)
  5193. #define bfin_write_TWI1_MASTER_STAT(val) bfin_write16(TWI1_MASTER_STAT, val)
  5194. #define pTWI1_MASTER_ADDR ((uint16_t volatile *)TWI1_MASTER_ADDR) /* TWI Master Mode Address Register */
  5195. #define bfin_read_TWI1_MASTER_ADDR() bfin_read16(TWI1_MASTER_ADDR)
  5196. #define bfin_write_TWI1_MASTER_ADDR(val) bfin_write16(TWI1_MASTER_ADDR, val)
  5197. #define pTWI1_INT_STAT ((uint16_t volatile *)TWI1_INT_STAT) /* TWI Interrupt Status Register */
  5198. #define bfin_read_TWI1_INT_STAT() bfin_read16(TWI1_INT_STAT)
  5199. #define bfin_write_TWI1_INT_STAT(val) bfin_write16(TWI1_INT_STAT, val)
  5200. #define pTWI1_INT_MASK ((uint16_t volatile *)TWI1_INT_MASK) /* TWI Interrupt Mask Register */
  5201. #define bfin_read_TWI1_INT_MASK() bfin_read16(TWI1_INT_MASK)
  5202. #define bfin_write_TWI1_INT_MASK(val) bfin_write16(TWI1_INT_MASK, val)
  5203. #define pTWI1_FIFO_CTL ((uint16_t volatile *)TWI1_FIFO_CTL) /* TWI FIFO Control Register */
  5204. #define bfin_read_TWI1_FIFO_CTL() bfin_read16(TWI1_FIFO_CTL)
  5205. #define bfin_write_TWI1_FIFO_CTL(val) bfin_write16(TWI1_FIFO_CTL, val)
  5206. #define pTWI1_FIFO_STAT ((uint16_t volatile *)TWI1_FIFO_STAT) /* TWI FIFO Status Register */
  5207. #define bfin_read_TWI1_FIFO_STAT() bfin_read16(TWI1_FIFO_STAT)
  5208. #define bfin_write_TWI1_FIFO_STAT(val) bfin_write16(TWI1_FIFO_STAT, val)
  5209. #define pTWI1_XMT_DATA8 ((uint16_t volatile *)TWI1_XMT_DATA8) /* TWI FIFO Transmit Data Single Byte Register */
  5210. #define bfin_read_TWI1_XMT_DATA8() bfin_read16(TWI1_XMT_DATA8)
  5211. #define bfin_write_TWI1_XMT_DATA8(val) bfin_write16(TWI1_XMT_DATA8, val)
  5212. #define pTWI1_XMT_DATA16 ((uint16_t volatile *)TWI1_XMT_DATA16) /* TWI FIFO Transmit Data Double Byte Register */
  5213. #define bfin_read_TWI1_XMT_DATA16() bfin_read16(TWI1_XMT_DATA16)
  5214. #define bfin_write_TWI1_XMT_DATA16(val) bfin_write16(TWI1_XMT_DATA16, val)
  5215. #define pTWI1_RCV_DATA8 ((uint16_t volatile *)TWI1_RCV_DATA8) /* TWI FIFO Receive Data Single Byte Register */
  5216. #define bfin_read_TWI1_RCV_DATA8() bfin_read16(TWI1_RCV_DATA8)
  5217. #define bfin_write_TWI1_RCV_DATA8(val) bfin_write16(TWI1_RCV_DATA8, val)
  5218. #define pTWI1_RCV_DATA16 ((uint16_t volatile *)TWI1_RCV_DATA16) /* TWI FIFO Receive Data Double Byte Register */
  5219. #define bfin_read_TWI1_RCV_DATA16() bfin_read16(TWI1_RCV_DATA16)
  5220. #define bfin_write_TWI1_RCV_DATA16(val) bfin_write16(TWI1_RCV_DATA16, val)
  5221. #define pSPORT0_TCR1 ((uint16_t volatile *)SPORT0_TCR1) /* SPORT0 Transmit Configuration 1 Register */
  5222. #define bfin_read_SPORT0_TCR1() bfin_read16(SPORT0_TCR1)
  5223. #define bfin_write_SPORT0_TCR1(val) bfin_write16(SPORT0_TCR1, val)
  5224. #define pSPORT0_TCR2 ((uint16_t volatile *)SPORT0_TCR2) /* SPORT0 Transmit Configuration 2 Register */
  5225. #define bfin_read_SPORT0_TCR2() bfin_read16(SPORT0_TCR2)
  5226. #define bfin_write_SPORT0_TCR2(val) bfin_write16(SPORT0_TCR2, val)
  5227. #define pSPORT0_TCLKDIV ((uint16_t volatile *)SPORT0_TCLKDIV) /* SPORT0 Transmit Serial Clock Divider Register */
  5228. #define bfin_read_SPORT0_TCLKDIV() bfin_read16(SPORT0_TCLKDIV)
  5229. #define bfin_write_SPORT0_TCLKDIV(val) bfin_write16(SPORT0_TCLKDIV, val)
  5230. #define pSPORT0_TFSDIV ((uint16_t volatile *)SPORT0_TFSDIV) /* SPORT0 Transmit Frame Sync Divider Register */
  5231. #define bfin_read_SPORT0_TFSDIV() bfin_read16(SPORT0_TFSDIV)
  5232. #define bfin_write_SPORT0_TFSDIV(val) bfin_write16(SPORT0_TFSDIV, val)
  5233. #define pSPORT0_TX ((uint32_t volatile *)SPORT0_TX) /* SPORT0 Transmit Data Register */
  5234. #define bfin_write_SPORT0_TX(val) bfin_write32(SPORT0_TX, val)
  5235. #define pSPORT0_RCR1 ((uint16_t volatile *)SPORT0_RCR1) /* SPORT0 Receive Configuration 1 Register */
  5236. #define bfin_read_SPORT0_RCR1() bfin_read16(SPORT0_RCR1)
  5237. #define bfin_write_SPORT0_RCR1(val) bfin_write16(SPORT0_RCR1, val)
  5238. #define pSPORT0_RCR2 ((uint16_t volatile *)SPORT0_RCR2) /* SPORT0 Receive Configuration 2 Register */
  5239. #define bfin_read_SPORT0_RCR2() bfin_read16(SPORT0_RCR2)
  5240. #define bfin_write_SPORT0_RCR2(val) bfin_write16(SPORT0_RCR2, val)
  5241. #define pSPORT0_RCLKDIV ((uint16_t volatile *)SPORT0_RCLKDIV) /* SPORT0 Receive Serial Clock Divider Register */
  5242. #define bfin_read_SPORT0_RCLKDIV() bfin_read16(SPORT0_RCLKDIV)
  5243. #define bfin_write_SPORT0_RCLKDIV(val) bfin_write16(SPORT0_RCLKDIV, val)
  5244. #define pSPORT0_RFSDIV ((uint16_t volatile *)SPORT0_RFSDIV) /* SPORT0 Receive Frame Sync Divider Register */
  5245. #define bfin_read_SPORT0_RFSDIV() bfin_read16(SPORT0_RFSDIV)
  5246. #define bfin_write_SPORT0_RFSDIV(val) bfin_write16(SPORT0_RFSDIV, val)
  5247. #define pSPORT0_RX ((uint32_t volatile *)SPORT0_RX) /* SPORT0 Receive Data Register */
  5248. #define bfin_read_SPORT0_RX() bfin_read32(SPORT0_RX)
  5249. #define bfin_write_SPORT0_RX(val) bfin_write32(SPORT0_RX, val)
  5250. #define pSPORT0_STAT ((uint16_t volatile *)SPORT0_STAT) /* SPORT0 Status Register */
  5251. #define bfin_read_SPORT0_STAT() bfin_read16(SPORT0_STAT)
  5252. #define bfin_write_SPORT0_STAT(val) bfin_write16(SPORT0_STAT, val)
  5253. #define pSPORT0_MCMC1 ((uint16_t volatile *)SPORT0_MCMC1) /* SPORT0 Multi channel Configuration Register 1 */
  5254. #define bfin_read_SPORT0_MCMC1() bfin_read16(SPORT0_MCMC1)
  5255. #define bfin_write_SPORT0_MCMC1(val) bfin_write16(SPORT0_MCMC1, val)
  5256. #define pSPORT0_MCMC2 ((uint16_t volatile *)SPORT0_MCMC2) /* SPORT0 Multi channel Configuration Register 2 */
  5257. #define bfin_read_SPORT0_MCMC2() bfin_read16(SPORT0_MCMC2)
  5258. #define bfin_write_SPORT0_MCMC2(val) bfin_write16(SPORT0_MCMC2, val)
  5259. #define pSPORT0_CHNL ((uint16_t volatile *)SPORT0_CHNL) /* SPORT0 Current Channel Register */
  5260. #define bfin_read_SPORT0_CHNL() bfin_read16(SPORT0_CHNL)
  5261. #define bfin_write_SPORT0_CHNL(val) bfin_write16(SPORT0_CHNL, val)
  5262. #define pSPORT0_MRCS0 ((uint32_t volatile *)SPORT0_MRCS0) /* SPORT0 Multi channel Receive Select Register 0 */
  5263. #define bfin_read_SPORT0_MRCS0() bfin_read32(SPORT0_MRCS0)
  5264. #define bfin_write_SPORT0_MRCS0(val) bfin_write32(SPORT0_MRCS0, val)
  5265. #define pSPORT0_MRCS1 ((uint32_t volatile *)SPORT0_MRCS1) /* SPORT0 Multi channel Receive Select Register 1 */
  5266. #define bfin_read_SPORT0_MRCS1() bfin_read32(SPORT0_MRCS1)
  5267. #define bfin_write_SPORT0_MRCS1(val) bfin_write32(SPORT0_MRCS1, val)
  5268. #define pSPORT0_MRCS2 ((uint32_t volatile *)SPORT0_MRCS2) /* SPORT0 Multi channel Receive Select Register 2 */
  5269. #define bfin_read_SPORT0_MRCS2() bfin_read32(SPORT0_MRCS2)
  5270. #define bfin_write_SPORT0_MRCS2(val) bfin_write32(SPORT0_MRCS2, val)
  5271. #define pSPORT0_MRCS3 ((uint32_t volatile *)SPORT0_MRCS3) /* SPORT0 Multi channel Receive Select Register 3 */
  5272. #define bfin_read_SPORT0_MRCS3() bfin_read32(SPORT0_MRCS3)
  5273. #define bfin_write_SPORT0_MRCS3(val) bfin_write32(SPORT0_MRCS3, val)
  5274. #define pSPORT0_MTCS0 ((uint32_t volatile *)SPORT0_MTCS0) /* SPORT0 Multi channel Transmit Select Register 0 */
  5275. #define bfin_read_SPORT0_MTCS0() bfin_read32(SPORT0_MTCS0)
  5276. #define bfin_write_SPORT0_MTCS0(val) bfin_write32(SPORT0_MTCS0, val)
  5277. #define pSPORT0_MTCS1 ((uint32_t volatile *)SPORT0_MTCS1) /* SPORT0 Multi channel Transmit Select Register 1 */
  5278. #define bfin_read_SPORT0_MTCS1() bfin_read32(SPORT0_MTCS1)
  5279. #define bfin_write_SPORT0_MTCS1(val) bfin_write32(SPORT0_MTCS1, val)
  5280. #define pSPORT0_MTCS2 ((uint32_t volatile *)SPORT0_MTCS2) /* SPORT0 Multi channel Transmit Select Register 2 */
  5281. #define bfin_read_SPORT0_MTCS2() bfin_read32(SPORT0_MTCS2)
  5282. #define bfin_write_SPORT0_MTCS2(val) bfin_write32(SPORT0_MTCS2, val)
  5283. #define pSPORT0_MTCS3 ((uint32_t volatile *)SPORT0_MTCS3) /* SPORT0 Multi channel Transmit Select Register 3 */
  5284. #define bfin_read_SPORT0_MTCS3() bfin_read32(SPORT0_MTCS3)
  5285. #define bfin_write_SPORT0_MTCS3(val) bfin_write32(SPORT0_MTCS3, val)
  5286. #define pSPORT1_TCR1 ((uint16_t volatile *)SPORT1_TCR1) /* SPORT1 Transmit Configuration 1 Register */
  5287. #define bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1)
  5288. #define bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1, val)
  5289. #define pSPORT1_TCR2 ((uint16_t volatile *)SPORT1_TCR2) /* SPORT1 Transmit Configuration 2 Register */
  5290. #define bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2)
  5291. #define bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2, val)
  5292. #define pSPORT1_TCLKDIV ((uint16_t volatile *)SPORT1_TCLKDIV) /* SPORT1 Transmit Serial Clock Divider Register */
  5293. #define bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV)
  5294. #define bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV, val)
  5295. #define pSPORT1_TFSDIV ((uint16_t volatile *)SPORT1_TFSDIV) /* SPORT1 Transmit Frame Sync Divider Register */
  5296. #define bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV)
  5297. #define bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV, val)
  5298. #define pSPORT1_TX ((uint32_t volatile *)SPORT1_TX) /* SPORT1 Transmit Data Register */
  5299. #define bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX, val)
  5300. #define pSPORT1_RCR1 ((uint16_t volatile *)SPORT1_RCR1) /* SPORT1 Receive Configuration 1 Register */
  5301. #define bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1)
  5302. #define bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1, val)
  5303. #define pSPORT1_RCR2 ((uint16_t volatile *)SPORT1_RCR2) /* SPORT1 Receive Configuration 2 Register */
  5304. #define bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2)
  5305. #define bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2, val)
  5306. #define pSPORT1_RCLKDIV ((uint16_t volatile *)SPORT1_RCLKDIV) /* SPORT1 Receive Serial Clock Divider Register */
  5307. #define bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV)
  5308. #define bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV, val)
  5309. #define pSPORT1_RFSDIV ((uint16_t volatile *)SPORT1_RFSDIV) /* SPORT1 Receive Frame Sync Divider Register */
  5310. #define bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV)
  5311. #define bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV, val)
  5312. #define pSPORT1_RX ((uint32_t volatile *)SPORT1_RX) /* SPORT1 Receive Data Register */
  5313. #define bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX)
  5314. #define bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX, val)
  5315. #define pSPORT1_STAT ((uint16_t volatile *)SPORT1_STAT) /* SPORT1 Status Register */
  5316. #define bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT)
  5317. #define bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT, val)
  5318. #define pSPORT1_MCMC1 ((uint16_t volatile *)SPORT1_MCMC1) /* SPORT1 Multi channel Configuration Register 1 */
  5319. #define bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1)
  5320. #define bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1, val)
  5321. #define pSPORT1_MCMC2 ((uint16_t volatile *)SPORT1_MCMC2) /* SPORT1 Multi channel Configuration Register 2 */
  5322. #define bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2)
  5323. #define bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2, val)
  5324. #define pSPORT1_CHNL ((uint16_t volatile *)SPORT1_CHNL) /* SPORT1 Current Channel Register */
  5325. #define bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL)
  5326. #define bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL, val)
  5327. #define pSPORT1_MRCS0 ((uint32_t volatile *)SPORT1_MRCS0) /* SPORT1 Multi channel Receive Select Register 0 */
  5328. #define bfin_read_SPORT1_MRCS0() bfin_read32(SPORT1_MRCS0)
  5329. #define bfin_write_SPORT1_MRCS0(val) bfin_write32(SPORT1_MRCS0, val)
  5330. #define pSPORT1_MRCS1 ((uint32_t volatile *)SPORT1_MRCS1) /* SPORT1 Multi channel Receive Select Register 1 */
  5331. #define bfin_read_SPORT1_MRCS1() bfin_read32(SPORT1_MRCS1)
  5332. #define bfin_write_SPORT1_MRCS1(val) bfin_write32(SPORT1_MRCS1, val)
  5333. #define pSPORT1_MRCS2 ((uint32_t volatile *)SPORT1_MRCS2) /* SPORT1 Multi channel Receive Select Register 2 */
  5334. #define bfin_read_SPORT1_MRCS2() bfin_read32(SPORT1_MRCS2)
  5335. #define bfin_write_SPORT1_MRCS2(val) bfin_write32(SPORT1_MRCS2, val)
  5336. #define pSPORT1_MRCS3 ((uint32_t volatile *)SPORT1_MRCS3) /* SPORT1 Multi channel Receive Select Register 3 */
  5337. #define bfin_read_SPORT1_MRCS3() bfin_read32(SPORT1_MRCS3)
  5338. #define bfin_write_SPORT1_MRCS3(val) bfin_write32(SPORT1_MRCS3, val)
  5339. #define pSPORT1_MTCS0 ((uint32_t volatile *)SPORT1_MTCS0) /* SPORT1 Multi channel Transmit Select Register 0 */
  5340. #define bfin_read_SPORT1_MTCS0() bfin_read32(SPORT1_MTCS0)
  5341. #define bfin_write_SPORT1_MTCS0(val) bfin_write32(SPORT1_MTCS0, val)
  5342. #define pSPORT1_MTCS1 ((uint32_t volatile *)SPORT1_MTCS1) /* SPORT1 Multi channel Transmit Select Register 1 */
  5343. #define bfin_read_SPORT1_MTCS1() bfin_read32(SPORT1_MTCS1)
  5344. #define bfin_write_SPORT1_MTCS1(val) bfin_write32(SPORT1_MTCS1, val)
  5345. #define pSPORT1_MTCS2 ((uint32_t volatile *)SPORT1_MTCS2) /* SPORT1 Multi channel Transmit Select Register 2 */
  5346. #define bfin_read_SPORT1_MTCS2() bfin_read32(SPORT1_MTCS2)
  5347. #define bfin_write_SPORT1_MTCS2(val) bfin_write32(SPORT1_MTCS2, val)
  5348. #define pSPORT1_MTCS3 ((uint32_t volatile *)SPORT1_MTCS3) /* SPORT1 Multi channel Transmit Select Register 3 */
  5349. #define bfin_read_SPORT1_MTCS3() bfin_read32(SPORT1_MTCS3)
  5350. #define bfin_write_SPORT1_MTCS3(val) bfin_write32(SPORT1_MTCS3, val)
  5351. #define pSPORT2_TCR1 ((uint16_t volatile *)SPORT2_TCR1) /* SPORT2 Transmit Configuration 1 Register */
  5352. #define bfin_read_SPORT2_TCR1() bfin_read16(SPORT2_TCR1)
  5353. #define bfin_write_SPORT2_TCR1(val) bfin_write16(SPORT2_TCR1, val)
  5354. #define pSPORT2_TCR2 ((uint16_t volatile *)SPORT2_TCR2) /* SPORT2 Transmit Configuration 2 Register */
  5355. #define bfin_read_SPORT2_TCR2() bfin_read16(SPORT2_TCR2)
  5356. #define bfin_write_SPORT2_TCR2(val) bfin_write16(SPORT2_TCR2, val)
  5357. #define pSPORT2_TCLKDIV ((uint16_t volatile *)SPORT2_TCLKDIV) /* SPORT2 Transmit Serial Clock Divider Register */
  5358. #define bfin_read_SPORT2_TCLKDIV() bfin_read16(SPORT2_TCLKDIV)
  5359. #define bfin_write_SPORT2_TCLKDIV(val) bfin_write16(SPORT2_TCLKDIV, val)
  5360. #define pSPORT2_TFSDIV ((uint16_t volatile *)SPORT2_TFSDIV) /* SPORT2 Transmit Frame Sync Divider Register */
  5361. #define bfin_read_SPORT2_TFSDIV() bfin_read16(SPORT2_TFSDIV)
  5362. #define bfin_write_SPORT2_TFSDIV(val) bfin_write16(SPORT2_TFSDIV, val)
  5363. #define pSPORT2_TX ((uint32_t volatile *)SPORT2_TX) /* SPORT2 Transmit Data Register */
  5364. #define bfin_write_SPORT2_TX(val) bfin_write32(SPORT2_TX, val)
  5365. #define pSPORT2_RCR1 ((uint16_t volatile *)SPORT2_RCR1) /* SPORT2 Receive Configuration 1 Register */
  5366. #define bfin_read_SPORT2_RCR1() bfin_read16(SPORT2_RCR1)
  5367. #define bfin_write_SPORT2_RCR1(val) bfin_write16(SPORT2_RCR1, val)
  5368. #define pSPORT2_RCR2 ((uint16_t volatile *)SPORT2_RCR2) /* SPORT2 Receive Configuration 2 Register */
  5369. #define bfin_read_SPORT2_RCR2() bfin_read16(SPORT2_RCR2)
  5370. #define bfin_write_SPORT2_RCR2(val) bfin_write16(SPORT2_RCR2, val)
  5371. #define pSPORT2_RCLKDIV ((uint16_t volatile *)SPORT2_RCLKDIV) /* SPORT2 Receive Serial Clock Divider Register */
  5372. #define bfin_read_SPORT2_RCLKDIV() bfin_read16(SPORT2_RCLKDIV)
  5373. #define bfin_write_SPORT2_RCLKDIV(val) bfin_write16(SPORT2_RCLKDIV, val)
  5374. #define pSPORT2_RFSDIV ((uint16_t volatile *)SPORT2_RFSDIV) /* SPORT2 Receive Frame Sync Divider Register */
  5375. #define bfin_read_SPORT2_RFSDIV() bfin_read16(SPORT2_RFSDIV)
  5376. #define bfin_write_SPORT2_RFSDIV(val) bfin_write16(SPORT2_RFSDIV, val)
  5377. #define pSPORT2_RX ((uint32_t volatile *)SPORT2_RX) /* SPORT2 Receive Data Register */
  5378. #define bfin_read_SPORT2_RX() bfin_read32(SPORT2_RX)
  5379. #define bfin_write_SPORT2_RX(val) bfin_write32(SPORT2_RX, val)
  5380. #define pSPORT2_STAT ((uint16_t volatile *)SPORT2_STAT) /* SPORT2 Status Register */
  5381. #define bfin_read_SPORT2_STAT() bfin_read16(SPORT2_STAT)
  5382. #define bfin_write_SPORT2_STAT(val) bfin_write16(SPORT2_STAT, val)
  5383. #define pSPORT2_MCMC1 ((uint16_t volatile *)SPORT2_MCMC1) /* SPORT2 Multi channel Configuration Register 1 */
  5384. #define bfin_read_SPORT2_MCMC1() bfin_read16(SPORT2_MCMC1)
  5385. #define bfin_write_SPORT2_MCMC1(val) bfin_write16(SPORT2_MCMC1, val)
  5386. #define pSPORT2_MCMC2 ((uint16_t volatile *)SPORT2_MCMC2) /* SPORT2 Multi channel Configuration Register 2 */
  5387. #define bfin_read_SPORT2_MCMC2() bfin_read16(SPORT2_MCMC2)
  5388. #define bfin_write_SPORT2_MCMC2(val) bfin_write16(SPORT2_MCMC2, val)
  5389. #define pSPORT2_CHNL ((uint16_t volatile *)SPORT2_CHNL) /* SPORT2 Current Channel Register */
  5390. #define bfin_read_SPORT2_CHNL() bfin_read16(SPORT2_CHNL)
  5391. #define bfin_write_SPORT2_CHNL(val) bfin_write16(SPORT2_CHNL, val)
  5392. #define pSPORT2_MRCS0 ((uint32_t volatile *)SPORT2_MRCS0) /* SPORT2 Multi channel Receive Select Register 0 */
  5393. #define bfin_read_SPORT2_MRCS0() bfin_read32(SPORT2_MRCS0)
  5394. #define bfin_write_SPORT2_MRCS0(val) bfin_write32(SPORT2_MRCS0, val)
  5395. #define pSPORT2_MRCS1 ((uint32_t volatile *)SPORT2_MRCS1) /* SPORT2 Multi channel Receive Select Register 1 */
  5396. #define bfin_read_SPORT2_MRCS1() bfin_read32(SPORT2_MRCS1)
  5397. #define bfin_write_SPORT2_MRCS1(val) bfin_write32(SPORT2_MRCS1, val)
  5398. #define pSPORT2_MRCS2 ((uint32_t volatile *)SPORT2_MRCS2) /* SPORT2 Multi channel Receive Select Register 2 */
  5399. #define bfin_read_SPORT2_MRCS2() bfin_read32(SPORT2_MRCS2)
  5400. #define bfin_write_SPORT2_MRCS2(val) bfin_write32(SPORT2_MRCS2, val)
  5401. #define pSPORT2_MRCS3 ((uint32_t volatile *)SPORT2_MRCS3) /* SPORT2 Multi channel Receive Select Register 3 */
  5402. #define bfin_read_SPORT2_MRCS3() bfin_read32(SPORT2_MRCS3)
  5403. #define bfin_write_SPORT2_MRCS3(val) bfin_write32(SPORT2_MRCS3, val)
  5404. #define pSPORT2_MTCS0 ((uint32_t volatile *)SPORT2_MTCS0) /* SPORT2 Multi channel Transmit Select Register 0 */
  5405. #define bfin_read_SPORT2_MTCS0() bfin_read32(SPORT2_MTCS0)
  5406. #define bfin_write_SPORT2_MTCS0(val) bfin_write32(SPORT2_MTCS0, val)
  5407. #define pSPORT2_MTCS1 ((uint32_t volatile *)SPORT2_MTCS1) /* SPORT2 Multi channel Transmit Select Register 1 */
  5408. #define bfin_read_SPORT2_MTCS1() bfin_read32(SPORT2_MTCS1)
  5409. #define bfin_write_SPORT2_MTCS1(val) bfin_write32(SPORT2_MTCS1, val)
  5410. #define pSPORT2_MTCS2 ((uint32_t volatile *)SPORT2_MTCS2) /* SPORT2 Multi channel Transmit Select Register 2 */
  5411. #define bfin_read_SPORT2_MTCS2() bfin_read32(SPORT2_MTCS2)
  5412. #define bfin_write_SPORT2_MTCS2(val) bfin_write32(SPORT2_MTCS2, val)
  5413. #define pSPORT2_MTCS3 ((uint32_t volatile *)SPORT2_MTCS3) /* SPORT2 Multi channel Transmit Select Register 3 */
  5414. #define bfin_read_SPORT2_MTCS3() bfin_read32(SPORT2_MTCS3)
  5415. #define bfin_write_SPORT2_MTCS3(val) bfin_write32(SPORT2_MTCS3, val)
  5416. #define pSPORT3_TCR1 ((uint16_t volatile *)SPORT3_TCR1) /* SPORT3 Transmit Configuration 1 Register */
  5417. #define bfin_read_SPORT3_TCR1() bfin_read16(SPORT3_TCR1)
  5418. #define bfin_write_SPORT3_TCR1(val) bfin_write16(SPORT3_TCR1, val)
  5419. #define pSPORT3_TCR2 ((uint16_t volatile *)SPORT3_TCR2) /* SPORT3 Transmit Configuration 2 Register */
  5420. #define bfin_read_SPORT3_TCR2() bfin_read16(SPORT3_TCR2)
  5421. #define bfin_write_SPORT3_TCR2(val) bfin_write16(SPORT3_TCR2, val)
  5422. #define pSPORT3_TCLKDIV ((uint16_t volatile *)SPORT3_TCLKDIV) /* SPORT3 Transmit Serial Clock Divider Register */
  5423. #define bfin_read_SPORT3_TCLKDIV() bfin_read16(SPORT3_TCLKDIV)
  5424. #define bfin_write_SPORT3_TCLKDIV(val) bfin_write16(SPORT3_TCLKDIV, val)
  5425. #define pSPORT3_TFSDIV ((uint16_t volatile *)SPORT3_TFSDIV) /* SPORT3 Transmit Frame Sync Divider Register */
  5426. #define bfin_read_SPORT3_TFSDIV() bfin_read16(SPORT3_TFSDIV)
  5427. #define bfin_write_SPORT3_TFSDIV(val) bfin_write16(SPORT3_TFSDIV, val)
  5428. #define pSPORT3_TX ((uint32_t volatile *)SPORT3_TX) /* SPORT3 Transmit Data Register */
  5429. #define bfin_write_SPORT3_TX(val) bfin_write32(SPORT3_TX, val)
  5430. #define pSPORT3_RCR1 ((uint16_t volatile *)SPORT3_RCR1) /* SPORT3 Receive Configuration 1 Register */
  5431. #define bfin_read_SPORT3_RCR1() bfin_read16(SPORT3_RCR1)
  5432. #define bfin_write_SPORT3_RCR1(val) bfin_write16(SPORT3_RCR1, val)
  5433. #define pSPORT3_RCR2 ((uint16_t volatile *)SPORT3_RCR2) /* SPORT3 Receive Configuration 2 Register */
  5434. #define bfin_read_SPORT3_RCR2() bfin_read16(SPORT3_RCR2)
  5435. #define bfin_write_SPORT3_RCR2(val) bfin_write16(SPORT3_RCR2, val)
  5436. #define pSPORT3_RCLKDIV ((uint16_t volatile *)SPORT3_RCLKDIV) /* SPORT3 Receive Serial Clock Divider Register */
  5437. #define bfin_read_SPORT3_RCLKDIV() bfin_read16(SPORT3_RCLKDIV)
  5438. #define bfin_write_SPORT3_RCLKDIV(val) bfin_write16(SPORT3_RCLKDIV, val)
  5439. #define pSPORT3_RFSDIV ((uint16_t volatile *)SPORT3_RFSDIV) /* SPORT3 Receive Frame Sync Divider Register */
  5440. #define bfin_read_SPORT3_RFSDIV() bfin_read16(SPORT3_RFSDIV)
  5441. #define bfin_write_SPORT3_RFSDIV(val) bfin_write16(SPORT3_RFSDIV, val)
  5442. #define pSPORT3_RX ((uint32_t volatile *)SPORT3_RX) /* SPORT3 Receive Data Register */
  5443. #define bfin_read_SPORT3_RX() bfin_read32(SPORT3_RX)
  5444. #define bfin_write_SPORT3_RX(val) bfin_write32(SPORT3_RX, val)
  5445. #define pSPORT3_STAT ((uint16_t volatile *)SPORT3_STAT) /* SPORT3 Status Register */
  5446. #define bfin_read_SPORT3_STAT() bfin_read16(SPORT3_STAT)
  5447. #define bfin_write_SPORT3_STAT(val) bfin_write16(SPORT3_STAT, val)
  5448. #define pSPORT3_MCMC1 ((uint16_t volatile *)SPORT3_MCMC1) /* SPORT3 Multi channel Configuration Register 1 */
  5449. #define bfin_read_SPORT3_MCMC1() bfin_read16(SPORT3_MCMC1)
  5450. #define bfin_write_SPORT3_MCMC1(val) bfin_write16(SPORT3_MCMC1, val)
  5451. #define pSPORT3_MCMC2 ((uint16_t volatile *)SPORT3_MCMC2) /* SPORT3 Multi channel Configuration Register 2 */
  5452. #define bfin_read_SPORT3_MCMC2() bfin_read16(SPORT3_MCMC2)
  5453. #define bfin_write_SPORT3_MCMC2(val) bfin_write16(SPORT3_MCMC2, val)
  5454. #define pSPORT3_CHNL ((uint16_t volatile *)SPORT3_CHNL) /* SPORT3 Current Channel Register */
  5455. #define bfin_read_SPORT3_CHNL() bfin_read16(SPORT3_CHNL)
  5456. #define bfin_write_SPORT3_CHNL(val) bfin_write16(SPORT3_CHNL, val)
  5457. #define pSPORT3_MRCS0 ((uint32_t volatile *)SPORT3_MRCS0) /* SPORT3 Multi channel Receive Select Register 0 */
  5458. #define bfin_read_SPORT3_MRCS0() bfin_read32(SPORT3_MRCS0)
  5459. #define bfin_write_SPORT3_MRCS0(val) bfin_write32(SPORT3_MRCS0, val)
  5460. #define pSPORT3_MRCS1 ((uint32_t volatile *)SPORT3_MRCS1) /* SPORT3 Multi channel Receive Select Register 1 */
  5461. #define bfin_read_SPORT3_MRCS1() bfin_read32(SPORT3_MRCS1)
  5462. #define bfin_write_SPORT3_MRCS1(val) bfin_write32(SPORT3_MRCS1, val)
  5463. #define pSPORT3_MRCS2 ((uint32_t volatile *)SPORT3_MRCS2) /* SPORT3 Multi channel Receive Select Register 2 */
  5464. #define bfin_read_SPORT3_MRCS2() bfin_read32(SPORT3_MRCS2)
  5465. #define bfin_write_SPORT3_MRCS2(val) bfin_write32(SPORT3_MRCS2, val)
  5466. #define pSPORT3_MRCS3 ((uint32_t volatile *)SPORT3_MRCS3) /* SPORT3 Multi channel Receive Select Register 3 */
  5467. #define bfin_read_SPORT3_MRCS3() bfin_read32(SPORT3_MRCS3)
  5468. #define bfin_write_SPORT3_MRCS3(val) bfin_write32(SPORT3_MRCS3, val)
  5469. #define pSPORT3_MTCS0 ((uint32_t volatile *)SPORT3_MTCS0) /* SPORT3 Multi channel Transmit Select Register 0 */
  5470. #define bfin_read_SPORT3_MTCS0() bfin_read32(SPORT3_MTCS0)
  5471. #define bfin_write_SPORT3_MTCS0(val) bfin_write32(SPORT3_MTCS0, val)
  5472. #define pSPORT3_MTCS1 ((uint32_t volatile *)SPORT3_MTCS1) /* SPORT3 Multi channel Transmit Select Register 1 */
  5473. #define bfin_read_SPORT3_MTCS1() bfin_read32(SPORT3_MTCS1)
  5474. #define bfin_write_SPORT3_MTCS1(val) bfin_write32(SPORT3_MTCS1, val)
  5475. #define pSPORT3_MTCS2 ((uint32_t volatile *)SPORT3_MTCS2) /* SPORT3 Multi channel Transmit Select Register 2 */
  5476. #define bfin_read_SPORT3_MTCS2() bfin_read32(SPORT3_MTCS2)
  5477. #define bfin_write_SPORT3_MTCS2(val) bfin_write32(SPORT3_MTCS2, val)
  5478. #define pSPORT3_MTCS3 ((uint32_t volatile *)SPORT3_MTCS3) /* SPORT3 Multi channel Transmit Select Register 3 */
  5479. #define bfin_read_SPORT3_MTCS3() bfin_read32(SPORT3_MTCS3)
  5480. #define bfin_write_SPORT3_MTCS3(val) bfin_write32(SPORT3_MTCS3, val)
  5481. #define pUART0_DLL ((uint16_t volatile *)UART0_DLL) /* Divisor Latch Low Byte */
  5482. #define bfin_read_UART0_DLL() bfin_read16(UART0_DLL)
  5483. #define bfin_write_UART0_DLL(val) bfin_write16(UART0_DLL, val)
  5484. #define pUART0_DLH ((uint16_t volatile *)UART0_DLH) /* Divisor Latch High Byte */
  5485. #define bfin_read_UART0_DLH() bfin_read16(UART0_DLH)
  5486. #define bfin_write_UART0_DLH(val) bfin_write16(UART0_DLH, val)
  5487. #define pUART0_GCTL ((uint16_t volatile *)UART0_GCTL) /* Global Control Register */
  5488. #define bfin_read_UART0_GCTL() bfin_read16(UART0_GCTL)
  5489. #define bfin_write_UART0_GCTL(val) bfin_write16(UART0_GCTL, val)
  5490. #define pUART0_LCR ((uint16_t volatile *)UART0_LCR) /* Line Control Register */
  5491. #define bfin_read_UART0_LCR() bfin_read16(UART0_LCR)
  5492. #define bfin_write_UART0_LCR(val) bfin_write16(UART0_LCR, val)
  5493. #define pUART0_MCR ((uint16_t volatile *)UART0_MCR) /* Modem Control Register */
  5494. #define bfin_read_UART0_MCR() bfin_read16(UART0_MCR)
  5495. #define bfin_write_UART0_MCR(val) bfin_write16(UART0_MCR, val)
  5496. #define pUART0_LSR ((uint16_t volatile *)UART0_LSR) /* Line Status Register */
  5497. #define bfin_read_UART0_LSR() bfin_read16(UART0_LSR)
  5498. #define bfin_write_UART0_LSR(val) bfin_write16(UART0_LSR, val)
  5499. #define pUART0_MSR ((uint16_t volatile *)UART0_MSR) /* Modem Status Register */
  5500. #define bfin_read_UART0_MSR() bfin_read16(UART0_MSR)
  5501. #define bfin_write_UART0_MSR(val) bfin_write16(UART0_MSR, val)
  5502. #define pUART0_SCR ((uint16_t volatile *)UART0_SCR) /* Scratch Register */
  5503. #define bfin_read_UART0_SCR() bfin_read16(UART0_SCR)
  5504. #define bfin_write_UART0_SCR(val) bfin_write16(UART0_SCR, val)
  5505. #define pUART0_IER_SET ((uint16_t volatile *)UART0_IER_SET) /* Interrupt Enable Register Set */
  5506. #define bfin_read_UART0_IER_SET() bfin_read16(UART0_IER_SET)
  5507. #define bfin_write_UART0_IER_SET(val) bfin_write16(UART0_IER_SET, val)
  5508. #define pUART0_IER_CLEAR ((uint16_t volatile *)UART0_IER_CLEAR) /* Interrupt Enable Register Clear */
  5509. #define bfin_read_UART0_IER_CLEAR() bfin_read16(UART0_IER_CLEAR)
  5510. #define bfin_write_UART0_IER_CLEAR(val) bfin_write16(UART0_IER_CLEAR, val)
  5511. #define pUART0_THR ((uint16_t volatile *)UART0_THR) /* Transmit Hold Register */
  5512. #define bfin_read_UART0_THR() bfin_read16(UART0_THR)
  5513. #define bfin_write_UART0_THR(val) bfin_write16(UART0_THR, val)
  5514. #define pUART0_RBR ((uint16_t volatile *)UART0_RBR) /* Receive Buffer Register */
  5515. #define bfin_read_UART0_RBR() bfin_read16(UART0_RBR)
  5516. #define bfin_write_UART0_RBR(val) bfin_write16(UART0_RBR, val)
  5517. #define pUART1_DLL ((uint16_t volatile *)UART1_DLL) /* Divisor Latch Low Byte */
  5518. #define bfin_read_UART1_DLL() bfin_read16(UART1_DLL)
  5519. #define bfin_write_UART1_DLL(val) bfin_write16(UART1_DLL, val)
  5520. #define pUART1_DLH ((uint16_t volatile *)UART1_DLH) /* Divisor Latch High Byte */
  5521. #define bfin_read_UART1_DLH() bfin_read16(UART1_DLH)
  5522. #define bfin_write_UART1_DLH(val) bfin_write16(UART1_DLH, val)
  5523. #define pUART1_GCTL ((uint16_t volatile *)UART1_GCTL) /* Global Control Register */
  5524. #define bfin_read_UART1_GCTL() bfin_read16(UART1_GCTL)
  5525. #define bfin_write_UART1_GCTL(val) bfin_write16(UART1_GCTL, val)
  5526. #define pUART1_LCR ((uint16_t volatile *)UART1_LCR) /* Line Control Register */
  5527. #define bfin_read_UART1_LCR() bfin_read16(UART1_LCR)
  5528. #define bfin_write_UART1_LCR(val) bfin_write16(UART1_LCR, val)
  5529. #define pUART1_MCR ((uint16_t volatile *)UART1_MCR) /* Modem Control Register */
  5530. #define bfin_read_UART1_MCR() bfin_read16(UART1_MCR)
  5531. #define bfin_write_UART1_MCR(val) bfin_write16(UART1_MCR, val)
  5532. #define pUART1_LSR ((uint16_t volatile *)UART1_LSR) /* Line Status Register */
  5533. #define bfin_read_UART1_LSR() bfin_read16(UART1_LSR)
  5534. #define bfin_write_UART1_LSR(val) bfin_write16(UART1_LSR, val)
  5535. #define pUART1_MSR ((uint16_t volatile *)UART1_MSR) /* Modem Status Register */
  5536. #define bfin_read_UART1_MSR() bfin_read16(UART1_MSR)
  5537. #define bfin_write_UART1_MSR(val) bfin_write16(UART1_MSR, val)
  5538. #define pUART1_SCR ((uint16_t volatile *)UART1_SCR) /* Scratch Register */
  5539. #define bfin_read_UART1_SCR() bfin_read16(UART1_SCR)
  5540. #define bfin_write_UART1_SCR(val) bfin_write16(UART1_SCR, val)
  5541. #define pUART1_IER_SET ((uint16_t volatile *)UART1_IER_SET) /* Interrupt Enable Register Set */
  5542. #define bfin_read_UART1_IER_SET() bfin_read16(UART1_IER_SET)
  5543. #define bfin_write_UART1_IER_SET(val) bfin_write16(UART1_IER_SET, val)
  5544. #define pUART1_IER_CLEAR ((uint16_t volatile *)UART1_IER_CLEAR) /* Interrupt Enable Register Clear */
  5545. #define bfin_read_UART1_IER_CLEAR() bfin_read16(UART1_IER_CLEAR)
  5546. #define bfin_write_UART1_IER_CLEAR(val) bfin_write16(UART1_IER_CLEAR, val)
  5547. #define pUART1_THR ((uint16_t volatile *)UART1_THR) /* Transmit Hold Register */
  5548. #define bfin_read_UART1_THR() bfin_read16(UART1_THR)
  5549. #define bfin_write_UART1_THR(val) bfin_write16(UART1_THR, val)
  5550. #define pUART1_RBR ((uint16_t volatile *)UART1_RBR) /* Receive Buffer Register */
  5551. #define bfin_read_UART1_RBR() bfin_read16(UART1_RBR)
  5552. #define bfin_write_UART1_RBR(val) bfin_write16(UART1_RBR, val)
  5553. #define pUART2_DLL ((uint16_t volatile *)UART2_DLL) /* Divisor Latch Low Byte */
  5554. #define bfin_read_UART2_DLL() bfin_read16(UART2_DLL)
  5555. #define bfin_write_UART2_DLL(val) bfin_write16(UART2_DLL, val)
  5556. #define pUART2_DLH ((uint16_t volatile *)UART2_DLH) /* Divisor Latch High Byte */
  5557. #define bfin_read_UART2_DLH() bfin_read16(UART2_DLH)
  5558. #define bfin_write_UART2_DLH(val) bfin_write16(UART2_DLH, val)
  5559. #define pUART2_GCTL ((uint16_t volatile *)UART2_GCTL) /* Global Control Register */
  5560. #define bfin_read_UART2_GCTL() bfin_read16(UART2_GCTL)
  5561. #define bfin_write_UART2_GCTL(val) bfin_write16(UART2_GCTL, val)
  5562. #define pUART2_LCR ((uint16_t volatile *)UART2_LCR) /* Line Control Register */
  5563. #define bfin_read_UART2_LCR() bfin_read16(UART2_LCR)
  5564. #define bfin_write_UART2_LCR(val) bfin_write16(UART2_LCR, val)
  5565. #define pUART2_MCR ((uint16_t volatile *)UART2_MCR) /* Modem Control Register */
  5566. #define bfin_read_UART2_MCR() bfin_read16(UART2_MCR)
  5567. #define bfin_write_UART2_MCR(val) bfin_write16(UART2_MCR, val)
  5568. #define pUART2_LSR ((uint16_t volatile *)UART2_LSR) /* Line Status Register */
  5569. #define bfin_read_UART2_LSR() bfin_read16(UART2_LSR)
  5570. #define bfin_write_UART2_LSR(val) bfin_write16(UART2_LSR, val)
  5571. #define pUART2_MSR ((uint16_t volatile *)UART2_MSR) /* Modem Status Register */
  5572. #define bfin_read_UART2_MSR() bfin_read16(UART2_MSR)
  5573. #define bfin_write_UART2_MSR(val) bfin_write16(UART2_MSR, val)
  5574. #define pUART2_SCR ((uint16_t volatile *)UART2_SCR) /* Scratch Register */
  5575. #define bfin_read_UART2_SCR() bfin_read16(UART2_SCR)
  5576. #define bfin_write_UART2_SCR(val) bfin_write16(UART2_SCR, val)
  5577. #define pUART2_IER_SET ((uint16_t volatile *)UART2_IER_SET) /* Interrupt Enable Register Set */
  5578. #define bfin_read_UART2_IER_SET() bfin_read16(UART2_IER_SET)
  5579. #define bfin_write_UART2_IER_SET(val) bfin_write16(UART2_IER_SET, val)
  5580. #define pUART2_IER_CLEAR ((uint16_t volatile *)UART2_IER_CLEAR) /* Interrupt Enable Register Clear */
  5581. #define bfin_read_UART2_IER_CLEAR() bfin_read16(UART2_IER_CLEAR)
  5582. #define bfin_write_UART2_IER_CLEAR(val) bfin_write16(UART2_IER_CLEAR, val)
  5583. #define pUART2_THR ((uint16_t volatile *)UART2_THR) /* Transmit Hold Register */
  5584. #define bfin_read_UART2_THR() bfin_read16(UART2_THR)
  5585. #define bfin_write_UART2_THR(val) bfin_write16(UART2_THR, val)
  5586. #define pUART2_RBR ((uint16_t volatile *)UART2_RBR) /* Receive Buffer Register */
  5587. #define bfin_read_UART2_RBR() bfin_read16(UART2_RBR)
  5588. #define bfin_write_UART2_RBR(val) bfin_write16(UART2_RBR, val)
  5589. #define pUART3_DLL ((uint16_t volatile *)UART3_DLL) /* Divisor Latch Low Byte */
  5590. #define bfin_read_UART3_DLL() bfin_read16(UART3_DLL)
  5591. #define bfin_write_UART3_DLL(val) bfin_write16(UART3_DLL, val)
  5592. #define pUART3_DLH ((uint16_t volatile *)UART3_DLH) /* Divisor Latch High Byte */
  5593. #define bfin_read_UART3_DLH() bfin_read16(UART3_DLH)
  5594. #define bfin_write_UART3_DLH(val) bfin_write16(UART3_DLH, val)
  5595. #define pUART3_GCTL ((uint16_t volatile *)UART3_GCTL) /* Global Control Register */
  5596. #define bfin_read_UART3_GCTL() bfin_read16(UART3_GCTL)
  5597. #define bfin_write_UART3_GCTL(val) bfin_write16(UART3_GCTL, val)
  5598. #define pUART3_LCR ((uint16_t volatile *)UART3_LCR) /* Line Control Register */
  5599. #define bfin_read_UART3_LCR() bfin_read16(UART3_LCR)
  5600. #define bfin_write_UART3_LCR(val) bfin_write16(UART3_LCR, val)
  5601. #define pUART3_MCR ((uint16_t volatile *)UART3_MCR) /* Modem Control Register */
  5602. #define bfin_read_UART3_MCR() bfin_read16(UART3_MCR)
  5603. #define bfin_write_UART3_MCR(val) bfin_write16(UART3_MCR, val)
  5604. #define pUART3_LSR ((uint16_t volatile *)UART3_LSR) /* Line Status Register */
  5605. #define bfin_read_UART3_LSR() bfin_read16(UART3_LSR)
  5606. #define bfin_write_UART3_LSR(val) bfin_write16(UART3_LSR, val)
  5607. #define pUART3_MSR ((uint16_t volatile *)UART3_MSR) /* Modem Status Register */
  5608. #define bfin_read_UART3_MSR() bfin_read16(UART3_MSR)
  5609. #define bfin_write_UART3_MSR(val) bfin_write16(UART3_MSR, val)
  5610. #define pUART3_SCR ((uint16_t volatile *)UART3_SCR) /* Scratch Register */
  5611. #define bfin_read_UART3_SCR() bfin_read16(UART3_SCR)
  5612. #define bfin_write_UART3_SCR(val) bfin_write16(UART3_SCR, val)
  5613. #define pUART3_IER_SET ((uint16_t volatile *)UART3_IER_SET) /* Interrupt Enable Register Set */
  5614. #define bfin_read_UART3_IER_SET() bfin_read16(UART3_IER_SET)
  5615. #define bfin_write_UART3_IER_SET(val) bfin_write16(UART3_IER_SET, val)
  5616. #define pUART3_IER_CLEAR ((uint16_t volatile *)UART3_IER_CLEAR) /* Interrupt Enable Register Clear */
  5617. #define bfin_read_UART3_IER_CLEAR() bfin_read16(UART3_IER_CLEAR)
  5618. #define bfin_write_UART3_IER_CLEAR(val) bfin_write16(UART3_IER_CLEAR, val)
  5619. #define pUART3_THR ((uint16_t volatile *)UART3_THR) /* Transmit Hold Register */
  5620. #define bfin_read_UART3_THR() bfin_read16(UART3_THR)
  5621. #define bfin_write_UART3_THR(val) bfin_write16(UART3_THR, val)
  5622. #define pUART3_RBR ((uint16_t volatile *)UART3_RBR) /* Receive Buffer Register */
  5623. #define bfin_read_UART3_RBR() bfin_read16(UART3_RBR)
  5624. #define bfin_write_UART3_RBR(val) bfin_write16(UART3_RBR, val)
  5625. #define pUSB_FADDR ((uint16_t volatile *)USB_FADDR) /* Function address register */
  5626. #define bfin_read_USB_FADDR() bfin_read16(USB_FADDR)
  5627. #define bfin_write_USB_FADDR(val) bfin_write16(USB_FADDR, val)
  5628. #define pUSB_POWER ((uint16_t volatile *)USB_POWER) /* Power management register */
  5629. #define bfin_read_USB_POWER() bfin_read16(USB_POWER)
  5630. #define bfin_write_USB_POWER(val) bfin_write16(USB_POWER, val)
  5631. #define pUSB_INTRTX ((uint16_t volatile *)USB_INTRTX) /* Interrupt register for endpoint 0 and Tx endpoint 1 to 7 */
  5632. #define bfin_read_USB_INTRTX() bfin_read16(USB_INTRTX)
  5633. #define bfin_write_USB_INTRTX(val) bfin_write16(USB_INTRTX, val)
  5634. #define pUSB_INTRRX ((uint16_t volatile *)USB_INTRRX) /* Interrupt register for Rx endpoints 1 to 7 */
  5635. #define bfin_read_USB_INTRRX() bfin_read16(USB_INTRRX)
  5636. #define bfin_write_USB_INTRRX(val) bfin_write16(USB_INTRRX, val)
  5637. #define pUSB_INTRTXE ((uint16_t volatile *)USB_INTRTXE) /* Interrupt enable register for IntrTx */
  5638. #define bfin_read_USB_INTRTXE() bfin_read16(USB_INTRTXE)
  5639. #define bfin_write_USB_INTRTXE(val) bfin_write16(USB_INTRTXE, val)
  5640. #define pUSB_INTRRXE ((uint16_t volatile *)USB_INTRRXE) /* Interrupt enable register for IntrRx */
  5641. #define bfin_read_USB_INTRRXE() bfin_read16(USB_INTRRXE)
  5642. #define bfin_write_USB_INTRRXE(val) bfin_write16(USB_INTRRXE, val)
  5643. #define pUSB_INTRUSB ((uint16_t volatile *)USB_INTRUSB) /* Interrupt register for common USB interrupts */
  5644. #define bfin_read_USB_INTRUSB() bfin_read16(USB_INTRUSB)
  5645. #define bfin_write_USB_INTRUSB(val) bfin_write16(USB_INTRUSB, val)
  5646. #define pUSB_INTRUSBE ((uint16_t volatile *)USB_INTRUSBE) /* Interrupt enable register for IntrUSB */
  5647. #define bfin_read_USB_INTRUSBE() bfin_read16(USB_INTRUSBE)
  5648. #define bfin_write_USB_INTRUSBE(val) bfin_write16(USB_INTRUSBE, val)
  5649. #define pUSB_FRAME ((uint16_t volatile *)USB_FRAME) /* USB frame number */
  5650. #define bfin_read_USB_FRAME() bfin_read16(USB_FRAME)
  5651. #define bfin_write_USB_FRAME(val) bfin_write16(USB_FRAME, val)
  5652. #define pUSB_INDEX ((uint16_t volatile *)USB_INDEX) /* Index register for selecting the indexed endpoint registers */
  5653. #define bfin_read_USB_INDEX() bfin_read16(USB_INDEX)
  5654. #define bfin_write_USB_INDEX(val) bfin_write16(USB_INDEX, val)
  5655. #define pUSB_TESTMODE ((uint16_t volatile *)USB_TESTMODE) /* Enabled USB 20 test modes */
  5656. #define bfin_read_USB_TESTMODE() bfin_read16(USB_TESTMODE)
  5657. #define bfin_write_USB_TESTMODE(val) bfin_write16(USB_TESTMODE, val)
  5658. #define pUSB_GLOBINTR ((uint16_t volatile *)USB_GLOBINTR) /* Global Interrupt Mask register and Wakeup Exception Interrupt */
  5659. #define bfin_read_USB_GLOBINTR() bfin_read16(USB_GLOBINTR)
  5660. #define bfin_write_USB_GLOBINTR(val) bfin_write16(USB_GLOBINTR, val)
  5661. #define pUSB_GLOBAL_CTL ((uint16_t volatile *)USB_GLOBAL_CTL) /* Global Clock Control for the core */
  5662. #define bfin_read_USB_GLOBAL_CTL() bfin_read16(USB_GLOBAL_CTL)
  5663. #define bfin_write_USB_GLOBAL_CTL(val) bfin_write16(USB_GLOBAL_CTL, val)
  5664. #define pUSB_TX_MAX_PACKET ((uint16_t volatile *)USB_TX_MAX_PACKET) /* Maximum packet size for Host Tx endpoint */
  5665. #define bfin_read_USB_TX_MAX_PACKET() bfin_read16(USB_TX_MAX_PACKET)
  5666. #define bfin_write_USB_TX_MAX_PACKET(val) bfin_write16(USB_TX_MAX_PACKET, val)
  5667. #define pUSB_CSR0 ((uint16_t volatile *)USB_CSR0) /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  5668. #define bfin_read_USB_CSR0() bfin_read16(USB_CSR0)
  5669. #define bfin_write_USB_CSR0(val) bfin_write16(USB_CSR0, val)
  5670. #define pUSB_TXCSR ((uint16_t volatile *)USB_TXCSR) /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  5671. #define bfin_read_USB_TXCSR() bfin_read16(USB_TXCSR)
  5672. #define bfin_write_USB_TXCSR(val) bfin_write16(USB_TXCSR, val)
  5673. #define pUSB_RX_MAX_PACKET ((uint16_t volatile *)USB_RX_MAX_PACKET) /* Maximum packet size for Host Rx endpoint */
  5674. #define bfin_read_USB_RX_MAX_PACKET() bfin_read16(USB_RX_MAX_PACKET)
  5675. #define bfin_write_USB_RX_MAX_PACKET(val) bfin_write16(USB_RX_MAX_PACKET, val)
  5676. #define pUSB_RXCSR ((uint16_t volatile *)USB_RXCSR) /* Control Status register for Host Rx endpoint */
  5677. #define bfin_read_USB_RXCSR() bfin_read16(USB_RXCSR)
  5678. #define bfin_write_USB_RXCSR(val) bfin_write16(USB_RXCSR, val)
  5679. #define pUSB_COUNT0 ((uint16_t volatile *)USB_COUNT0) /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  5680. #define bfin_read_USB_COUNT0() bfin_read16(USB_COUNT0)
  5681. #define bfin_write_USB_COUNT0(val) bfin_write16(USB_COUNT0, val)
  5682. #define pUSB_RXCOUNT ((uint16_t volatile *)USB_RXCOUNT) /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  5683. #define bfin_read_USB_RXCOUNT() bfin_read16(USB_RXCOUNT)
  5684. #define bfin_write_USB_RXCOUNT(val) bfin_write16(USB_RXCOUNT, val)
  5685. #define pUSB_TXTYPE ((uint16_t volatile *)USB_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint */
  5686. #define bfin_read_USB_TXTYPE() bfin_read16(USB_TXTYPE)
  5687. #define bfin_write_USB_TXTYPE(val) bfin_write16(USB_TXTYPE, val)
  5688. #define pUSB_NAKLIMIT0 ((uint16_t volatile *)USB_NAKLIMIT0) /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  5689. #define bfin_read_USB_NAKLIMIT0() bfin_read16(USB_NAKLIMIT0)
  5690. #define bfin_write_USB_NAKLIMIT0(val) bfin_write16(USB_NAKLIMIT0, val)
  5691. #define pUSB_TXINTERVAL ((uint16_t volatile *)USB_TXINTERVAL) /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  5692. #define bfin_read_USB_TXINTERVAL() bfin_read16(USB_TXINTERVAL)
  5693. #define bfin_write_USB_TXINTERVAL(val) bfin_write16(USB_TXINTERVAL, val)
  5694. #define pUSB_RXTYPE ((uint16_t volatile *)USB_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint */
  5695. #define bfin_read_USB_RXTYPE() bfin_read16(USB_RXTYPE)
  5696. #define bfin_write_USB_RXTYPE(val) bfin_write16(USB_RXTYPE, val)
  5697. #define pUSB_RXINTERVAL ((uint16_t volatile *)USB_RXINTERVAL) /* Sets the polling interval for Interrupt and Isochronous transfers or the NAK response timeout on Bulk transfers */
  5698. #define bfin_read_USB_RXINTERVAL() bfin_read16(USB_RXINTERVAL)
  5699. #define bfin_write_USB_RXINTERVAL(val) bfin_write16(USB_RXINTERVAL, val)
  5700. #define pUSB_TXCOUNT ((uint16_t volatile *)USB_TXCOUNT) /* Number of bytes to be written to the selected endpoint Tx FIFO */
  5701. #define bfin_read_USB_TXCOUNT() bfin_read16(USB_TXCOUNT)
  5702. #define bfin_write_USB_TXCOUNT(val) bfin_write16(USB_TXCOUNT, val)
  5703. #define pUSB_EP0_FIFO ((uint16_t volatile *)USB_EP0_FIFO) /* Endpoint 0 FIFO */
  5704. #define bfin_read_USB_EP0_FIFO() bfin_read16(USB_EP0_FIFO)
  5705. #define bfin_write_USB_EP0_FIFO(val) bfin_write16(USB_EP0_FIFO, val)
  5706. #define pUSB_EP1_FIFO ((uint16_t volatile *)USB_EP1_FIFO) /* Endpoint 1 FIFO */
  5707. #define bfin_read_USB_EP1_FIFO() bfin_read16(USB_EP1_FIFO)
  5708. #define bfin_write_USB_EP1_FIFO(val) bfin_write16(USB_EP1_FIFO, val)
  5709. #define pUSB_EP2_FIFO ((uint16_t volatile *)USB_EP2_FIFO) /* Endpoint 2 FIFO */
  5710. #define bfin_read_USB_EP2_FIFO() bfin_read16(USB_EP2_FIFO)
  5711. #define bfin_write_USB_EP2_FIFO(val) bfin_write16(USB_EP2_FIFO, val)
  5712. #define pUSB_EP3_FIFO ((uint16_t volatile *)USB_EP3_FIFO) /* Endpoint 3 FIFO */
  5713. #define bfin_read_USB_EP3_FIFO() bfin_read16(USB_EP3_FIFO)
  5714. #define bfin_write_USB_EP3_FIFO(val) bfin_write16(USB_EP3_FIFO, val)
  5715. #define pUSB_EP4_FIFO ((uint16_t volatile *)USB_EP4_FIFO) /* Endpoint 4 FIFO */
  5716. #define bfin_read_USB_EP4_FIFO() bfin_read16(USB_EP4_FIFO)
  5717. #define bfin_write_USB_EP4_FIFO(val) bfin_write16(USB_EP4_FIFO, val)
  5718. #define pUSB_EP5_FIFO ((uint16_t volatile *)USB_EP5_FIFO) /* Endpoint 5 FIFO */
  5719. #define bfin_read_USB_EP5_FIFO() bfin_read16(USB_EP5_FIFO)
  5720. #define bfin_write_USB_EP5_FIFO(val) bfin_write16(USB_EP5_FIFO, val)
  5721. #define pUSB_EP6_FIFO ((uint16_t volatile *)USB_EP6_FIFO) /* Endpoint 6 FIFO */
  5722. #define bfin_read_USB_EP6_FIFO() bfin_read16(USB_EP6_FIFO)
  5723. #define bfin_write_USB_EP6_FIFO(val) bfin_write16(USB_EP6_FIFO, val)
  5724. #define pUSB_EP7_FIFO ((uint16_t volatile *)USB_EP7_FIFO) /* Endpoint 7 FIFO */
  5725. #define bfin_read_USB_EP7_FIFO() bfin_read16(USB_EP7_FIFO)
  5726. #define bfin_write_USB_EP7_FIFO(val) bfin_write16(USB_EP7_FIFO, val)
  5727. #define pUSB_OTG_DEV_CTL ((uint16_t volatile *)USB_OTG_DEV_CTL) /* OTG Device Control Register */
  5728. #define bfin_read_USB_OTG_DEV_CTL() bfin_read16(USB_OTG_DEV_CTL)
  5729. #define bfin_write_USB_OTG_DEV_CTL(val) bfin_write16(USB_OTG_DEV_CTL, val)
  5730. #define pUSB_OTG_VBUS_IRQ ((uint16_t volatile *)USB_OTG_VBUS_IRQ) /* OTG VBUS Control Interrupts */
  5731. #define bfin_read_USB_OTG_VBUS_IRQ() bfin_read16(USB_OTG_VBUS_IRQ)
  5732. #define bfin_write_USB_OTG_VBUS_IRQ(val) bfin_write16(USB_OTG_VBUS_IRQ, val)
  5733. #define pUSB_OTG_VBUS_MASK ((uint16_t volatile *)USB_OTG_VBUS_MASK) /* VBUS Control Interrupt Enable */
  5734. #define bfin_read_USB_OTG_VBUS_MASK() bfin_read16(USB_OTG_VBUS_MASK)
  5735. #define bfin_write_USB_OTG_VBUS_MASK(val) bfin_write16(USB_OTG_VBUS_MASK, val)
  5736. #define pUSB_LINKINFO ((uint16_t volatile *)USB_LINKINFO) /* Enables programming of some PHY-side delays */
  5737. #define bfin_read_USB_LINKINFO() bfin_read16(USB_LINKINFO)
  5738. #define bfin_write_USB_LINKINFO(val) bfin_write16(USB_LINKINFO, val)
  5739. #define pUSB_VPLEN ((uint16_t volatile *)USB_VPLEN) /* Determines duration of VBUS pulse for VBUS charging */
  5740. #define bfin_read_USB_VPLEN() bfin_read16(USB_VPLEN)
  5741. #define bfin_write_USB_VPLEN(val) bfin_write16(USB_VPLEN, val)
  5742. #define pUSB_HS_EOF1 ((uint16_t volatile *)USB_HS_EOF1) /* Time buffer for High-Speed transactions */
  5743. #define bfin_read_USB_HS_EOF1() bfin_read16(USB_HS_EOF1)
  5744. #define bfin_write_USB_HS_EOF1(val) bfin_write16(USB_HS_EOF1, val)
  5745. #define pUSB_FS_EOF1 ((uint16_t volatile *)USB_FS_EOF1) /* Time buffer for Full-Speed transactions */
  5746. #define bfin_read_USB_FS_EOF1() bfin_read16(USB_FS_EOF1)
  5747. #define bfin_write_USB_FS_EOF1(val) bfin_write16(USB_FS_EOF1, val)
  5748. #define pUSB_LS_EOF1 ((uint16_t volatile *)USB_LS_EOF1) /* Time buffer for Low-Speed transactions */
  5749. #define bfin_read_USB_LS_EOF1() bfin_read16(USB_LS_EOF1)
  5750. #define bfin_write_USB_LS_EOF1(val) bfin_write16(USB_LS_EOF1, val)
  5751. #define pUSB_APHY_CNTRL ((uint16_t volatile *)USB_APHY_CNTRL) /* Register that increases visibility of Analog PHY */
  5752. #define bfin_read_USB_APHY_CNTRL() bfin_read16(USB_APHY_CNTRL)
  5753. #define bfin_write_USB_APHY_CNTRL(val) bfin_write16(USB_APHY_CNTRL, val)
  5754. #define pUSB_APHY_CALIB ((uint16_t volatile *)USB_APHY_CALIB) /* Register used to set some calibration values */
  5755. #define bfin_read_USB_APHY_CALIB() bfin_read16(USB_APHY_CALIB)
  5756. #define bfin_write_USB_APHY_CALIB(val) bfin_write16(USB_APHY_CALIB, val)
  5757. #define pUSB_APHY_CNTRL2 ((uint16_t volatile *)USB_APHY_CNTRL2) /* Register used to prevent re-enumeration once Moab goes into hibernate mode */
  5758. #define bfin_read_USB_APHY_CNTRL2() bfin_read16(USB_APHY_CNTRL2)
  5759. #define bfin_write_USB_APHY_CNTRL2(val) bfin_write16(USB_APHY_CNTRL2, val)
  5760. #define pUSB_PHY_TEST ((uint16_t volatile *)USB_PHY_TEST) /* Used for reducing simulation time and simplifies FIFO testability */
  5761. #define bfin_read_USB_PHY_TEST() bfin_read16(USB_PHY_TEST)
  5762. #define bfin_write_USB_PHY_TEST(val) bfin_write16(USB_PHY_TEST, val)
  5763. #define pUSB_PLLOSC_CTRL ((uint16_t volatile *)USB_PLLOSC_CTRL) /* Used to program different parameters for USB PLL and Oscillator */
  5764. #define bfin_read_USB_PLLOSC_CTRL() bfin_read16(USB_PLLOSC_CTRL)
  5765. #define bfin_write_USB_PLLOSC_CTRL(val) bfin_write16(USB_PLLOSC_CTRL, val)
  5766. #define pUSB_SRP_CLKDIV ((uint16_t volatile *)USB_SRP_CLKDIV) /* Used to program clock divide value for the clock fed to the SRP detection logic */
  5767. #define bfin_read_USB_SRP_CLKDIV() bfin_read16(USB_SRP_CLKDIV)
  5768. #define bfin_write_USB_SRP_CLKDIV(val) bfin_write16(USB_SRP_CLKDIV, val)
  5769. #define pUSB_EP_NI0_TXMAXP ((uint16_t volatile *)USB_EP_NI0_TXMAXP) /* Maximum packet size for Host Tx endpoint0 */
  5770. #define bfin_read_USB_EP_NI0_TXMAXP() bfin_read16(USB_EP_NI0_TXMAXP)
  5771. #define bfin_write_USB_EP_NI0_TXMAXP(val) bfin_write16(USB_EP_NI0_TXMAXP, val)
  5772. #define pUSB_EP_NI0_TXCSR ((uint16_t volatile *)USB_EP_NI0_TXCSR) /* Control Status register for endpoint 0 */
  5773. #define bfin_read_USB_EP_NI0_TXCSR() bfin_read16(USB_EP_NI0_TXCSR)
  5774. #define bfin_write_USB_EP_NI0_TXCSR(val) bfin_write16(USB_EP_NI0_TXCSR, val)
  5775. #define pUSB_EP_NI0_RXMAXP ((uint16_t volatile *)USB_EP_NI0_RXMAXP) /* Maximum packet size for Host Rx endpoint0 */
  5776. #define bfin_read_USB_EP_NI0_RXMAXP() bfin_read16(USB_EP_NI0_RXMAXP)
  5777. #define bfin_write_USB_EP_NI0_RXMAXP(val) bfin_write16(USB_EP_NI0_RXMAXP, val)
  5778. #define pUSB_EP_NI0_RXCSR ((uint16_t volatile *)USB_EP_NI0_RXCSR) /* Control Status register for Host Rx endpoint0 */
  5779. #define bfin_read_USB_EP_NI0_RXCSR() bfin_read16(USB_EP_NI0_RXCSR)
  5780. #define bfin_write_USB_EP_NI0_RXCSR(val) bfin_write16(USB_EP_NI0_RXCSR, val)
  5781. #define pUSB_EP_NI0_RXCOUNT ((uint16_t volatile *)USB_EP_NI0_RXCOUNT) /* Number of bytes received in endpoint 0 FIFO */
  5782. #define bfin_read_USB_EP_NI0_RXCOUNT() bfin_read16(USB_EP_NI0_RXCOUNT)
  5783. #define bfin_write_USB_EP_NI0_RXCOUNT(val) bfin_write16(USB_EP_NI0_RXCOUNT, val)
  5784. #define pUSB_EP_NI0_TXTYPE ((uint16_t volatile *)USB_EP_NI0_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint0 */
  5785. #define bfin_read_USB_EP_NI0_TXTYPE() bfin_read16(USB_EP_NI0_TXTYPE)
  5786. #define bfin_write_USB_EP_NI0_TXTYPE(val) bfin_write16(USB_EP_NI0_TXTYPE, val)
  5787. #define pUSB_EP_NI0_TXINTERVAL ((uint16_t volatile *)USB_EP_NI0_TXINTERVAL) /* Sets the NAK response timeout on Endpoint 0 */
  5788. #define bfin_read_USB_EP_NI0_TXINTERVAL() bfin_read16(USB_EP_NI0_TXINTERVAL)
  5789. #define bfin_write_USB_EP_NI0_TXINTERVAL(val) bfin_write16(USB_EP_NI0_TXINTERVAL, val)
  5790. #define pUSB_EP_NI0_RXTYPE ((uint16_t volatile *)USB_EP_NI0_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint0 */
  5791. #define bfin_read_USB_EP_NI0_RXTYPE() bfin_read16(USB_EP_NI0_RXTYPE)
  5792. #define bfin_write_USB_EP_NI0_RXTYPE(val) bfin_write16(USB_EP_NI0_RXTYPE, val)
  5793. #define pUSB_EP_NI0_RXINTERVAL ((uint16_t volatile *)USB_EP_NI0_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint0 */
  5794. #define bfin_read_USB_EP_NI0_RXINTERVAL() bfin_read16(USB_EP_NI0_RXINTERVAL)
  5795. #define bfin_write_USB_EP_NI0_RXINTERVAL(val) bfin_write16(USB_EP_NI0_RXINTERVAL, val)
  5796. #define pUSB_EP_NI0_TXCOUNT ((uint16_t volatile *)USB_EP_NI0_TXCOUNT) /* Number of bytes to be written to the endpoint0 Tx FIFO */
  5797. #define bfin_read_USB_EP_NI0_TXCOUNT() bfin_read16(USB_EP_NI0_TXCOUNT)
  5798. #define bfin_write_USB_EP_NI0_TXCOUNT(val) bfin_write16(USB_EP_NI0_TXCOUNT, val)
  5799. #define pUSB_EP_NI1_TXMAXP ((uint16_t volatile *)USB_EP_NI1_TXMAXP) /* Maximum packet size for Host Tx endpoint1 */
  5800. #define bfin_read_USB_EP_NI1_TXMAXP() bfin_read16(USB_EP_NI1_TXMAXP)
  5801. #define bfin_write_USB_EP_NI1_TXMAXP(val) bfin_write16(USB_EP_NI1_TXMAXP, val)
  5802. #define pUSB_EP_NI1_TXCSR ((uint16_t volatile *)USB_EP_NI1_TXCSR) /* Control Status register for endpoint1 */
  5803. #define bfin_read_USB_EP_NI1_TXCSR() bfin_read16(USB_EP_NI1_TXCSR)
  5804. #define bfin_write_USB_EP_NI1_TXCSR(val) bfin_write16(USB_EP_NI1_TXCSR, val)
  5805. #define pUSB_EP_NI1_RXMAXP ((uint16_t volatile *)USB_EP_NI1_RXMAXP) /* Maximum packet size for Host Rx endpoint1 */
  5806. #define bfin_read_USB_EP_NI1_RXMAXP() bfin_read16(USB_EP_NI1_RXMAXP)
  5807. #define bfin_write_USB_EP_NI1_RXMAXP(val) bfin_write16(USB_EP_NI1_RXMAXP, val)
  5808. #define pUSB_EP_NI1_RXCSR ((uint16_t volatile *)USB_EP_NI1_RXCSR) /* Control Status register for Host Rx endpoint1 */
  5809. #define bfin_read_USB_EP_NI1_RXCSR() bfin_read16(USB_EP_NI1_RXCSR)
  5810. #define bfin_write_USB_EP_NI1_RXCSR(val) bfin_write16(USB_EP_NI1_RXCSR, val)
  5811. #define pUSB_EP_NI1_RXCOUNT ((uint16_t volatile *)USB_EP_NI1_RXCOUNT) /* Number of bytes received in endpoint1 FIFO */
  5812. #define bfin_read_USB_EP_NI1_RXCOUNT() bfin_read16(USB_EP_NI1_RXCOUNT)
  5813. #define bfin_write_USB_EP_NI1_RXCOUNT(val) bfin_write16(USB_EP_NI1_RXCOUNT, val)
  5814. #define pUSB_EP_NI1_TXTYPE ((uint16_t volatile *)USB_EP_NI1_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint1 */
  5815. #define bfin_read_USB_EP_NI1_TXTYPE() bfin_read16(USB_EP_NI1_TXTYPE)
  5816. #define bfin_write_USB_EP_NI1_TXTYPE(val) bfin_write16(USB_EP_NI1_TXTYPE, val)
  5817. #define pUSB_EP_NI1_TXINTERVAL ((uint16_t volatile *)USB_EP_NI1_TXINTERVAL) /* Sets the NAK response timeout on Endpoint1 */
  5818. #define bfin_read_USB_EP_NI1_TXINTERVAL() bfin_read16(USB_EP_NI1_TXINTERVAL)
  5819. #define bfin_write_USB_EP_NI1_TXINTERVAL(val) bfin_write16(USB_EP_NI1_TXINTERVAL, val)
  5820. #define pUSB_EP_NI1_RXTYPE ((uint16_t volatile *)USB_EP_NI1_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint1 */
  5821. #define bfin_read_USB_EP_NI1_RXTYPE() bfin_read16(USB_EP_NI1_RXTYPE)
  5822. #define bfin_write_USB_EP_NI1_RXTYPE(val) bfin_write16(USB_EP_NI1_RXTYPE, val)
  5823. #define pUSB_EP_NI1_RXINTERVAL ((uint16_t volatile *)USB_EP_NI1_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint1 */
  5824. #define bfin_read_USB_EP_NI1_RXINTERVAL() bfin_read16(USB_EP_NI1_RXINTERVAL)
  5825. #define bfin_write_USB_EP_NI1_RXINTERVAL(val) bfin_write16(USB_EP_NI1_RXINTERVAL, val)
  5826. #define pUSB_EP_NI1_TXCOUNT ((uint16_t volatile *)USB_EP_NI1_TXCOUNT) /* Number of bytes to be written to the+H102 endpoint1 Tx FIFO */
  5827. #define bfin_read_USB_EP_NI1_TXCOUNT() bfin_read16(USB_EP_NI1_TXCOUNT)
  5828. #define bfin_write_USB_EP_NI1_TXCOUNT(val) bfin_write16(USB_EP_NI1_TXCOUNT, val)
  5829. #define pUSB_EP_NI2_TXMAXP ((uint16_t volatile *)USB_EP_NI2_TXMAXP) /* Maximum packet size for Host Tx endpoint2 */
  5830. #define bfin_read_USB_EP_NI2_TXMAXP() bfin_read16(USB_EP_NI2_TXMAXP)
  5831. #define bfin_write_USB_EP_NI2_TXMAXP(val) bfin_write16(USB_EP_NI2_TXMAXP, val)
  5832. #define pUSB_EP_NI2_TXCSR ((uint16_t volatile *)USB_EP_NI2_TXCSR) /* Control Status register for endpoint2 */
  5833. #define bfin_read_USB_EP_NI2_TXCSR() bfin_read16(USB_EP_NI2_TXCSR)
  5834. #define bfin_write_USB_EP_NI2_TXCSR(val) bfin_write16(USB_EP_NI2_TXCSR, val)
  5835. #define pUSB_EP_NI2_RXMAXP ((uint16_t volatile *)USB_EP_NI2_RXMAXP) /* Maximum packet size for Host Rx endpoint2 */
  5836. #define bfin_read_USB_EP_NI2_RXMAXP() bfin_read16(USB_EP_NI2_RXMAXP)
  5837. #define bfin_write_USB_EP_NI2_RXMAXP(val) bfin_write16(USB_EP_NI2_RXMAXP, val)
  5838. #define pUSB_EP_NI2_RXCSR ((uint16_t volatile *)USB_EP_NI2_RXCSR) /* Control Status register for Host Rx endpoint2 */
  5839. #define bfin_read_USB_EP_NI2_RXCSR() bfin_read16(USB_EP_NI2_RXCSR)
  5840. #define bfin_write_USB_EP_NI2_RXCSR(val) bfin_write16(USB_EP_NI2_RXCSR, val)
  5841. #define pUSB_EP_NI2_RXCOUNT ((uint16_t volatile *)USB_EP_NI2_RXCOUNT) /* Number of bytes received in endpoint2 FIFO */
  5842. #define bfin_read_USB_EP_NI2_RXCOUNT() bfin_read16(USB_EP_NI2_RXCOUNT)
  5843. #define bfin_write_USB_EP_NI2_RXCOUNT(val) bfin_write16(USB_EP_NI2_RXCOUNT, val)
  5844. #define pUSB_EP_NI2_TXTYPE ((uint16_t volatile *)USB_EP_NI2_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint2 */
  5845. #define bfin_read_USB_EP_NI2_TXTYPE() bfin_read16(USB_EP_NI2_TXTYPE)
  5846. #define bfin_write_USB_EP_NI2_TXTYPE(val) bfin_write16(USB_EP_NI2_TXTYPE, val)
  5847. #define pUSB_EP_NI2_TXINTERVAL ((uint16_t volatile *)USB_EP_NI2_TXINTERVAL) /* Sets the NAK response timeout on Endpoint2 */
  5848. #define bfin_read_USB_EP_NI2_TXINTERVAL() bfin_read16(USB_EP_NI2_TXINTERVAL)
  5849. #define bfin_write_USB_EP_NI2_TXINTERVAL(val) bfin_write16(USB_EP_NI2_TXINTERVAL, val)
  5850. #define pUSB_EP_NI2_RXTYPE ((uint16_t volatile *)USB_EP_NI2_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint2 */
  5851. #define bfin_read_USB_EP_NI2_RXTYPE() bfin_read16(USB_EP_NI2_RXTYPE)
  5852. #define bfin_write_USB_EP_NI2_RXTYPE(val) bfin_write16(USB_EP_NI2_RXTYPE, val)
  5853. #define pUSB_EP_NI2_RXINTERVAL ((uint16_t volatile *)USB_EP_NI2_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint2 */
  5854. #define bfin_read_USB_EP_NI2_RXINTERVAL() bfin_read16(USB_EP_NI2_RXINTERVAL)
  5855. #define bfin_write_USB_EP_NI2_RXINTERVAL(val) bfin_write16(USB_EP_NI2_RXINTERVAL, val)
  5856. #define pUSB_EP_NI2_TXCOUNT ((uint16_t volatile *)USB_EP_NI2_TXCOUNT) /* Number of bytes to be written to the endpoint2 Tx FIFO */
  5857. #define bfin_read_USB_EP_NI2_TXCOUNT() bfin_read16(USB_EP_NI2_TXCOUNT)
  5858. #define bfin_write_USB_EP_NI2_TXCOUNT(val) bfin_write16(USB_EP_NI2_TXCOUNT, val)
  5859. #define pUSB_EP_NI3_TXMAXP ((uint16_t volatile *)USB_EP_NI3_TXMAXP) /* Maximum packet size for Host Tx endpoint3 */
  5860. #define bfin_read_USB_EP_NI3_TXMAXP() bfin_read16(USB_EP_NI3_TXMAXP)
  5861. #define bfin_write_USB_EP_NI3_TXMAXP(val) bfin_write16(USB_EP_NI3_TXMAXP, val)
  5862. #define pUSB_EP_NI3_TXCSR ((uint16_t volatile *)USB_EP_NI3_TXCSR) /* Control Status register for endpoint3 */
  5863. #define bfin_read_USB_EP_NI3_TXCSR() bfin_read16(USB_EP_NI3_TXCSR)
  5864. #define bfin_write_USB_EP_NI3_TXCSR(val) bfin_write16(USB_EP_NI3_TXCSR, val)
  5865. #define pUSB_EP_NI3_RXMAXP ((uint16_t volatile *)USB_EP_NI3_RXMAXP) /* Maximum packet size for Host Rx endpoint3 */
  5866. #define bfin_read_USB_EP_NI3_RXMAXP() bfin_read16(USB_EP_NI3_RXMAXP)
  5867. #define bfin_write_USB_EP_NI3_RXMAXP(val) bfin_write16(USB_EP_NI3_RXMAXP, val)
  5868. #define pUSB_EP_NI3_RXCSR ((uint16_t volatile *)USB_EP_NI3_RXCSR) /* Control Status register for Host Rx endpoint3 */
  5869. #define bfin_read_USB_EP_NI3_RXCSR() bfin_read16(USB_EP_NI3_RXCSR)
  5870. #define bfin_write_USB_EP_NI3_RXCSR(val) bfin_write16(USB_EP_NI3_RXCSR, val)
  5871. #define pUSB_EP_NI3_RXCOUNT ((uint16_t volatile *)USB_EP_NI3_RXCOUNT) /* Number of bytes received in endpoint3 FIFO */
  5872. #define bfin_read_USB_EP_NI3_RXCOUNT() bfin_read16(USB_EP_NI3_RXCOUNT)
  5873. #define bfin_write_USB_EP_NI3_RXCOUNT(val) bfin_write16(USB_EP_NI3_RXCOUNT, val)
  5874. #define pUSB_EP_NI3_TXTYPE ((uint16_t volatile *)USB_EP_NI3_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint3 */
  5875. #define bfin_read_USB_EP_NI3_TXTYPE() bfin_read16(USB_EP_NI3_TXTYPE)
  5876. #define bfin_write_USB_EP_NI3_TXTYPE(val) bfin_write16(USB_EP_NI3_TXTYPE, val)
  5877. #define pUSB_EP_NI3_TXINTERVAL ((uint16_t volatile *)USB_EP_NI3_TXINTERVAL) /* Sets the NAK response timeout on Endpoint3 */
  5878. #define bfin_read_USB_EP_NI3_TXINTERVAL() bfin_read16(USB_EP_NI3_TXINTERVAL)
  5879. #define bfin_write_USB_EP_NI3_TXINTERVAL(val) bfin_write16(USB_EP_NI3_TXINTERVAL, val)
  5880. #define pUSB_EP_NI3_RXTYPE ((uint16_t volatile *)USB_EP_NI3_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint3 */
  5881. #define bfin_read_USB_EP_NI3_RXTYPE() bfin_read16(USB_EP_NI3_RXTYPE)
  5882. #define bfin_write_USB_EP_NI3_RXTYPE(val) bfin_write16(USB_EP_NI3_RXTYPE, val)
  5883. #define pUSB_EP_NI3_RXINTERVAL ((uint16_t volatile *)USB_EP_NI3_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint3 */
  5884. #define bfin_read_USB_EP_NI3_RXINTERVAL() bfin_read16(USB_EP_NI3_RXINTERVAL)
  5885. #define bfin_write_USB_EP_NI3_RXINTERVAL(val) bfin_write16(USB_EP_NI3_RXINTERVAL, val)
  5886. #define pUSB_EP_NI3_TXCOUNT ((uint16_t volatile *)USB_EP_NI3_TXCOUNT) /* Number of bytes to be written to the H124endpoint3 Tx FIFO */
  5887. #define bfin_read_USB_EP_NI3_TXCOUNT() bfin_read16(USB_EP_NI3_TXCOUNT)
  5888. #define bfin_write_USB_EP_NI3_TXCOUNT(val) bfin_write16(USB_EP_NI3_TXCOUNT, val)
  5889. #define pUSB_EP_NI4_TXMAXP ((uint16_t volatile *)USB_EP_NI4_TXMAXP) /* Maximum packet size for Host Tx endpoint4 */
  5890. #define bfin_read_USB_EP_NI4_TXMAXP() bfin_read16(USB_EP_NI4_TXMAXP)
  5891. #define bfin_write_USB_EP_NI4_TXMAXP(val) bfin_write16(USB_EP_NI4_TXMAXP, val)
  5892. #define pUSB_EP_NI4_TXCSR ((uint16_t volatile *)USB_EP_NI4_TXCSR) /* Control Status register for endpoint4 */
  5893. #define bfin_read_USB_EP_NI4_TXCSR() bfin_read16(USB_EP_NI4_TXCSR)
  5894. #define bfin_write_USB_EP_NI4_TXCSR(val) bfin_write16(USB_EP_NI4_TXCSR, val)
  5895. #define pUSB_EP_NI4_RXMAXP ((uint16_t volatile *)USB_EP_NI4_RXMAXP) /* Maximum packet size for Host Rx endpoint4 */
  5896. #define bfin_read_USB_EP_NI4_RXMAXP() bfin_read16(USB_EP_NI4_RXMAXP)
  5897. #define bfin_write_USB_EP_NI4_RXMAXP(val) bfin_write16(USB_EP_NI4_RXMAXP, val)
  5898. #define pUSB_EP_NI4_RXCSR ((uint16_t volatile *)USB_EP_NI4_RXCSR) /* Control Status register for Host Rx endpoint4 */
  5899. #define bfin_read_USB_EP_NI4_RXCSR() bfin_read16(USB_EP_NI4_RXCSR)
  5900. #define bfin_write_USB_EP_NI4_RXCSR(val) bfin_write16(USB_EP_NI4_RXCSR, val)
  5901. #define pUSB_EP_NI4_RXCOUNT ((uint16_t volatile *)USB_EP_NI4_RXCOUNT) /* Number of bytes received in endpoint4 FIFO */
  5902. #define bfin_read_USB_EP_NI4_RXCOUNT() bfin_read16(USB_EP_NI4_RXCOUNT)
  5903. #define bfin_write_USB_EP_NI4_RXCOUNT(val) bfin_write16(USB_EP_NI4_RXCOUNT, val)
  5904. #define pUSB_EP_NI4_TXTYPE ((uint16_t volatile *)USB_EP_NI4_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint4 */
  5905. #define bfin_read_USB_EP_NI4_TXTYPE() bfin_read16(USB_EP_NI4_TXTYPE)
  5906. #define bfin_write_USB_EP_NI4_TXTYPE(val) bfin_write16(USB_EP_NI4_TXTYPE, val)
  5907. #define pUSB_EP_NI4_TXINTERVAL ((uint16_t volatile *)USB_EP_NI4_TXINTERVAL) /* Sets the NAK response timeout on Endpoint4 */
  5908. #define bfin_read_USB_EP_NI4_TXINTERVAL() bfin_read16(USB_EP_NI4_TXINTERVAL)
  5909. #define bfin_write_USB_EP_NI4_TXINTERVAL(val) bfin_write16(USB_EP_NI4_TXINTERVAL, val)
  5910. #define pUSB_EP_NI4_RXTYPE ((uint16_t volatile *)USB_EP_NI4_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint4 */
  5911. #define bfin_read_USB_EP_NI4_RXTYPE() bfin_read16(USB_EP_NI4_RXTYPE)
  5912. #define bfin_write_USB_EP_NI4_RXTYPE(val) bfin_write16(USB_EP_NI4_RXTYPE, val)
  5913. #define pUSB_EP_NI4_RXINTERVAL ((uint16_t volatile *)USB_EP_NI4_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint4 */
  5914. #define bfin_read_USB_EP_NI4_RXINTERVAL() bfin_read16(USB_EP_NI4_RXINTERVAL)
  5915. #define bfin_write_USB_EP_NI4_RXINTERVAL(val) bfin_write16(USB_EP_NI4_RXINTERVAL, val)
  5916. #define pUSB_EP_NI4_TXCOUNT ((uint16_t volatile *)USB_EP_NI4_TXCOUNT) /* Number of bytes to be written to the endpoint4 Tx FIFO */
  5917. #define bfin_read_USB_EP_NI4_TXCOUNT() bfin_read16(USB_EP_NI4_TXCOUNT)
  5918. #define bfin_write_USB_EP_NI4_TXCOUNT(val) bfin_write16(USB_EP_NI4_TXCOUNT, val)
  5919. #define pUSB_EP_NI5_TXMAXP ((uint16_t volatile *)USB_EP_NI5_TXMAXP) /* Maximum packet size for Host Tx endpoint5 */
  5920. #define bfin_read_USB_EP_NI5_TXMAXP() bfin_read16(USB_EP_NI5_TXMAXP)
  5921. #define bfin_write_USB_EP_NI5_TXMAXP(val) bfin_write16(USB_EP_NI5_TXMAXP, val)
  5922. #define pUSB_EP_NI5_TXCSR ((uint16_t volatile *)USB_EP_NI5_TXCSR) /* Control Status register for endpoint5 */
  5923. #define bfin_read_USB_EP_NI5_TXCSR() bfin_read16(USB_EP_NI5_TXCSR)
  5924. #define bfin_write_USB_EP_NI5_TXCSR(val) bfin_write16(USB_EP_NI5_TXCSR, val)
  5925. #define pUSB_EP_NI5_RXMAXP ((uint16_t volatile *)USB_EP_NI5_RXMAXP) /* Maximum packet size for Host Rx endpoint5 */
  5926. #define bfin_read_USB_EP_NI5_RXMAXP() bfin_read16(USB_EP_NI5_RXMAXP)
  5927. #define bfin_write_USB_EP_NI5_RXMAXP(val) bfin_write16(USB_EP_NI5_RXMAXP, val)
  5928. #define pUSB_EP_NI5_RXCSR ((uint16_t volatile *)USB_EP_NI5_RXCSR) /* Control Status register for Host Rx endpoint5 */
  5929. #define bfin_read_USB_EP_NI5_RXCSR() bfin_read16(USB_EP_NI5_RXCSR)
  5930. #define bfin_write_USB_EP_NI5_RXCSR(val) bfin_write16(USB_EP_NI5_RXCSR, val)
  5931. #define pUSB_EP_NI5_RXCOUNT ((uint16_t volatile *)USB_EP_NI5_RXCOUNT) /* Number of bytes received in endpoint5 FIFO */
  5932. #define bfin_read_USB_EP_NI5_RXCOUNT() bfin_read16(USB_EP_NI5_RXCOUNT)
  5933. #define bfin_write_USB_EP_NI5_RXCOUNT(val) bfin_write16(USB_EP_NI5_RXCOUNT, val)
  5934. #define pUSB_EP_NI5_TXTYPE ((uint16_t volatile *)USB_EP_NI5_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint5 */
  5935. #define bfin_read_USB_EP_NI5_TXTYPE() bfin_read16(USB_EP_NI5_TXTYPE)
  5936. #define bfin_write_USB_EP_NI5_TXTYPE(val) bfin_write16(USB_EP_NI5_TXTYPE, val)
  5937. #define pUSB_EP_NI5_TXINTERVAL ((uint16_t volatile *)USB_EP_NI5_TXINTERVAL) /* Sets the NAK response timeout on Endpoint5 */
  5938. #define bfin_read_USB_EP_NI5_TXINTERVAL() bfin_read16(USB_EP_NI5_TXINTERVAL)
  5939. #define bfin_write_USB_EP_NI5_TXINTERVAL(val) bfin_write16(USB_EP_NI5_TXINTERVAL, val)
  5940. #define pUSB_EP_NI5_RXTYPE ((uint16_t volatile *)USB_EP_NI5_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint5 */
  5941. #define bfin_read_USB_EP_NI5_RXTYPE() bfin_read16(USB_EP_NI5_RXTYPE)
  5942. #define bfin_write_USB_EP_NI5_RXTYPE(val) bfin_write16(USB_EP_NI5_RXTYPE, val)
  5943. #define pUSB_EP_NI5_RXINTERVAL ((uint16_t volatile *)USB_EP_NI5_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint5 */
  5944. #define bfin_read_USB_EP_NI5_RXINTERVAL() bfin_read16(USB_EP_NI5_RXINTERVAL)
  5945. #define bfin_write_USB_EP_NI5_RXINTERVAL(val) bfin_write16(USB_EP_NI5_RXINTERVAL, val)
  5946. #define pUSB_EP_NI5_TXCOUNT ((uint16_t volatile *)USB_EP_NI5_TXCOUNT) /* Number of bytes to be written to the H145endpoint5 Tx FIFO */
  5947. #define bfin_read_USB_EP_NI5_TXCOUNT() bfin_read16(USB_EP_NI5_TXCOUNT)
  5948. #define bfin_write_USB_EP_NI5_TXCOUNT(val) bfin_write16(USB_EP_NI5_TXCOUNT, val)
  5949. #define pUSB_EP_NI6_TXMAXP ((uint16_t volatile *)USB_EP_NI6_TXMAXP) /* Maximum packet size for Host Tx endpoint6 */
  5950. #define bfin_read_USB_EP_NI6_TXMAXP() bfin_read16(USB_EP_NI6_TXMAXP)
  5951. #define bfin_write_USB_EP_NI6_TXMAXP(val) bfin_write16(USB_EP_NI6_TXMAXP, val)
  5952. #define pUSB_EP_NI6_TXCSR ((uint16_t volatile *)USB_EP_NI6_TXCSR) /* Control Status register for endpoint6 */
  5953. #define bfin_read_USB_EP_NI6_TXCSR() bfin_read16(USB_EP_NI6_TXCSR)
  5954. #define bfin_write_USB_EP_NI6_TXCSR(val) bfin_write16(USB_EP_NI6_TXCSR, val)
  5955. #define pUSB_EP_NI6_RXMAXP ((uint16_t volatile *)USB_EP_NI6_RXMAXP) /* Maximum packet size for Host Rx endpoint6 */
  5956. #define bfin_read_USB_EP_NI6_RXMAXP() bfin_read16(USB_EP_NI6_RXMAXP)
  5957. #define bfin_write_USB_EP_NI6_RXMAXP(val) bfin_write16(USB_EP_NI6_RXMAXP, val)
  5958. #define pUSB_EP_NI6_RXCSR ((uint16_t volatile *)USB_EP_NI6_RXCSR) /* Control Status register for Host Rx endpoint6 */
  5959. #define bfin_read_USB_EP_NI6_RXCSR() bfin_read16(USB_EP_NI6_RXCSR)
  5960. #define bfin_write_USB_EP_NI6_RXCSR(val) bfin_write16(USB_EP_NI6_RXCSR, val)
  5961. #define pUSB_EP_NI6_RXCOUNT ((uint16_t volatile *)USB_EP_NI6_RXCOUNT) /* Number of bytes received in endpoint6 FIFO */
  5962. #define bfin_read_USB_EP_NI6_RXCOUNT() bfin_read16(USB_EP_NI6_RXCOUNT)
  5963. #define bfin_write_USB_EP_NI6_RXCOUNT(val) bfin_write16(USB_EP_NI6_RXCOUNT, val)
  5964. #define pUSB_EP_NI6_TXTYPE ((uint16_t volatile *)USB_EP_NI6_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint6 */
  5965. #define bfin_read_USB_EP_NI6_TXTYPE() bfin_read16(USB_EP_NI6_TXTYPE)
  5966. #define bfin_write_USB_EP_NI6_TXTYPE(val) bfin_write16(USB_EP_NI6_TXTYPE, val)
  5967. #define pUSB_EP_NI6_TXINTERVAL ((uint16_t volatile *)USB_EP_NI6_TXINTERVAL) /* Sets the NAK response timeout on Endpoint6 */
  5968. #define bfin_read_USB_EP_NI6_TXINTERVAL() bfin_read16(USB_EP_NI6_TXINTERVAL)
  5969. #define bfin_write_USB_EP_NI6_TXINTERVAL(val) bfin_write16(USB_EP_NI6_TXINTERVAL, val)
  5970. #define pUSB_EP_NI6_RXTYPE ((uint16_t volatile *)USB_EP_NI6_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint6 */
  5971. #define bfin_read_USB_EP_NI6_RXTYPE() bfin_read16(USB_EP_NI6_RXTYPE)
  5972. #define bfin_write_USB_EP_NI6_RXTYPE(val) bfin_write16(USB_EP_NI6_RXTYPE, val)
  5973. #define pUSB_EP_NI6_RXINTERVAL ((uint16_t volatile *)USB_EP_NI6_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint6 */
  5974. #define bfin_read_USB_EP_NI6_RXINTERVAL() bfin_read16(USB_EP_NI6_RXINTERVAL)
  5975. #define bfin_write_USB_EP_NI6_RXINTERVAL(val) bfin_write16(USB_EP_NI6_RXINTERVAL, val)
  5976. #define pUSB_EP_NI6_TXCOUNT ((uint16_t volatile *)USB_EP_NI6_TXCOUNT) /* Number of bytes to be written to the endpoint6 Tx FIFO */
  5977. #define bfin_read_USB_EP_NI6_TXCOUNT() bfin_read16(USB_EP_NI6_TXCOUNT)
  5978. #define bfin_write_USB_EP_NI6_TXCOUNT(val) bfin_write16(USB_EP_NI6_TXCOUNT, val)
  5979. #define pUSB_EP_NI7_TXMAXP ((uint16_t volatile *)USB_EP_NI7_TXMAXP) /* Maximum packet size for Host Tx endpoint7 */
  5980. #define bfin_read_USB_EP_NI7_TXMAXP() bfin_read16(USB_EP_NI7_TXMAXP)
  5981. #define bfin_write_USB_EP_NI7_TXMAXP(val) bfin_write16(USB_EP_NI7_TXMAXP, val)
  5982. #define pUSB_EP_NI7_TXCSR ((uint16_t volatile *)USB_EP_NI7_TXCSR) /* Control Status register for endpoint7 */
  5983. #define bfin_read_USB_EP_NI7_TXCSR() bfin_read16(USB_EP_NI7_TXCSR)
  5984. #define bfin_write_USB_EP_NI7_TXCSR(val) bfin_write16(USB_EP_NI7_TXCSR, val)
  5985. #define pUSB_EP_NI7_RXMAXP ((uint16_t volatile *)USB_EP_NI7_RXMAXP) /* Maximum packet size for Host Rx endpoint7 */
  5986. #define bfin_read_USB_EP_NI7_RXMAXP() bfin_read16(USB_EP_NI7_RXMAXP)
  5987. #define bfin_write_USB_EP_NI7_RXMAXP(val) bfin_write16(USB_EP_NI7_RXMAXP, val)
  5988. #define pUSB_EP_NI7_RXCSR ((uint16_t volatile *)USB_EP_NI7_RXCSR) /* Control Status register for Host Rx endpoint7 */
  5989. #define bfin_read_USB_EP_NI7_RXCSR() bfin_read16(USB_EP_NI7_RXCSR)
  5990. #define bfin_write_USB_EP_NI7_RXCSR(val) bfin_write16(USB_EP_NI7_RXCSR, val)
  5991. #define pUSB_EP_NI7_RXCOUNT ((uint16_t volatile *)USB_EP_NI7_RXCOUNT) /* Number of bytes received in endpoint7 FIFO */
  5992. #define bfin_read_USB_EP_NI7_RXCOUNT() bfin_read16(USB_EP_NI7_RXCOUNT)
  5993. #define bfin_write_USB_EP_NI7_RXCOUNT(val) bfin_write16(USB_EP_NI7_RXCOUNT, val)
  5994. #define pUSB_EP_NI7_TXTYPE ((uint16_t volatile *)USB_EP_NI7_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint7 */
  5995. #define bfin_read_USB_EP_NI7_TXTYPE() bfin_read16(USB_EP_NI7_TXTYPE)
  5996. #define bfin_write_USB_EP_NI7_TXTYPE(val) bfin_write16(USB_EP_NI7_TXTYPE, val)
  5997. #define pUSB_EP_NI7_TXINTERVAL ((uint16_t volatile *)USB_EP_NI7_TXINTERVAL) /* Sets the NAK response timeout on Endpoint7 */
  5998. #define bfin_read_USB_EP_NI7_TXINTERVAL() bfin_read16(USB_EP_NI7_TXINTERVAL)
  5999. #define bfin_write_USB_EP_NI7_TXINTERVAL(val) bfin_write16(USB_EP_NI7_TXINTERVAL, val)
  6000. #define pUSB_EP_NI7_RXTYPE ((uint16_t volatile *)USB_EP_NI7_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint7 */
  6001. #define bfin_read_USB_EP_NI7_RXTYPE() bfin_read16(USB_EP_NI7_RXTYPE)
  6002. #define bfin_write_USB_EP_NI7_RXTYPE(val) bfin_write16(USB_EP_NI7_RXTYPE, val)
  6003. #define pUSB_EP_NI7_RXINTERVAL ((uint16_t volatile *)USB_EP_NI7_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint7 */
  6004. #define bfin_read_USB_EP_NI7_RXINTERVAL() bfin_read16(USB_EP_NI7_RXINTERVAL)
  6005. #define bfin_write_USB_EP_NI7_RXINTERVAL(val) bfin_write16(USB_EP_NI7_RXINTERVAL, val)
  6006. #define pUSB_EP_NI7_TXCOUNT ((uint16_t volatile *)USB_EP_NI7_TXCOUNT) /* Number of bytes to be written to the endpoint7 Tx FIFO */
  6007. #define bfin_read_USB_EP_NI7_TXCOUNT() bfin_read16(USB_EP_NI7_TXCOUNT)
  6008. #define bfin_write_USB_EP_NI7_TXCOUNT(val) bfin_write16(USB_EP_NI7_TXCOUNT, val)
  6009. #define pUSB_DMA_INTERRUPT ((uint16_t volatile *)USB_DMA_INTERRUPT) /* Indicates pending interrupts for the DMA channels */
  6010. #define bfin_read_USB_DMA_INTERRUPT() bfin_read16(USB_DMA_INTERRUPT)
  6011. #define bfin_write_USB_DMA_INTERRUPT(val) bfin_write16(USB_DMA_INTERRUPT, val)
  6012. #define pUSB_DMA0_CONTROL ((uint16_t volatile *)USB_DMA0_CONTROL) /* DMA master channel 0 configuration */
  6013. #define bfin_read_USB_DMA0_CONTROL() bfin_read16(USB_DMA0_CONTROL)
  6014. #define bfin_write_USB_DMA0_CONTROL(val) bfin_write16(USB_DMA0_CONTROL, val)
  6015. #define pUSB_DMA0_ADDRLOW ((uint16_t volatile *)USB_DMA0_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 0 */
  6016. #define bfin_read_USB_DMA0_ADDRLOW() bfin_read16(USB_DMA0_ADDRLOW)
  6017. #define bfin_write_USB_DMA0_ADDRLOW(val) bfin_write16(USB_DMA0_ADDRLOW, val)
  6018. #define pUSB_DMA0_ADDRHIGH ((uint16_t volatile *)USB_DMA0_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 0 */
  6019. #define bfin_read_USB_DMA0_ADDRHIGH() bfin_read16(USB_DMA0_ADDRHIGH)
  6020. #define bfin_write_USB_DMA0_ADDRHIGH(val) bfin_write16(USB_DMA0_ADDRHIGH, val)
  6021. #define pUSB_DMA0_COUNTLOW ((uint16_t volatile *)USB_DMA0_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 0 */
  6022. #define bfin_read_USB_DMA0_COUNTLOW() bfin_read16(USB_DMA0_COUNTLOW)
  6023. #define bfin_write_USB_DMA0_COUNTLOW(val) bfin_write16(USB_DMA0_COUNTLOW, val)
  6024. #define pUSB_DMA0_COUNTHIGH ((uint16_t volatile *)USB_DMA0_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 0 */
  6025. #define bfin_read_USB_DMA0_COUNTHIGH() bfin_read16(USB_DMA0_COUNTHIGH)
  6026. #define bfin_write_USB_DMA0_COUNTHIGH(val) bfin_write16(USB_DMA0_COUNTHIGH, val)
  6027. #define pUSB_DMA1_CONTROL ((uint16_t volatile *)USB_DMA1_CONTROL) /* DMA master channel 1 configuration */
  6028. #define bfin_read_USB_DMA1_CONTROL() bfin_read16(USB_DMA1_CONTROL)
  6029. #define bfin_write_USB_DMA1_CONTROL(val) bfin_write16(USB_DMA1_CONTROL, val)
  6030. #define pUSB_DMA1_ADDRLOW ((uint16_t volatile *)USB_DMA1_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 1 */
  6031. #define bfin_read_USB_DMA1_ADDRLOW() bfin_read16(USB_DMA1_ADDRLOW)
  6032. #define bfin_write_USB_DMA1_ADDRLOW(val) bfin_write16(USB_DMA1_ADDRLOW, val)
  6033. #define pUSB_DMA1_ADDRHIGH ((uint16_t volatile *)USB_DMA1_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 1 */
  6034. #define bfin_read_USB_DMA1_ADDRHIGH() bfin_read16(USB_DMA1_ADDRHIGH)
  6035. #define bfin_write_USB_DMA1_ADDRHIGH(val) bfin_write16(USB_DMA1_ADDRHIGH, val)
  6036. #define pUSB_DMA1_COUNTLOW ((uint16_t volatile *)USB_DMA1_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 1 */
  6037. #define bfin_read_USB_DMA1_COUNTLOW() bfin_read16(USB_DMA1_COUNTLOW)
  6038. #define bfin_write_USB_DMA1_COUNTLOW(val) bfin_write16(USB_DMA1_COUNTLOW, val)
  6039. #define pUSB_DMA1_COUNTHIGH ((uint16_t volatile *)USB_DMA1_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 1 */
  6040. #define bfin_read_USB_DMA1_COUNTHIGH() bfin_read16(USB_DMA1_COUNTHIGH)
  6041. #define bfin_write_USB_DMA1_COUNTHIGH(val) bfin_write16(USB_DMA1_COUNTHIGH, val)
  6042. #define pUSB_DMA2_CONTROL ((uint16_t volatile *)USB_DMA2_CONTROL) /* DMA master channel 2 configuration */
  6043. #define bfin_read_USB_DMA2_CONTROL() bfin_read16(USB_DMA2_CONTROL)
  6044. #define bfin_write_USB_DMA2_CONTROL(val) bfin_write16(USB_DMA2_CONTROL, val)
  6045. #define pUSB_DMA2_ADDRLOW ((uint16_t volatile *)USB_DMA2_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 2 */
  6046. #define bfin_read_USB_DMA2_ADDRLOW() bfin_read16(USB_DMA2_ADDRLOW)
  6047. #define bfin_write_USB_DMA2_ADDRLOW(val) bfin_write16(USB_DMA2_ADDRLOW, val)
  6048. #define pUSB_DMA2_ADDRHIGH ((uint16_t volatile *)USB_DMA2_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 2 */
  6049. #define bfin_read_USB_DMA2_ADDRHIGH() bfin_read16(USB_DMA2_ADDRHIGH)
  6050. #define bfin_write_USB_DMA2_ADDRHIGH(val) bfin_write16(USB_DMA2_ADDRHIGH, val)
  6051. #define pUSB_DMA2_COUNTLOW ((uint16_t volatile *)USB_DMA2_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 2 */
  6052. #define bfin_read_USB_DMA2_COUNTLOW() bfin_read16(USB_DMA2_COUNTLOW)
  6053. #define bfin_write_USB_DMA2_COUNTLOW(val) bfin_write16(USB_DMA2_COUNTLOW, val)
  6054. #define pUSB_DMA2_COUNTHIGH ((uint16_t volatile *)USB_DMA2_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 2 */
  6055. #define bfin_read_USB_DMA2_COUNTHIGH() bfin_read16(USB_DMA2_COUNTHIGH)
  6056. #define bfin_write_USB_DMA2_COUNTHIGH(val) bfin_write16(USB_DMA2_COUNTHIGH, val)
  6057. #define pUSB_DMA3_CONTROL ((uint16_t volatile *)USB_DMA3_CONTROL) /* DMA master channel 3 configuration */
  6058. #define bfin_read_USB_DMA3_CONTROL() bfin_read16(USB_DMA3_CONTROL)
  6059. #define bfin_write_USB_DMA3_CONTROL(val) bfin_write16(USB_DMA3_CONTROL, val)
  6060. #define pUSB_DMA3_ADDRLOW ((uint16_t volatile *)USB_DMA3_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 3 */
  6061. #define bfin_read_USB_DMA3_ADDRLOW() bfin_read16(USB_DMA3_ADDRLOW)
  6062. #define bfin_write_USB_DMA3_ADDRLOW(val) bfin_write16(USB_DMA3_ADDRLOW, val)
  6063. #define pUSB_DMA3_ADDRHIGH ((uint16_t volatile *)USB_DMA3_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 3 */
  6064. #define bfin_read_USB_DMA3_ADDRHIGH() bfin_read16(USB_DMA3_ADDRHIGH)
  6065. #define bfin_write_USB_DMA3_ADDRHIGH(val) bfin_write16(USB_DMA3_ADDRHIGH, val)
  6066. #define pUSB_DMA3_COUNTLOW ((uint16_t volatile *)USB_DMA3_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 3 */
  6067. #define bfin_read_USB_DMA3_COUNTLOW() bfin_read16(USB_DMA3_COUNTLOW)
  6068. #define bfin_write_USB_DMA3_COUNTLOW(val) bfin_write16(USB_DMA3_COUNTLOW, val)
  6069. #define pUSB_DMA3_COUNTHIGH ((uint16_t volatile *)USB_DMA3_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 3 */
  6070. #define bfin_read_USB_DMA3_COUNTHIGH() bfin_read16(USB_DMA3_COUNTHIGH)
  6071. #define bfin_write_USB_DMA3_COUNTHIGH(val) bfin_write16(USB_DMA3_COUNTHIGH, val)
  6072. #define pUSB_DMA4_CONTROL ((uint16_t volatile *)USB_DMA4_CONTROL) /* DMA master channel 4 configuration */
  6073. #define bfin_read_USB_DMA4_CONTROL() bfin_read16(USB_DMA4_CONTROL)
  6074. #define bfin_write_USB_DMA4_CONTROL(val) bfin_write16(USB_DMA4_CONTROL, val)
  6075. #define pUSB_DMA4_ADDRLOW ((uint16_t volatile *)USB_DMA4_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 4 */
  6076. #define bfin_read_USB_DMA4_ADDRLOW() bfin_read16(USB_DMA4_ADDRLOW)
  6077. #define bfin_write_USB_DMA4_ADDRLOW(val) bfin_write16(USB_DMA4_ADDRLOW, val)
  6078. #define pUSB_DMA4_ADDRHIGH ((uint16_t volatile *)USB_DMA4_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 4 */
  6079. #define bfin_read_USB_DMA4_ADDRHIGH() bfin_read16(USB_DMA4_ADDRHIGH)
  6080. #define bfin_write_USB_DMA4_ADDRHIGH(val) bfin_write16(USB_DMA4_ADDRHIGH, val)
  6081. #define pUSB_DMA4_COUNTLOW ((uint16_t volatile *)USB_DMA4_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 4 */
  6082. #define bfin_read_USB_DMA4_COUNTLOW() bfin_read16(USB_DMA4_COUNTLOW)
  6083. #define bfin_write_USB_DMA4_COUNTLOW(val) bfin_write16(USB_DMA4_COUNTLOW, val)
  6084. #define pUSB_DMA4_COUNTHIGH ((uint16_t volatile *)USB_DMA4_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 4 */
  6085. #define bfin_read_USB_DMA4_COUNTHIGH() bfin_read16(USB_DMA4_COUNTHIGH)
  6086. #define bfin_write_USB_DMA4_COUNTHIGH(val) bfin_write16(USB_DMA4_COUNTHIGH, val)
  6087. #define pUSB_DMA5_CONTROL ((uint16_t volatile *)USB_DMA5_CONTROL) /* DMA master channel 5 configuration */
  6088. #define bfin_read_USB_DMA5_CONTROL() bfin_read16(USB_DMA5_CONTROL)
  6089. #define bfin_write_USB_DMA5_CONTROL(val) bfin_write16(USB_DMA5_CONTROL, val)
  6090. #define pUSB_DMA5_ADDRLOW ((uint16_t volatile *)USB_DMA5_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 5 */
  6091. #define bfin_read_USB_DMA5_ADDRLOW() bfin_read16(USB_DMA5_ADDRLOW)
  6092. #define bfin_write_USB_DMA5_ADDRLOW(val) bfin_write16(USB_DMA5_ADDRLOW, val)
  6093. #define pUSB_DMA5_ADDRHIGH ((uint16_t volatile *)USB_DMA5_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 5 */
  6094. #define bfin_read_USB_DMA5_ADDRHIGH() bfin_read16(USB_DMA5_ADDRHIGH)
  6095. #define bfin_write_USB_DMA5_ADDRHIGH(val) bfin_write16(USB_DMA5_ADDRHIGH, val)
  6096. #define pUSB_DMA5_COUNTLOW ((uint16_t volatile *)USB_DMA5_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 5 */
  6097. #define bfin_read_USB_DMA5_COUNTLOW() bfin_read16(USB_DMA5_COUNTLOW)
  6098. #define bfin_write_USB_DMA5_COUNTLOW(val) bfin_write16(USB_DMA5_COUNTLOW, val)
  6099. #define pUSB_DMA5_COUNTHIGH ((uint16_t volatile *)USB_DMA5_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 5 */
  6100. #define bfin_read_USB_DMA5_COUNTHIGH() bfin_read16(USB_DMA5_COUNTHIGH)
  6101. #define bfin_write_USB_DMA5_COUNTHIGH(val) bfin_write16(USB_DMA5_COUNTHIGH, val)
  6102. #define pUSB_DMA6_CONTROL ((uint16_t volatile *)USB_DMA6_CONTROL) /* DMA master channel 6 configuration */
  6103. #define bfin_read_USB_DMA6_CONTROL() bfin_read16(USB_DMA6_CONTROL)
  6104. #define bfin_write_USB_DMA6_CONTROL(val) bfin_write16(USB_DMA6_CONTROL, val)
  6105. #define pUSB_DMA6_ADDRLOW ((uint16_t volatile *)USB_DMA6_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 6 */
  6106. #define bfin_read_USB_DMA6_ADDRLOW() bfin_read16(USB_DMA6_ADDRLOW)
  6107. #define bfin_write_USB_DMA6_ADDRLOW(val) bfin_write16(USB_DMA6_ADDRLOW, val)
  6108. #define pUSB_DMA6_ADDRHIGH ((uint16_t volatile *)USB_DMA6_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 6 */
  6109. #define bfin_read_USB_DMA6_ADDRHIGH() bfin_read16(USB_DMA6_ADDRHIGH)
  6110. #define bfin_write_USB_DMA6_ADDRHIGH(val) bfin_write16(USB_DMA6_ADDRHIGH, val)
  6111. #define pUSB_DMA6_COUNTLOW ((uint16_t volatile *)USB_DMA6_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 6 */
  6112. #define bfin_read_USB_DMA6_COUNTLOW() bfin_read16(USB_DMA6_COUNTLOW)
  6113. #define bfin_write_USB_DMA6_COUNTLOW(val) bfin_write16(USB_DMA6_COUNTLOW, val)
  6114. #define pUSB_DMA6_COUNTHIGH ((uint16_t volatile *)USB_DMA6_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 6 */
  6115. #define bfin_read_USB_DMA6_COUNTHIGH() bfin_read16(USB_DMA6_COUNTHIGH)
  6116. #define bfin_write_USB_DMA6_COUNTHIGH(val) bfin_write16(USB_DMA6_COUNTHIGH, val)
  6117. #define pUSB_DMA7_CONTROL ((uint16_t volatile *)USB_DMA7_CONTROL) /* DMA master channel 7 configuration */
  6118. #define bfin_read_USB_DMA7_CONTROL() bfin_read16(USB_DMA7_CONTROL)
  6119. #define bfin_write_USB_DMA7_CONTROL(val) bfin_write16(USB_DMA7_CONTROL, val)
  6120. #define pUSB_DMA7_ADDRLOW ((uint16_t volatile *)USB_DMA7_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 7 */
  6121. #define bfin_read_USB_DMA7_ADDRLOW() bfin_read16(USB_DMA7_ADDRLOW)
  6122. #define bfin_write_USB_DMA7_ADDRLOW(val) bfin_write16(USB_DMA7_ADDRLOW, val)
  6123. #define pUSB_DMA7_ADDRHIGH ((uint16_t volatile *)USB_DMA7_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 7 */
  6124. #define bfin_read_USB_DMA7_ADDRHIGH() bfin_read16(USB_DMA7_ADDRHIGH)
  6125. #define bfin_write_USB_DMA7_ADDRHIGH(val) bfin_write16(USB_DMA7_ADDRHIGH, val)
  6126. #define pUSB_DMA7_COUNTLOW ((uint16_t volatile *)USB_DMA7_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 7 */
  6127. #define bfin_read_USB_DMA7_COUNTLOW() bfin_read16(USB_DMA7_COUNTLOW)
  6128. #define bfin_write_USB_DMA7_COUNTLOW(val) bfin_write16(USB_DMA7_COUNTLOW, val)
  6129. #define pUSB_DMA7_COUNTHIGH ((uint16_t volatile *)USB_DMA7_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 7 */
  6130. #define bfin_read_USB_DMA7_COUNTHIGH() bfin_read16(USB_DMA7_COUNTHIGH)
  6131. #define bfin_write_USB_DMA7_COUNTHIGH(val) bfin_write16(USB_DMA7_COUNTHIGH, val)
  6132. #endif /* __BFIN_CDEF_ADSP_EDN_BF549_extended__ */