ADSP-EDN-BF534-extended_cdef.h 228 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-cdef-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_CDEF_ADSP_EDN_BF534_extended__
  6. #define __BFIN_CDEF_ADSP_EDN_BF534_extended__
  7. #define pPLL_CTL ((uint16_t volatile *)PLL_CTL) /* PLL Control Register */
  8. #define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
  9. #define bfin_write_PLL_CTL(val) bfin_write16(PLL_CTL, val)
  10. #define pPLL_DIV ((uint16_t volatile *)PLL_DIV) /* PLL Divide Register */
  11. #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
  12. #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val)
  13. #define pVR_CTL ((uint16_t volatile *)VR_CTL) /* Voltage Regulator Control Register */
  14. #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
  15. #define bfin_write_VR_CTL(val) bfin_write16(VR_CTL, val)
  16. #define pPLL_STAT ((uint16_t volatile *)PLL_STAT) /* PLL Status Register */
  17. #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
  18. #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val)
  19. #define pPLL_LOCKCNT ((uint16_t volatile *)PLL_LOCKCNT) /* PLL Lock Count Register */
  20. #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
  21. #define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT, val)
  22. #define pSWRST ((uint16_t volatile *)SWRST) /* Software Reset Register */
  23. #define bfin_read_SWRST() bfin_read16(SWRST)
  24. #define bfin_write_SWRST(val) bfin_write16(SWRST, val)
  25. #define pSYSCR ((uint16_t volatile *)SYSCR) /* System Configuration Register */
  26. #define bfin_read_SYSCR() bfin_read16(SYSCR)
  27. #define bfin_write_SYSCR(val) bfin_write16(SYSCR, val)
  28. #define pSIC_RVECT ((uint16_t volatile *)SIC_RVECT) /* Interrupt Reset Vector Address Register */
  29. #define bfin_read_SIC_RVECT() bfin_read16(SIC_RVECT)
  30. #define bfin_write_SIC_RVECT(val) bfin_write16(SIC_RVECT, val)
  31. #define pSIC_IMASK ((uint32_t volatile *)SIC_IMASK) /* Interrupt Mask Register */
  32. #define bfin_read_SIC_IMASK() bfin_read32(SIC_IMASK)
  33. #define bfin_write_SIC_IMASK(val) bfin_write32(SIC_IMASK, val)
  34. #define pSIC_IAR0 ((uint32_t volatile *)SIC_IAR0) /* Interrupt Assignment Register 0 */
  35. #define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
  36. #define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0, val)
  37. #define pSIC_IAR1 ((uint32_t volatile *)SIC_IAR1) /* Interrupt Assignment Register 1 */
  38. #define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
  39. #define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1, val)
  40. #define pSIC_IAR2 ((uint32_t volatile *)SIC_IAR2) /* Interrupt Assignment Register 2 */
  41. #define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
  42. #define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2, val)
  43. #define pSIC_IAR3 ((uint32_t volatile *)SIC_IAR3) /* Interrupt Assignment Register 3 */
  44. #define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
  45. #define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3, val)
  46. #define pSIC_ISR ((uint32_t volatile *)SIC_ISR) /* Interrupt Status Register */
  47. #define bfin_read_SIC_ISR() bfin_read32(SIC_ISR)
  48. #define bfin_write_SIC_ISR(val) bfin_write32(SIC_ISR, val)
  49. #define pSIC_IWR ((uint32_t volatile *)SIC_IWR) /* Interrupt Wakeup Register */
  50. #define bfin_read_SIC_IWR() bfin_read32(SIC_IWR)
  51. #define bfin_write_SIC_IWR(val) bfin_write32(SIC_IWR, val)
  52. #define pWDOG_CTL ((uint16_t volatile *)WDOG_CTL) /* Watchdog Control Register */
  53. #define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
  54. #define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val)
  55. #define pWDOG_CNT ((uint32_t volatile *)WDOG_CNT) /* Watchdog Count Register */
  56. #define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
  57. #define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val)
  58. #define pWDOG_STAT ((uint32_t volatile *)WDOG_STAT) /* Watchdog Status Register */
  59. #define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
  60. #define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val)
  61. #define pRTC_STAT ((uint32_t volatile *)RTC_STAT) /* RTC Status Register */
  62. #define bfin_read_RTC_STAT() bfin_read32(RTC_STAT)
  63. #define bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT, val)
  64. #define pRTC_ICTL ((uint16_t volatile *)RTC_ICTL) /* RTC Interrupt Control Register */
  65. #define bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL)
  66. #define bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL, val)
  67. #define pRTC_ISTAT ((uint16_t volatile *)RTC_ISTAT) /* RTC Interrupt Status Register */
  68. #define bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT)
  69. #define bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT, val)
  70. #define pRTC_SWCNT ((uint16_t volatile *)RTC_SWCNT) /* RTC Stopwatch Count Register */
  71. #define bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT)
  72. #define bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT, val)
  73. #define pRTC_ALARM ((uint32_t volatile *)RTC_ALARM) /* RTC Alarm Time Register */
  74. #define bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM)
  75. #define bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM, val)
  76. #define pRTC_PREN ((uint16_t volatile *)RTC_PREN) /* RTC Prescaler Enable Register */
  77. #define bfin_read_RTC_PREN() bfin_read16(RTC_PREN)
  78. #define bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN, val)
  79. #define pUART0_THR ((uint16_t volatile *)UART0_THR) /* Transmit Holding register */
  80. #define bfin_read_UART0_THR() bfin_read16(UART0_THR)
  81. #define bfin_write_UART0_THR(val) bfin_write16(UART0_THR, val)
  82. #define pUART0_RBR ((uint16_t volatile *)UART0_RBR) /* Receive Buffer register */
  83. #define bfin_read_UART0_RBR() bfin_read16(UART0_RBR)
  84. #define bfin_write_UART0_RBR(val) bfin_write16(UART0_RBR, val)
  85. #define pUART0_DLL ((uint16_t volatile *)UART0_DLL) /* Divisor Latch (Low-Byte) */
  86. #define bfin_read_UART0_DLL() bfin_read16(UART0_DLL)
  87. #define bfin_write_UART0_DLL(val) bfin_write16(UART0_DLL, val)
  88. #define pUART0_IER ((uint16_t volatile *)UART0_IER) /* Interrupt Enable Register */
  89. #define bfin_read_UART0_IER() bfin_read16(UART0_IER)
  90. #define bfin_write_UART0_IER(val) bfin_write16(UART0_IER, val)
  91. #define pUART0_DLH ((uint16_t volatile *)UART0_DLH) /* Divisor Latch (High-Byte) */
  92. #define bfin_read_UART0_DLH() bfin_read16(UART0_DLH)
  93. #define bfin_write_UART0_DLH(val) bfin_write16(UART0_DLH, val)
  94. #define pUART0_IIR ((uint16_t volatile *)UART0_IIR) /* Interrupt Identification Register */
  95. #define bfin_read_UART0_IIR() bfin_read16(UART0_IIR)
  96. #define bfin_write_UART0_IIR(val) bfin_write16(UART0_IIR, val)
  97. #define pUART0_LCR ((uint16_t volatile *)UART0_LCR) /* Line Control Register */
  98. #define bfin_read_UART0_LCR() bfin_read16(UART0_LCR)
  99. #define bfin_write_UART0_LCR(val) bfin_write16(UART0_LCR, val)
  100. #define pUART0_MCR ((uint16_t volatile *)UART0_MCR) /* Modem Control Register */
  101. #define bfin_read_UART0_MCR() bfin_read16(UART0_MCR)
  102. #define bfin_write_UART0_MCR(val) bfin_write16(UART0_MCR, val)
  103. #define pUART0_LSR ((uint16_t volatile *)UART0_LSR) /* Line Status Register */
  104. #define bfin_read_UART0_LSR() bfin_read16(UART0_LSR)
  105. #define bfin_write_UART0_LSR(val) bfin_write16(UART0_LSR, val)
  106. #define pUART0_MSR ((uint16_t volatile *)UART0_MSR) /* Modem Status Register */
  107. #define bfin_read_UART0_MSR() bfin_read16(UART0_MSR)
  108. #define bfin_write_UART0_MSR(val) bfin_write16(UART0_MSR, val)
  109. #define pUART0_SCR ((uint16_t volatile *)UART0_SCR) /* SCR Scratch Register */
  110. #define bfin_read_UART0_SCR() bfin_read16(UART0_SCR)
  111. #define bfin_write_UART0_SCR(val) bfin_write16(UART0_SCR, val)
  112. #define pUART0_GCTL ((uint16_t volatile *)UART0_GCTL) /* Global Control Register */
  113. #define bfin_read_UART0_GCTL() bfin_read16(UART0_GCTL)
  114. #define bfin_write_UART0_GCTL(val) bfin_write16(UART0_GCTL, val)
  115. #define pSPI_CTL ((uint16_t volatile *)SPI_CTL) /* SPI Control Register */
  116. #define bfin_read_SPI_CTL() bfin_read16(SPI_CTL)
  117. #define bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL, val)
  118. #define pSPI_FLG ((uint16_t volatile *)SPI_FLG) /* SPI Flag register */
  119. #define bfin_read_SPI_FLG() bfin_read16(SPI_FLG)
  120. #define bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG, val)
  121. #define pSPI_STAT ((uint16_t volatile *)SPI_STAT) /* SPI Status register */
  122. #define bfin_read_SPI_STAT() bfin_read16(SPI_STAT)
  123. #define bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT, val)
  124. #define pSPI_TDBR ((uint16_t volatile *)SPI_TDBR) /* SPI Transmit Data Buffer Register */
  125. #define bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR)
  126. #define bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR, val)
  127. #define pSPI_RDBR ((uint16_t volatile *)SPI_RDBR) /* SPI Receive Data Buffer Register */
  128. #define bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR)
  129. #define bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR, val)
  130. #define pSPI_BAUD ((uint16_t volatile *)SPI_BAUD) /* SPI Baud rate Register */
  131. #define bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD)
  132. #define bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD, val)
  133. #define pSPI_SHADOW ((uint16_t volatile *)SPI_SHADOW) /* SPI_RDBR Shadow Register */
  134. #define bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW)
  135. #define bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW, val)
  136. #define pTIMER0_CONFIG ((uint16_t volatile *)TIMER0_CONFIG) /* Timer 0 Configuration Register */
  137. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  138. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
  139. #define pTIMER0_COUNTER ((uint32_t volatile *)TIMER0_COUNTER) /* Timer 0 Counter Register */
  140. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  141. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
  142. #define pTIMER0_PERIOD ((uint32_t volatile *)TIMER0_PERIOD) /* Timer 0 Period Register */
  143. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  144. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
  145. #define pTIMER0_WIDTH ((uint32_t volatile *)TIMER0_WIDTH) /* Timer 0 Width Register */
  146. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  147. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
  148. #define pTIMER1_CONFIG ((uint16_t volatile *)TIMER1_CONFIG) /* Timer 1 Configuration Register */
  149. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  150. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
  151. #define pTIMER1_COUNTER ((uint32_t volatile *)TIMER1_COUNTER) /* Timer 1 Counter Register */
  152. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  153. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
  154. #define pTIMER1_PERIOD ((uint32_t volatile *)TIMER1_PERIOD) /* Timer 1 Period Register */
  155. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  156. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
  157. #define pTIMER1_WIDTH ((uint32_t volatile *)TIMER1_WIDTH) /* Timer 1 Width Register */
  158. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
  159. #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
  160. #define pTIMER2_CONFIG ((uint16_t volatile *)TIMER2_CONFIG) /* Timer 2 Configuration Register */
  161. #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
  162. #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
  163. #define pTIMER2_COUNTER ((uint32_t volatile *)TIMER2_COUNTER) /* Timer 2 Counter Register */
  164. #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
  165. #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
  166. #define pTIMER2_PERIOD ((uint32_t volatile *)TIMER2_PERIOD) /* Timer 2 Period Register */
  167. #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
  168. #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
  169. #define pTIMER2_WIDTH ((uint32_t volatile *)TIMER2_WIDTH) /* Timer 2 Width Register */
  170. #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
  171. #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
  172. #define pTIMER3_CONFIG ((uint16_t volatile *)TIMER3_CONFIG) /* Timer 3 Configuration Register */
  173. #define bfin_read_TIMER3_CONFIG() bfin_read16(TIMER3_CONFIG)
  174. #define bfin_write_TIMER3_CONFIG(val) bfin_write16(TIMER3_CONFIG, val)
  175. #define pTIMER3_COUNTER ((uint32_t volatile *)TIMER3_COUNTER) /* Timer 3 Counter Register */
  176. #define bfin_read_TIMER3_COUNTER() bfin_read32(TIMER3_COUNTER)
  177. #define bfin_write_TIMER3_COUNTER(val) bfin_write32(TIMER3_COUNTER, val)
  178. #define pTIMER3_PERIOD ((uint32_t volatile *)TIMER3_PERIOD) /* Timer 3 Period Register */
  179. #define bfin_read_TIMER3_PERIOD() bfin_read32(TIMER3_PERIOD)
  180. #define bfin_write_TIMER3_PERIOD(val) bfin_write32(TIMER3_PERIOD, val)
  181. #define pTIMER3_WIDTH ((uint32_t volatile *)TIMER3_WIDTH) /* Timer 3 Width Register */
  182. #define bfin_read_TIMER3_WIDTH() bfin_read32(TIMER3_WIDTH)
  183. #define bfin_write_TIMER3_WIDTH(val) bfin_write32(TIMER3_WIDTH, val)
  184. #define pTIMER4_CONFIG ((uint16_t volatile *)TIMER4_CONFIG) /* Timer 4 Configuration Register */
  185. #define bfin_read_TIMER4_CONFIG() bfin_read16(TIMER4_CONFIG)
  186. #define bfin_write_TIMER4_CONFIG(val) bfin_write16(TIMER4_CONFIG, val)
  187. #define pTIMER4_COUNTER ((uint32_t volatile *)TIMER4_COUNTER) /* Timer 4 Counter Register */
  188. #define bfin_read_TIMER4_COUNTER() bfin_read32(TIMER4_COUNTER)
  189. #define bfin_write_TIMER4_COUNTER(val) bfin_write32(TIMER4_COUNTER, val)
  190. #define pTIMER4_PERIOD ((uint32_t volatile *)TIMER4_PERIOD) /* Timer 4 Period Register */
  191. #define bfin_read_TIMER4_PERIOD() bfin_read32(TIMER4_PERIOD)
  192. #define bfin_write_TIMER4_PERIOD(val) bfin_write32(TIMER4_PERIOD, val)
  193. #define pTIMER4_WIDTH ((uint32_t volatile *)TIMER4_WIDTH) /* Timer 4 Width Register */
  194. #define bfin_read_TIMER4_WIDTH() bfin_read32(TIMER4_WIDTH)
  195. #define bfin_write_TIMER4_WIDTH(val) bfin_write32(TIMER4_WIDTH, val)
  196. #define pTIMER5_CONFIG ((uint16_t volatile *)TIMER5_CONFIG) /* Timer 5 Configuration Register */
  197. #define bfin_read_TIMER5_CONFIG() bfin_read16(TIMER5_CONFIG)
  198. #define bfin_write_TIMER5_CONFIG(val) bfin_write16(TIMER5_CONFIG, val)
  199. #define pTIMER5_COUNTER ((uint32_t volatile *)TIMER5_COUNTER) /* Timer 5 Counter Register */
  200. #define bfin_read_TIMER5_COUNTER() bfin_read32(TIMER5_COUNTER)
  201. #define bfin_write_TIMER5_COUNTER(val) bfin_write32(TIMER5_COUNTER, val)
  202. #define pTIMER5_PERIOD ((uint32_t volatile *)TIMER5_PERIOD) /* Timer 5 Period Register */
  203. #define bfin_read_TIMER5_PERIOD() bfin_read32(TIMER5_PERIOD)
  204. #define bfin_write_TIMER5_PERIOD(val) bfin_write32(TIMER5_PERIOD, val)
  205. #define pTIMER5_WIDTH ((uint32_t volatile *)TIMER5_WIDTH) /* Timer 5 Width Register */
  206. #define bfin_read_TIMER5_WIDTH() bfin_read32(TIMER5_WIDTH)
  207. #define bfin_write_TIMER5_WIDTH(val) bfin_write32(TIMER5_WIDTH, val)
  208. #define pTIMER6_CONFIG ((uint16_t volatile *)TIMER6_CONFIG) /* Timer 6 Configuration Register */
  209. #define bfin_read_TIMER6_CONFIG() bfin_read16(TIMER6_CONFIG)
  210. #define bfin_write_TIMER6_CONFIG(val) bfin_write16(TIMER6_CONFIG, val)
  211. #define pTIMER6_COUNTER ((uint32_t volatile *)TIMER6_COUNTER) /* Timer 6 Counter Register */
  212. #define bfin_read_TIMER6_COUNTER() bfin_read32(TIMER6_COUNTER)
  213. #define bfin_write_TIMER6_COUNTER(val) bfin_write32(TIMER6_COUNTER, val)
  214. #define pTIMER6_PERIOD ((uint32_t volatile *)TIMER6_PERIOD) /* Timer 6 Period Register */
  215. #define bfin_read_TIMER6_PERIOD() bfin_read32(TIMER6_PERIOD)
  216. #define bfin_write_TIMER6_PERIOD(val) bfin_write32(TIMER6_PERIOD, val)
  217. #define pTIMER6_WIDTH ((uint32_t volatile *)TIMER6_WIDTH) /* Timer 6 Width Register\n */
  218. #define bfin_read_TIMER6_WIDTH() bfin_read32(TIMER6_WIDTH)
  219. #define bfin_write_TIMER6_WIDTH(val) bfin_write32(TIMER6_WIDTH, val)
  220. #define pTIMER7_CONFIG ((uint16_t volatile *)TIMER7_CONFIG) /* Timer 7 Configuration Register */
  221. #define bfin_read_TIMER7_CONFIG() bfin_read16(TIMER7_CONFIG)
  222. #define bfin_write_TIMER7_CONFIG(val) bfin_write16(TIMER7_CONFIG, val)
  223. #define pTIMER7_COUNTER ((uint32_t volatile *)TIMER7_COUNTER) /* Timer 7 Counter Register */
  224. #define bfin_read_TIMER7_COUNTER() bfin_read32(TIMER7_COUNTER)
  225. #define bfin_write_TIMER7_COUNTER(val) bfin_write32(TIMER7_COUNTER, val)
  226. #define pTIMER7_PERIOD ((uint32_t volatile *)TIMER7_PERIOD) /* Timer 7 Period Register */
  227. #define bfin_read_TIMER7_PERIOD() bfin_read32(TIMER7_PERIOD)
  228. #define bfin_write_TIMER7_PERIOD(val) bfin_write32(TIMER7_PERIOD, val)
  229. #define pTIMER7_WIDTH ((uint32_t volatile *)TIMER7_WIDTH) /* Timer 7 Width Register */
  230. #define bfin_read_TIMER7_WIDTH() bfin_read32(TIMER7_WIDTH)
  231. #define bfin_write_TIMER7_WIDTH(val) bfin_write32(TIMER7_WIDTH, val)
  232. #define pTIMER_ENABLE ((uint16_t volatile *)TIMER_ENABLE) /* Timer Enable Register */
  233. #define bfin_read_TIMER_ENABLE() bfin_read16(TIMER_ENABLE)
  234. #define bfin_write_TIMER_ENABLE(val) bfin_write16(TIMER_ENABLE, val)
  235. #define pTIMER_DISABLE ((uint16_t volatile *)TIMER_DISABLE) /* Timer Disable Register */
  236. #define bfin_read_TIMER_DISABLE() bfin_read16(TIMER_DISABLE)
  237. #define bfin_write_TIMER_DISABLE(val) bfin_write16(TIMER_DISABLE, val)
  238. #define pTIMER_STATUS ((uint32_t volatile *)TIMER_STATUS) /* Timer Status Register */
  239. #define bfin_read_TIMER_STATUS() bfin_read32(TIMER_STATUS)
  240. #define bfin_write_TIMER_STATUS(val) bfin_write32(TIMER_STATUS, val)
  241. #define pPORTFIO ((uint16_t volatile *)PORTFIO) /* Port F I/O Pin State Specify Register */
  242. #define bfin_read_PORTFIO() bfin_read16(PORTFIO)
  243. #define bfin_write_PORTFIO(val) bfin_write16(PORTFIO, val)
  244. #define pPORTFIO_CLEAR ((uint16_t volatile *)PORTFIO_CLEAR) /* Port F I/O Peripheral Interrupt Clear Register */
  245. #define bfin_read_PORTFIO_CLEAR() bfin_read16(PORTFIO_CLEAR)
  246. #define bfin_write_PORTFIO_CLEAR(val) bfin_write16(PORTFIO_CLEAR, val)
  247. #define pPORTFIO_SET ((uint16_t volatile *)PORTFIO_SET) /* Port F I/O Peripheral Interrupt Set Register */
  248. #define bfin_read_PORTFIO_SET() bfin_read16(PORTFIO_SET)
  249. #define bfin_write_PORTFIO_SET(val) bfin_write16(PORTFIO_SET, val)
  250. #define pPORTFIO_TOGGLE ((uint16_t volatile *)PORTFIO_TOGGLE) /* Port F I/O Pin State Toggle Register */
  251. #define bfin_read_PORTFIO_TOGGLE() bfin_read16(PORTFIO_TOGGLE)
  252. #define bfin_write_PORTFIO_TOGGLE(val) bfin_write16(PORTFIO_TOGGLE, val)
  253. #define pPORTFIO_MASKA ((uint16_t volatile *)PORTFIO_MASKA) /* Port F I/O Mask State Specify Interrupt A Register */
  254. #define bfin_read_PORTFIO_MASKA() bfin_read16(PORTFIO_MASKA)
  255. #define bfin_write_PORTFIO_MASKA(val) bfin_write16(PORTFIO_MASKA, val)
  256. #define pPORTFIO_MASKA_CLEAR ((uint16_t volatile *)PORTFIO_MASKA_CLEAR) /* Port F I/O Mask Disable Interrupt A Register */
  257. #define bfin_read_PORTFIO_MASKA_CLEAR() bfin_read16(PORTFIO_MASKA_CLEAR)
  258. #define bfin_write_PORTFIO_MASKA_CLEAR(val) bfin_write16(PORTFIO_MASKA_CLEAR, val)
  259. #define pPORTFIO_MASKA_SET ((uint16_t volatile *)PORTFIO_MASKA_SET) /* Port F I/O Mask Enable Interrupt A Register */
  260. #define bfin_read_PORTFIO_MASKA_SET() bfin_read16(PORTFIO_MASKA_SET)
  261. #define bfin_write_PORTFIO_MASKA_SET(val) bfin_write16(PORTFIO_MASKA_SET, val)
  262. #define pPORTFIO_MASKA_TOGGLE ((uint16_t volatile *)PORTFIO_MASKA_TOGGLE) /* Port F I/O Mask Toggle Enable Interrupt A Register */
  263. #define bfin_read_PORTFIO_MASKA_TOGGLE() bfin_read16(PORTFIO_MASKA_TOGGLE)
  264. #define bfin_write_PORTFIO_MASKA_TOGGLE(val) bfin_write16(PORTFIO_MASKA_TOGGLE, val)
  265. #define pPORTFIO_MASKB ((uint16_t volatile *)PORTFIO_MASKB) /* Port F I/O Mask State Specify Interrupt B Register */
  266. #define bfin_read_PORTFIO_MASKB() bfin_read16(PORTFIO_MASKB)
  267. #define bfin_write_PORTFIO_MASKB(val) bfin_write16(PORTFIO_MASKB, val)
  268. #define pPORTFIO_MASKB_CLEAR ((uint16_t volatile *)PORTFIO_MASKB_CLEAR) /* Port F I/O Mask Disable Interrupt B Register */
  269. #define bfin_read_PORTFIO_MASKB_CLEAR() bfin_read16(PORTFIO_MASKB_CLEAR)
  270. #define bfin_write_PORTFIO_MASKB_CLEAR(val) bfin_write16(PORTFIO_MASKB_CLEAR, val)
  271. #define pPORTFIO_MASKB_SET ((uint16_t volatile *)PORTFIO_MASKB_SET) /* Port F I/O Mask Enable Interrupt B Register */
  272. #define bfin_read_PORTFIO_MASKB_SET() bfin_read16(PORTFIO_MASKB_SET)
  273. #define bfin_write_PORTFIO_MASKB_SET(val) bfin_write16(PORTFIO_MASKB_SET, val)
  274. #define pPORTFIO_MASKB_TOGGLE ((uint16_t volatile *)PORTFIO_MASKB_TOGGLE) /* Port F I/O Mask Toggle Enable Interrupt B Register */
  275. #define bfin_read_PORTFIO_MASKB_TOGGLE() bfin_read16(PORTFIO_MASKB_TOGGLE)
  276. #define bfin_write_PORTFIO_MASKB_TOGGLE(val) bfin_write16(PORTFIO_MASKB_TOGGLE, val)
  277. #define pPORTFIO_DIR ((uint16_t volatile *)PORTFIO_DIR) /* Port F I/O Direction Register */
  278. #define bfin_read_PORTFIO_DIR() bfin_read16(PORTFIO_DIR)
  279. #define bfin_write_PORTFIO_DIR(val) bfin_write16(PORTFIO_DIR, val)
  280. #define pPORTFIO_POLAR ((uint16_t volatile *)PORTFIO_POLAR) /* Port F I/O Source Polarity Register */
  281. #define bfin_read_PORTFIO_POLAR() bfin_read16(PORTFIO_POLAR)
  282. #define bfin_write_PORTFIO_POLAR(val) bfin_write16(PORTFIO_POLAR, val)
  283. #define pPORTFIO_EDGE ((uint16_t volatile *)PORTFIO_EDGE) /* Port F I/O Source Sensitivity Register */
  284. #define bfin_read_PORTFIO_EDGE() bfin_read16(PORTFIO_EDGE)
  285. #define bfin_write_PORTFIO_EDGE(val) bfin_write16(PORTFIO_EDGE, val)
  286. #define pPORTFIO_BOTH ((uint16_t volatile *)PORTFIO_BOTH) /* Port F I/O Set on BOTH Edges Register */
  287. #define bfin_read_PORTFIO_BOTH() bfin_read16(PORTFIO_BOTH)
  288. #define bfin_write_PORTFIO_BOTH(val) bfin_write16(PORTFIO_BOTH, val)
  289. #define pPORTFIO_INEN ((uint16_t volatile *)PORTFIO_INEN) /* Port F I/O Input Enable Register */
  290. #define bfin_read_PORTFIO_INEN() bfin_read16(PORTFIO_INEN)
  291. #define bfin_write_PORTFIO_INEN(val) bfin_write16(PORTFIO_INEN, val)
  292. #define pSPORT0_TCR1 ((uint16_t volatile *)SPORT0_TCR1) /* SPORT0 Transmit Configuration 1 Register */
  293. #define bfin_read_SPORT0_TCR1() bfin_read16(SPORT0_TCR1)
  294. #define bfin_write_SPORT0_TCR1(val) bfin_write16(SPORT0_TCR1, val)
  295. #define pSPORT0_TCR2 ((uint16_t volatile *)SPORT0_TCR2) /* SPORT0 Transmit Configuration 2 Register */
  296. #define bfin_read_SPORT0_TCR2() bfin_read16(SPORT0_TCR2)
  297. #define bfin_write_SPORT0_TCR2(val) bfin_write16(SPORT0_TCR2, val)
  298. #define pSPORT0_TCLKDIV ((uint16_t volatile *)SPORT0_TCLKDIV) /* SPORT0 Transmit Clock Divider */
  299. #define bfin_read_SPORT0_TCLKDIV() bfin_read16(SPORT0_TCLKDIV)
  300. #define bfin_write_SPORT0_TCLKDIV(val) bfin_write16(SPORT0_TCLKDIV, val)
  301. #define pSPORT0_TFSDIV ((uint16_t volatile *)SPORT0_TFSDIV) /* SPORT0 Transmit Frame Sync Divider */
  302. #define bfin_read_SPORT0_TFSDIV() bfin_read16(SPORT0_TFSDIV)
  303. #define bfin_write_SPORT0_TFSDIV(val) bfin_write16(SPORT0_TFSDIV, val)
  304. #define pSPORT0_TX ((uint32_t volatile *)SPORT0_TX) /* SPORT0 TX Data Register */
  305. #define bfin_write_SPORT0_TX(val) bfin_write32(SPORT0_TX, val)
  306. #define pSPORT0_RX ((uint32_t volatile *)SPORT0_RX) /* SPORT0 RX Data Register */
  307. #define bfin_read_SPORT0_RX() bfin_read32(SPORT0_RX)
  308. #define bfin_write_SPORT0_RX(val) bfin_write32(SPORT0_RX, val)
  309. #define pSPORT0_RCR1 ((uint16_t volatile *)SPORT0_RCR1) /* SPORT0 Transmit Configuration 1 Register */
  310. #define bfin_read_SPORT0_RCR1() bfin_read16(SPORT0_RCR1)
  311. #define bfin_write_SPORT0_RCR1(val) bfin_write16(SPORT0_RCR1, val)
  312. #define pSPORT0_RCR2 ((uint16_t volatile *)SPORT0_RCR2) /* SPORT0 Transmit Configuration 2 Register */
  313. #define bfin_read_SPORT0_RCR2() bfin_read16(SPORT0_RCR2)
  314. #define bfin_write_SPORT0_RCR2(val) bfin_write16(SPORT0_RCR2, val)
  315. #define pSPORT0_RCLKDIV ((uint16_t volatile *)SPORT0_RCLKDIV) /* SPORT0 Receive Clock Divider */
  316. #define bfin_read_SPORT0_RCLKDIV() bfin_read16(SPORT0_RCLKDIV)
  317. #define bfin_write_SPORT0_RCLKDIV(val) bfin_write16(SPORT0_RCLKDIV, val)
  318. #define pSPORT0_RFSDIV ((uint16_t volatile *)SPORT0_RFSDIV) /* SPORT0 Receive Frame Sync Divider */
  319. #define bfin_read_SPORT0_RFSDIV() bfin_read16(SPORT0_RFSDIV)
  320. #define bfin_write_SPORT0_RFSDIV(val) bfin_write16(SPORT0_RFSDIV, val)
  321. #define pSPORT0_STAT ((uint16_t volatile *)SPORT0_STAT) /* SPORT0 Status Register */
  322. #define bfin_read_SPORT0_STAT() bfin_read16(SPORT0_STAT)
  323. #define bfin_write_SPORT0_STAT(val) bfin_write16(SPORT0_STAT, val)
  324. #define pSPORT0_CHNL ((uint16_t volatile *)SPORT0_CHNL) /* SPORT0 Current Channel Register */
  325. #define bfin_read_SPORT0_CHNL() bfin_read16(SPORT0_CHNL)
  326. #define bfin_write_SPORT0_CHNL(val) bfin_write16(SPORT0_CHNL, val)
  327. #define pSPORT0_MCMC1 ((uint16_t volatile *)SPORT0_MCMC1) /* SPORT0 Multi-Channel Configuration Register 1 */
  328. #define bfin_read_SPORT0_MCMC1() bfin_read16(SPORT0_MCMC1)
  329. #define bfin_write_SPORT0_MCMC1(val) bfin_write16(SPORT0_MCMC1, val)
  330. #define pSPORT0_MCMC2 ((uint16_t volatile *)SPORT0_MCMC2) /* SPORT0 Multi-Channel Configuration Register 2 */
  331. #define bfin_read_SPORT0_MCMC2() bfin_read16(SPORT0_MCMC2)
  332. #define bfin_write_SPORT0_MCMC2(val) bfin_write16(SPORT0_MCMC2, val)
  333. #define pSPORT0_MTCS0 ((uint32_t volatile *)SPORT0_MTCS0) /* SPORT0 Multi-Channel Transmit Select Register 0 */
  334. #define bfin_read_SPORT0_MTCS0() bfin_read32(SPORT0_MTCS0)
  335. #define bfin_write_SPORT0_MTCS0(val) bfin_write32(SPORT0_MTCS0, val)
  336. #define pSPORT0_MTCS1 ((uint32_t volatile *)SPORT0_MTCS1) /* SPORT0 Multi-Channel Transmit Select Register 1 */
  337. #define bfin_read_SPORT0_MTCS1() bfin_read32(SPORT0_MTCS1)
  338. #define bfin_write_SPORT0_MTCS1(val) bfin_write32(SPORT0_MTCS1, val)
  339. #define pSPORT0_MTCS2 ((uint32_t volatile *)SPORT0_MTCS2) /* SPORT0 Multi-Channel Transmit Select Register 2 */
  340. #define bfin_read_SPORT0_MTCS2() bfin_read32(SPORT0_MTCS2)
  341. #define bfin_write_SPORT0_MTCS2(val) bfin_write32(SPORT0_MTCS2, val)
  342. #define pSPORT0_MTCS3 ((uint32_t volatile *)SPORT0_MTCS3) /* SPORT0 Multi-Channel Transmit Select Register 3 */
  343. #define bfin_read_SPORT0_MTCS3() bfin_read32(SPORT0_MTCS3)
  344. #define bfin_write_SPORT0_MTCS3(val) bfin_write32(SPORT0_MTCS3, val)
  345. #define pSPORT0_MRCS0 ((uint32_t volatile *)SPORT0_MRCS0) /* SPORT0 Multi-Channel Receive Select Register 0 */
  346. #define bfin_read_SPORT0_MRCS0() bfin_read32(SPORT0_MRCS0)
  347. #define bfin_write_SPORT0_MRCS0(val) bfin_write32(SPORT0_MRCS0, val)
  348. #define pSPORT0_MRCS1 ((uint32_t volatile *)SPORT0_MRCS1) /* SPORT0 Multi-Channel Receive Select Register 1 */
  349. #define bfin_read_SPORT0_MRCS1() bfin_read32(SPORT0_MRCS1)
  350. #define bfin_write_SPORT0_MRCS1(val) bfin_write32(SPORT0_MRCS1, val)
  351. #define pSPORT0_MRCS2 ((uint32_t volatile *)SPORT0_MRCS2) /* SPORT0 Multi-Channel Receive Select Register 2 */
  352. #define bfin_read_SPORT0_MRCS2() bfin_read32(SPORT0_MRCS2)
  353. #define bfin_write_SPORT0_MRCS2(val) bfin_write32(SPORT0_MRCS2, val)
  354. #define pSPORT0_MRCS3 ((uint32_t volatile *)SPORT0_MRCS3) /* SPORT0 Multi-Channel Receive Select Register 3 */
  355. #define bfin_read_SPORT0_MRCS3() bfin_read32(SPORT0_MRCS3)
  356. #define bfin_write_SPORT0_MRCS3(val) bfin_write32(SPORT0_MRCS3, val)
  357. #define pSPORT1_TCR1 ((uint16_t volatile *)SPORT1_TCR1) /* SPORT1 Transmit Configuration 1 Register */
  358. #define bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1)
  359. #define bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1, val)
  360. #define pSPORT1_TCR2 ((uint16_t volatile *)SPORT1_TCR2) /* SPORT1 Transmit Configuration 2 Register */
  361. #define bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2)
  362. #define bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2, val)
  363. #define pSPORT1_TCLKDIV ((uint16_t volatile *)SPORT1_TCLKDIV) /* SPORT1 Transmit Clock Divider */
  364. #define bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV)
  365. #define bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV, val)
  366. #define pSPORT1_TFSDIV ((uint16_t volatile *)SPORT1_TFSDIV) /* SPORT1 Transmit Frame Sync Divider */
  367. #define bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV)
  368. #define bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV, val)
  369. #define pSPORT1_TX ((uint32_t volatile *)SPORT1_TX) /* SPORT1 TX Data Register */
  370. #define bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX, val)
  371. #define pSPORT1_RX ((uint32_t volatile *)SPORT1_RX) /* SPORT1 RX Data Register */
  372. #define bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX)
  373. #define bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX, val)
  374. #define pSPORT1_RCR1 ((uint16_t volatile *)SPORT1_RCR1) /* SPORT1 Transmit Configuration 1 Register */
  375. #define bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1)
  376. #define bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1, val)
  377. #define pSPORT1_RCR2 ((uint16_t volatile *)SPORT1_RCR2) /* SPORT1 Transmit Configuration 2 Register */
  378. #define bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2)
  379. #define bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2, val)
  380. #define pSPORT1_RCLKDIV ((uint16_t volatile *)SPORT1_RCLKDIV) /* SPORT1 Receive Clock Divider */
  381. #define bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV)
  382. #define bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV, val)
  383. #define pSPORT1_RFSDIV ((uint16_t volatile *)SPORT1_RFSDIV) /* SPORT1 Receive Frame Sync Divider */
  384. #define bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV)
  385. #define bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV, val)
  386. #define pSPORT1_STAT ((uint16_t volatile *)SPORT1_STAT) /* SPORT1 Status Register */
  387. #define bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT)
  388. #define bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT, val)
  389. #define pSPORT1_CHNL ((uint16_t volatile *)SPORT1_CHNL) /* SPORT1 Current Channel Register */
  390. #define bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL)
  391. #define bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL, val)
  392. #define pSPORT1_MCMC1 ((uint16_t volatile *)SPORT1_MCMC1) /* SPORT1 Multi-Channel Configuration Register 1 */
  393. #define bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1)
  394. #define bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1, val)
  395. #define pSPORT1_MCMC2 ((uint16_t volatile *)SPORT1_MCMC2) /* SPORT1 Multi-Channel Configuration Register 2 */
  396. #define bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2)
  397. #define bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2, val)
  398. #define pSPORT1_MTCS0 ((uint32_t volatile *)SPORT1_MTCS0) /* SPORT1 Multi-Channel Transmit Select Register 0 */
  399. #define bfin_read_SPORT1_MTCS0() bfin_read32(SPORT1_MTCS0)
  400. #define bfin_write_SPORT1_MTCS0(val) bfin_write32(SPORT1_MTCS0, val)
  401. #define pSPORT1_MTCS1 ((uint32_t volatile *)SPORT1_MTCS1) /* SPORT1 Multi-Channel Transmit Select Register 1 */
  402. #define bfin_read_SPORT1_MTCS1() bfin_read32(SPORT1_MTCS1)
  403. #define bfin_write_SPORT1_MTCS1(val) bfin_write32(SPORT1_MTCS1, val)
  404. #define pSPORT1_MTCS2 ((uint32_t volatile *)SPORT1_MTCS2) /* SPORT1 Multi-Channel Transmit Select Register 2 */
  405. #define bfin_read_SPORT1_MTCS2() bfin_read32(SPORT1_MTCS2)
  406. #define bfin_write_SPORT1_MTCS2(val) bfin_write32(SPORT1_MTCS2, val)
  407. #define pSPORT1_MTCS3 ((uint32_t volatile *)SPORT1_MTCS3) /* SPORT1 Multi-Channel Transmit Select Register 3 */
  408. #define bfin_read_SPORT1_MTCS3() bfin_read32(SPORT1_MTCS3)
  409. #define bfin_write_SPORT1_MTCS3(val) bfin_write32(SPORT1_MTCS3, val)
  410. #define pSPORT1_MRCS0 ((uint32_t volatile *)SPORT1_MRCS0) /* SPORT1 Multi-Channel Receive Select Register 0 */
  411. #define bfin_read_SPORT1_MRCS0() bfin_read32(SPORT1_MRCS0)
  412. #define bfin_write_SPORT1_MRCS0(val) bfin_write32(SPORT1_MRCS0, val)
  413. #define pSPORT1_MRCS1 ((uint32_t volatile *)SPORT1_MRCS1) /* SPORT1 Multi-Channel Receive Select Register 1 */
  414. #define bfin_read_SPORT1_MRCS1() bfin_read32(SPORT1_MRCS1)
  415. #define bfin_write_SPORT1_MRCS1(val) bfin_write32(SPORT1_MRCS1, val)
  416. #define pSPORT1_MRCS2 ((uint32_t volatile *)SPORT1_MRCS2) /* SPORT1 Multi-Channel Receive Select Register 2 */
  417. #define bfin_read_SPORT1_MRCS2() bfin_read32(SPORT1_MRCS2)
  418. #define bfin_write_SPORT1_MRCS2(val) bfin_write32(SPORT1_MRCS2, val)
  419. #define pSPORT1_MRCS3 ((uint32_t volatile *)SPORT1_MRCS3) /* SPORT1 Multi-Channel Receive Select Register 3 */
  420. #define bfin_read_SPORT1_MRCS3() bfin_read32(SPORT1_MRCS3)
  421. #define bfin_write_SPORT1_MRCS3(val) bfin_write32(SPORT1_MRCS3, val)
  422. #define pEBIU_AMGCTL ((uint16_t volatile *)EBIU_AMGCTL) /* Asynchronous Memory Global Control Register */
  423. #define bfin_read_EBIU_AMGCTL() bfin_read16(EBIU_AMGCTL)
  424. #define bfin_write_EBIU_AMGCTL(val) bfin_write16(EBIU_AMGCTL, val)
  425. #define pEBIU_AMBCTL0 ((uint32_t volatile *)EBIU_AMBCTL0) /* Asynchronous Memory Bank Control Register 0 */
  426. #define bfin_read_EBIU_AMBCTL0() bfin_read32(EBIU_AMBCTL0)
  427. #define bfin_write_EBIU_AMBCTL0(val) bfin_write32(EBIU_AMBCTL0, val)
  428. #define pEBIU_AMBCTL1 ((uint32_t volatile *)EBIU_AMBCTL1) /* Asynchronous Memory Bank Control Register 1 */
  429. #define bfin_read_EBIU_AMBCTL1() bfin_read32(EBIU_AMBCTL1)
  430. #define bfin_write_EBIU_AMBCTL1(val) bfin_write32(EBIU_AMBCTL1, val)
  431. #define pEBIU_SDGCTL ((uint32_t volatile *)EBIU_SDGCTL) /* SDRAM Global Control Register */
  432. #define bfin_read_EBIU_SDGCTL() bfin_read32(EBIU_SDGCTL)
  433. #define bfin_write_EBIU_SDGCTL(val) bfin_write32(EBIU_SDGCTL, val)
  434. #define pEBIU_SDBCTL ((uint16_t volatile *)EBIU_SDBCTL) /* SDRAM Bank Control Register */
  435. #define bfin_read_EBIU_SDBCTL() bfin_read16(EBIU_SDBCTL)
  436. #define bfin_write_EBIU_SDBCTL(val) bfin_write16(EBIU_SDBCTL, val)
  437. #define pEBIU_SDRRC ((uint16_t volatile *)EBIU_SDRRC) /* SDRAM Refresh Rate Control Register */
  438. #define bfin_read_EBIU_SDRRC() bfin_read16(EBIU_SDRRC)
  439. #define bfin_write_EBIU_SDRRC(val) bfin_write16(EBIU_SDRRC, val)
  440. #define pEBIU_SDSTAT ((uint16_t volatile *)EBIU_SDSTAT) /* SDRAM Status Register */
  441. #define bfin_read_EBIU_SDSTAT() bfin_read16(EBIU_SDSTAT)
  442. #define bfin_write_EBIU_SDSTAT(val) bfin_write16(EBIU_SDSTAT, val)
  443. #define pDMA0_NEXT_DESC_PTR ((void * volatile *)DMA0_NEXT_DESC_PTR) /* DMA Channel 0 Next Descriptor Pointer Register */
  444. #define bfin_read_DMA0_NEXT_DESC_PTR() bfin_readPTR(DMA0_NEXT_DESC_PTR)
  445. #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_writePTR(DMA0_NEXT_DESC_PTR, val)
  446. #define pDMA0_START_ADDR ((void * volatile *)DMA0_START_ADDR) /* DMA Channel 0 Start Address Register */
  447. #define bfin_read_DMA0_START_ADDR() bfin_readPTR(DMA0_START_ADDR)
  448. #define bfin_write_DMA0_START_ADDR(val) bfin_writePTR(DMA0_START_ADDR, val)
  449. #define pDMA0_CONFIG ((uint16_t volatile *)DMA0_CONFIG) /* DMA Channel 0 Configuration Register */
  450. #define bfin_read_DMA0_CONFIG() bfin_read16(DMA0_CONFIG)
  451. #define bfin_write_DMA0_CONFIG(val) bfin_write16(DMA0_CONFIG, val)
  452. #define pDMA0_X_COUNT ((uint16_t volatile *)DMA0_X_COUNT) /* DMA Channel 0 X Count Register */
  453. #define bfin_read_DMA0_X_COUNT() bfin_read16(DMA0_X_COUNT)
  454. #define bfin_write_DMA0_X_COUNT(val) bfin_write16(DMA0_X_COUNT, val)
  455. #define pDMA0_X_MODIFY ((uint16_t volatile *)DMA0_X_MODIFY) /* DMA Channel 0 X Modify Register */
  456. #define bfin_read_DMA0_X_MODIFY() bfin_read16(DMA0_X_MODIFY)
  457. #define bfin_write_DMA0_X_MODIFY(val) bfin_write16(DMA0_X_MODIFY, val)
  458. #define pDMA0_Y_COUNT ((uint16_t volatile *)DMA0_Y_COUNT) /* DMA Channel 0 Y Count Register */
  459. #define bfin_read_DMA0_Y_COUNT() bfin_read16(DMA0_Y_COUNT)
  460. #define bfin_write_DMA0_Y_COUNT(val) bfin_write16(DMA0_Y_COUNT, val)
  461. #define pDMA0_Y_MODIFY ((uint16_t volatile *)DMA0_Y_MODIFY) /* DMA Channel 0 Y Modify Register */
  462. #define bfin_read_DMA0_Y_MODIFY() bfin_read16(DMA0_Y_MODIFY)
  463. #define bfin_write_DMA0_Y_MODIFY(val) bfin_write16(DMA0_Y_MODIFY, val)
  464. #define pDMA0_CURR_DESC_PTR ((void * volatile *)DMA0_CURR_DESC_PTR) /* DMA Channel 0 Current Descriptor Pointer Register */
  465. #define bfin_read_DMA0_CURR_DESC_PTR() bfin_readPTR(DMA0_CURR_DESC_PTR)
  466. #define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_writePTR(DMA0_CURR_DESC_PTR, val)
  467. #define pDMA0_CURR_ADDR ((void * volatile *)DMA0_CURR_ADDR) /* DMA Channel 0 Current Address Register */
  468. #define bfin_read_DMA0_CURR_ADDR() bfin_readPTR(DMA0_CURR_ADDR)
  469. #define bfin_write_DMA0_CURR_ADDR(val) bfin_writePTR(DMA0_CURR_ADDR, val)
  470. #define pDMA0_IRQ_STATUS ((uint16_t volatile *)DMA0_IRQ_STATUS) /* DMA Channel 0 Interrupt/Status Register */
  471. #define bfin_read_DMA0_IRQ_STATUS() bfin_read16(DMA0_IRQ_STATUS)
  472. #define bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS, val)
  473. #define pDMA0_PERIPHERAL_MAP ((uint16_t volatile *)DMA0_PERIPHERAL_MAP) /* DMA Channel 0 Peripheral Map Register */
  474. #define bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP)
  475. #define bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP, val)
  476. #define pDMA0_CURR_X_COUNT ((uint16_t volatile *)DMA0_CURR_X_COUNT) /* DMA Channel 0 Current X Count Register */
  477. #define bfin_read_DMA0_CURR_X_COUNT() bfin_read16(DMA0_CURR_X_COUNT)
  478. #define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT, val)
  479. #define pDMA0_CURR_Y_COUNT ((uint16_t volatile *)DMA0_CURR_Y_COUNT) /* DMA Channel 0 Current Y Count Register */
  480. #define bfin_read_DMA0_CURR_Y_COUNT() bfin_read16(DMA0_CURR_Y_COUNT)
  481. #define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT, val)
  482. #define pDMA1_NEXT_DESC_PTR ((void * volatile *)DMA1_NEXT_DESC_PTR) /* DMA Channel 1 Next Descriptor Pointer Register */
  483. #define bfin_read_DMA1_NEXT_DESC_PTR() bfin_readPTR(DMA1_NEXT_DESC_PTR)
  484. #define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_NEXT_DESC_PTR, val)
  485. #define pDMA1_START_ADDR ((void * volatile *)DMA1_START_ADDR) /* DMA Channel 1 Start Address Register */
  486. #define bfin_read_DMA1_START_ADDR() bfin_readPTR(DMA1_START_ADDR)
  487. #define bfin_write_DMA1_START_ADDR(val) bfin_writePTR(DMA1_START_ADDR, val)
  488. #define pDMA1_CONFIG ((uint16_t volatile *)DMA1_CONFIG) /* DMA Channel 1 Configuration Register */
  489. #define bfin_read_DMA1_CONFIG() bfin_read16(DMA1_CONFIG)
  490. #define bfin_write_DMA1_CONFIG(val) bfin_write16(DMA1_CONFIG, val)
  491. #define pDMA1_X_COUNT ((uint16_t volatile *)DMA1_X_COUNT) /* DMA Channel 1 X Count Register */
  492. #define bfin_read_DMA1_X_COUNT() bfin_read16(DMA1_X_COUNT)
  493. #define bfin_write_DMA1_X_COUNT(val) bfin_write16(DMA1_X_COUNT, val)
  494. #define pDMA1_X_MODIFY ((uint16_t volatile *)DMA1_X_MODIFY) /* DMA Channel 1 X Modify Register */
  495. #define bfin_read_DMA1_X_MODIFY() bfin_read16(DMA1_X_MODIFY)
  496. #define bfin_write_DMA1_X_MODIFY(val) bfin_write16(DMA1_X_MODIFY, val)
  497. #define pDMA1_Y_COUNT ((uint16_t volatile *)DMA1_Y_COUNT) /* DMA Channel 1 Y Count Register */
  498. #define bfin_read_DMA1_Y_COUNT() bfin_read16(DMA1_Y_COUNT)
  499. #define bfin_write_DMA1_Y_COUNT(val) bfin_write16(DMA1_Y_COUNT, val)
  500. #define pDMA1_Y_MODIFY ((uint16_t volatile *)DMA1_Y_MODIFY) /* DMA Channel 1 Y Modify Register */
  501. #define bfin_read_DMA1_Y_MODIFY() bfin_read16(DMA1_Y_MODIFY)
  502. #define bfin_write_DMA1_Y_MODIFY(val) bfin_write16(DMA1_Y_MODIFY, val)
  503. #define pDMA1_CURR_DESC_PTR ((void * volatile *)DMA1_CURR_DESC_PTR) /* DMA Channel 1 Current Descriptor Pointer Register */
  504. #define bfin_read_DMA1_CURR_DESC_PTR() bfin_readPTR(DMA1_CURR_DESC_PTR)
  505. #define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_writePTR(DMA1_CURR_DESC_PTR, val)
  506. #define pDMA1_CURR_ADDR ((void * volatile *)DMA1_CURR_ADDR) /* DMA Channel 1 Current Address Register */
  507. #define bfin_read_DMA1_CURR_ADDR() bfin_readPTR(DMA1_CURR_ADDR)
  508. #define bfin_write_DMA1_CURR_ADDR(val) bfin_writePTR(DMA1_CURR_ADDR, val)
  509. #define pDMA1_IRQ_STATUS ((uint16_t volatile *)DMA1_IRQ_STATUS) /* DMA Channel 1 Interrupt/Status Register */
  510. #define bfin_read_DMA1_IRQ_STATUS() bfin_read16(DMA1_IRQ_STATUS)
  511. #define bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS, val)
  512. #define pDMA1_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_PERIPHERAL_MAP) /* DMA Channel 1 Peripheral Map Register */
  513. #define bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP)
  514. #define bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP, val)
  515. #define pDMA1_CURR_X_COUNT ((uint16_t volatile *)DMA1_CURR_X_COUNT) /* DMA Channel 1 Current X Count Register */
  516. #define bfin_read_DMA1_CURR_X_COUNT() bfin_read16(DMA1_CURR_X_COUNT)
  517. #define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT, val)
  518. #define pDMA1_CURR_Y_COUNT ((uint16_t volatile *)DMA1_CURR_Y_COUNT) /* DMA Channel 1 Current Y Count Register */
  519. #define bfin_read_DMA1_CURR_Y_COUNT() bfin_read16(DMA1_CURR_Y_COUNT)
  520. #define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT, val)
  521. #define pDMA2_NEXT_DESC_PTR ((void * volatile *)DMA2_NEXT_DESC_PTR) /* DMA Channel 2 Next Descriptor Pointer Register */
  522. #define bfin_read_DMA2_NEXT_DESC_PTR() bfin_readPTR(DMA2_NEXT_DESC_PTR)
  523. #define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_NEXT_DESC_PTR, val)
  524. #define pDMA2_START_ADDR ((void * volatile *)DMA2_START_ADDR) /* DMA Channel 2 Start Address Register */
  525. #define bfin_read_DMA2_START_ADDR() bfin_readPTR(DMA2_START_ADDR)
  526. #define bfin_write_DMA2_START_ADDR(val) bfin_writePTR(DMA2_START_ADDR, val)
  527. #define pDMA2_CONFIG ((uint16_t volatile *)DMA2_CONFIG) /* DMA Channel 2 Configuration Register */
  528. #define bfin_read_DMA2_CONFIG() bfin_read16(DMA2_CONFIG)
  529. #define bfin_write_DMA2_CONFIG(val) bfin_write16(DMA2_CONFIG, val)
  530. #define pDMA2_X_COUNT ((uint16_t volatile *)DMA2_X_COUNT) /* DMA Channel 2 X Count Register */
  531. #define bfin_read_DMA2_X_COUNT() bfin_read16(DMA2_X_COUNT)
  532. #define bfin_write_DMA2_X_COUNT(val) bfin_write16(DMA2_X_COUNT, val)
  533. #define pDMA2_X_MODIFY ((uint16_t volatile *)DMA2_X_MODIFY) /* DMA Channel 2 X Modify Register */
  534. #define bfin_read_DMA2_X_MODIFY() bfin_read16(DMA2_X_MODIFY)
  535. #define bfin_write_DMA2_X_MODIFY(val) bfin_write16(DMA2_X_MODIFY, val)
  536. #define pDMA2_Y_COUNT ((uint16_t volatile *)DMA2_Y_COUNT) /* DMA Channel 2 Y Count Register */
  537. #define bfin_read_DMA2_Y_COUNT() bfin_read16(DMA2_Y_COUNT)
  538. #define bfin_write_DMA2_Y_COUNT(val) bfin_write16(DMA2_Y_COUNT, val)
  539. #define pDMA2_Y_MODIFY ((uint16_t volatile *)DMA2_Y_MODIFY) /* DMA Channel 2 Y Modify Register */
  540. #define bfin_read_DMA2_Y_MODIFY() bfin_read16(DMA2_Y_MODIFY)
  541. #define bfin_write_DMA2_Y_MODIFY(val) bfin_write16(DMA2_Y_MODIFY, val)
  542. #define pDMA2_CURR_DESC_PTR ((void * volatile *)DMA2_CURR_DESC_PTR) /* DMA Channel 2 Current Descriptor Pointer Register */
  543. #define bfin_read_DMA2_CURR_DESC_PTR() bfin_readPTR(DMA2_CURR_DESC_PTR)
  544. #define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_writePTR(DMA2_CURR_DESC_PTR, val)
  545. #define pDMA2_CURR_ADDR ((void * volatile *)DMA2_CURR_ADDR) /* DMA Channel 2 Current Address Register */
  546. #define bfin_read_DMA2_CURR_ADDR() bfin_readPTR(DMA2_CURR_ADDR)
  547. #define bfin_write_DMA2_CURR_ADDR(val) bfin_writePTR(DMA2_CURR_ADDR, val)
  548. #define pDMA2_IRQ_STATUS ((uint16_t volatile *)DMA2_IRQ_STATUS) /* DMA Channel 2 Interrupt/Status Register */
  549. #define bfin_read_DMA2_IRQ_STATUS() bfin_read16(DMA2_IRQ_STATUS)
  550. #define bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS, val)
  551. #define pDMA2_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_PERIPHERAL_MAP) /* DMA Channel 2 Peripheral Map Register */
  552. #define bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP)
  553. #define bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP, val)
  554. #define pDMA2_CURR_X_COUNT ((uint16_t volatile *)DMA2_CURR_X_COUNT) /* DMA Channel 2 Current X Count Register */
  555. #define bfin_read_DMA2_CURR_X_COUNT() bfin_read16(DMA2_CURR_X_COUNT)
  556. #define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT, val)
  557. #define pDMA2_CURR_Y_COUNT ((uint16_t volatile *)DMA2_CURR_Y_COUNT) /* DMA Channel 2 Current Y Count Register */
  558. #define bfin_read_DMA2_CURR_Y_COUNT() bfin_read16(DMA2_CURR_Y_COUNT)
  559. #define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT, val)
  560. #define pDMA3_NEXT_DESC_PTR ((void * volatile *)DMA3_NEXT_DESC_PTR) /* DMA Channel 3 Next Descriptor Pointer Register */
  561. #define bfin_read_DMA3_NEXT_DESC_PTR() bfin_readPTR(DMA3_NEXT_DESC_PTR)
  562. #define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_writePTR(DMA3_NEXT_DESC_PTR, val)
  563. #define pDMA3_START_ADDR ((void * volatile *)DMA3_START_ADDR) /* DMA Channel 3 Start Address Register */
  564. #define bfin_read_DMA3_START_ADDR() bfin_readPTR(DMA3_START_ADDR)
  565. #define bfin_write_DMA3_START_ADDR(val) bfin_writePTR(DMA3_START_ADDR, val)
  566. #define pDMA3_CONFIG ((uint16_t volatile *)DMA3_CONFIG) /* DMA Channel 3 Configuration Register */
  567. #define bfin_read_DMA3_CONFIG() bfin_read16(DMA3_CONFIG)
  568. #define bfin_write_DMA3_CONFIG(val) bfin_write16(DMA3_CONFIG, val)
  569. #define pDMA3_X_COUNT ((uint16_t volatile *)DMA3_X_COUNT) /* DMA Channel 3 X Count Register */
  570. #define bfin_read_DMA3_X_COUNT() bfin_read16(DMA3_X_COUNT)
  571. #define bfin_write_DMA3_X_COUNT(val) bfin_write16(DMA3_X_COUNT, val)
  572. #define pDMA3_X_MODIFY ((uint16_t volatile *)DMA3_X_MODIFY) /* DMA Channel 3 X Modify Register */
  573. #define bfin_read_DMA3_X_MODIFY() bfin_read16(DMA3_X_MODIFY)
  574. #define bfin_write_DMA3_X_MODIFY(val) bfin_write16(DMA3_X_MODIFY, val)
  575. #define pDMA3_Y_COUNT ((uint16_t volatile *)DMA3_Y_COUNT) /* DMA Channel 3 Y Count Register */
  576. #define bfin_read_DMA3_Y_COUNT() bfin_read16(DMA3_Y_COUNT)
  577. #define bfin_write_DMA3_Y_COUNT(val) bfin_write16(DMA3_Y_COUNT, val)
  578. #define pDMA3_Y_MODIFY ((uint16_t volatile *)DMA3_Y_MODIFY) /* DMA Channel 3 Y Modify Register */
  579. #define bfin_read_DMA3_Y_MODIFY() bfin_read16(DMA3_Y_MODIFY)
  580. #define bfin_write_DMA3_Y_MODIFY(val) bfin_write16(DMA3_Y_MODIFY, val)
  581. #define pDMA3_CURR_DESC_PTR ((void * volatile *)DMA3_CURR_DESC_PTR) /* DMA Channel 3 Current Descriptor Pointer Register */
  582. #define bfin_read_DMA3_CURR_DESC_PTR() bfin_readPTR(DMA3_CURR_DESC_PTR)
  583. #define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_writePTR(DMA3_CURR_DESC_PTR, val)
  584. #define pDMA3_CURR_ADDR ((void * volatile *)DMA3_CURR_ADDR) /* DMA Channel 3 Current Address Register */
  585. #define bfin_read_DMA3_CURR_ADDR() bfin_readPTR(DMA3_CURR_ADDR)
  586. #define bfin_write_DMA3_CURR_ADDR(val) bfin_writePTR(DMA3_CURR_ADDR, val)
  587. #define pDMA3_IRQ_STATUS ((uint16_t volatile *)DMA3_IRQ_STATUS) /* DMA Channel 3 Interrupt/Status Register */
  588. #define bfin_read_DMA3_IRQ_STATUS() bfin_read16(DMA3_IRQ_STATUS)
  589. #define bfin_write_DMA3_IRQ_STATUS(val) bfin_write16(DMA3_IRQ_STATUS, val)
  590. #define pDMA3_PERIPHERAL_MAP ((uint16_t volatile *)DMA3_PERIPHERAL_MAP) /* DMA Channel 3 Peripheral Map Register */
  591. #define bfin_read_DMA3_PERIPHERAL_MAP() bfin_read16(DMA3_PERIPHERAL_MAP)
  592. #define bfin_write_DMA3_PERIPHERAL_MAP(val) bfin_write16(DMA3_PERIPHERAL_MAP, val)
  593. #define pDMA3_CURR_X_COUNT ((uint16_t volatile *)DMA3_CURR_X_COUNT) /* DMA Channel 3 Current X Count Register */
  594. #define bfin_read_DMA3_CURR_X_COUNT() bfin_read16(DMA3_CURR_X_COUNT)
  595. #define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write16(DMA3_CURR_X_COUNT, val)
  596. #define pDMA3_CURR_Y_COUNT ((uint16_t volatile *)DMA3_CURR_Y_COUNT) /* DMA Channel 3 Current Y Count Register */
  597. #define bfin_read_DMA3_CURR_Y_COUNT() bfin_read16(DMA3_CURR_Y_COUNT)
  598. #define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write16(DMA3_CURR_Y_COUNT, val)
  599. #define pDMA4_NEXT_DESC_PTR ((void * volatile *)DMA4_NEXT_DESC_PTR) /* DMA Channel 4 Next Descriptor Pointer Register */
  600. #define bfin_read_DMA4_NEXT_DESC_PTR() bfin_readPTR(DMA4_NEXT_DESC_PTR)
  601. #define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_writePTR(DMA4_NEXT_DESC_PTR, val)
  602. #define pDMA4_START_ADDR ((void * volatile *)DMA4_START_ADDR) /* DMA Channel 4 Start Address Register */
  603. #define bfin_read_DMA4_START_ADDR() bfin_readPTR(DMA4_START_ADDR)
  604. #define bfin_write_DMA4_START_ADDR(val) bfin_writePTR(DMA4_START_ADDR, val)
  605. #define pDMA4_CONFIG ((uint16_t volatile *)DMA4_CONFIG) /* DMA Channel 4 Configuration Register */
  606. #define bfin_read_DMA4_CONFIG() bfin_read16(DMA4_CONFIG)
  607. #define bfin_write_DMA4_CONFIG(val) bfin_write16(DMA4_CONFIG, val)
  608. #define pDMA4_X_COUNT ((uint16_t volatile *)DMA4_X_COUNT) /* DMA Channel 4 X Count Register */
  609. #define bfin_read_DMA4_X_COUNT() bfin_read16(DMA4_X_COUNT)
  610. #define bfin_write_DMA4_X_COUNT(val) bfin_write16(DMA4_X_COUNT, val)
  611. #define pDMA4_X_MODIFY ((uint16_t volatile *)DMA4_X_MODIFY) /* DMA Channel 4 X Modify Register */
  612. #define bfin_read_DMA4_X_MODIFY() bfin_read16(DMA4_X_MODIFY)
  613. #define bfin_write_DMA4_X_MODIFY(val) bfin_write16(DMA4_X_MODIFY, val)
  614. #define pDMA4_Y_COUNT ((uint16_t volatile *)DMA4_Y_COUNT) /* DMA Channel 4 Y Count Register */
  615. #define bfin_read_DMA4_Y_COUNT() bfin_read16(DMA4_Y_COUNT)
  616. #define bfin_write_DMA4_Y_COUNT(val) bfin_write16(DMA4_Y_COUNT, val)
  617. #define pDMA4_Y_MODIFY ((uint16_t volatile *)DMA4_Y_MODIFY) /* DMA Channel 4 Y Modify Register */
  618. #define bfin_read_DMA4_Y_MODIFY() bfin_read16(DMA4_Y_MODIFY)
  619. #define bfin_write_DMA4_Y_MODIFY(val) bfin_write16(DMA4_Y_MODIFY, val)
  620. #define pDMA4_CURR_DESC_PTR ((void * volatile *)DMA4_CURR_DESC_PTR) /* DMA Channel 4 Current Descriptor Pointer Register */
  621. #define bfin_read_DMA4_CURR_DESC_PTR() bfin_readPTR(DMA4_CURR_DESC_PTR)
  622. #define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_writePTR(DMA4_CURR_DESC_PTR, val)
  623. #define pDMA4_CURR_ADDR ((void * volatile *)DMA4_CURR_ADDR) /* DMA Channel 4 Current Address Register */
  624. #define bfin_read_DMA4_CURR_ADDR() bfin_readPTR(DMA4_CURR_ADDR)
  625. #define bfin_write_DMA4_CURR_ADDR(val) bfin_writePTR(DMA4_CURR_ADDR, val)
  626. #define pDMA4_IRQ_STATUS ((uint16_t volatile *)DMA4_IRQ_STATUS) /* DMA Channel 4 Interrupt/Status Register */
  627. #define bfin_read_DMA4_IRQ_STATUS() bfin_read16(DMA4_IRQ_STATUS)
  628. #define bfin_write_DMA4_IRQ_STATUS(val) bfin_write16(DMA4_IRQ_STATUS, val)
  629. #define pDMA4_PERIPHERAL_MAP ((uint16_t volatile *)DMA4_PERIPHERAL_MAP) /* DMA Channel 4 Peripheral Map Register */
  630. #define bfin_read_DMA4_PERIPHERAL_MAP() bfin_read16(DMA4_PERIPHERAL_MAP)
  631. #define bfin_write_DMA4_PERIPHERAL_MAP(val) bfin_write16(DMA4_PERIPHERAL_MAP, val)
  632. #define pDMA4_CURR_X_COUNT ((uint16_t volatile *)DMA4_CURR_X_COUNT) /* DMA Channel 4 Current X Count Register */
  633. #define bfin_read_DMA4_CURR_X_COUNT() bfin_read16(DMA4_CURR_X_COUNT)
  634. #define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write16(DMA4_CURR_X_COUNT, val)
  635. #define pDMA4_CURR_Y_COUNT ((uint16_t volatile *)DMA4_CURR_Y_COUNT) /* DMA Channel 4 Current Y Count Register */
  636. #define bfin_read_DMA4_CURR_Y_COUNT() bfin_read16(DMA4_CURR_Y_COUNT)
  637. #define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write16(DMA4_CURR_Y_COUNT, val)
  638. #define pDMA5_NEXT_DESC_PTR ((void * volatile *)DMA5_NEXT_DESC_PTR) /* DMA Channel 5 Next Descriptor Pointer Register */
  639. #define bfin_read_DMA5_NEXT_DESC_PTR() bfin_readPTR(DMA5_NEXT_DESC_PTR)
  640. #define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_writePTR(DMA5_NEXT_DESC_PTR, val)
  641. #define pDMA5_START_ADDR ((void * volatile *)DMA5_START_ADDR) /* DMA Channel 5 Start Address Register */
  642. #define bfin_read_DMA5_START_ADDR() bfin_readPTR(DMA5_START_ADDR)
  643. #define bfin_write_DMA5_START_ADDR(val) bfin_writePTR(DMA5_START_ADDR, val)
  644. #define pDMA5_CONFIG ((uint16_t volatile *)DMA5_CONFIG) /* DMA Channel 5 Configuration Register */
  645. #define bfin_read_DMA5_CONFIG() bfin_read16(DMA5_CONFIG)
  646. #define bfin_write_DMA5_CONFIG(val) bfin_write16(DMA5_CONFIG, val)
  647. #define pDMA5_X_COUNT ((uint16_t volatile *)DMA5_X_COUNT) /* DMA Channel 5 X Count Register */
  648. #define bfin_read_DMA5_X_COUNT() bfin_read16(DMA5_X_COUNT)
  649. #define bfin_write_DMA5_X_COUNT(val) bfin_write16(DMA5_X_COUNT, val)
  650. #define pDMA5_X_MODIFY ((uint16_t volatile *)DMA5_X_MODIFY) /* DMA Channel 5 X Modify Register */
  651. #define bfin_read_DMA5_X_MODIFY() bfin_read16(DMA5_X_MODIFY)
  652. #define bfin_write_DMA5_X_MODIFY(val) bfin_write16(DMA5_X_MODIFY, val)
  653. #define pDMA5_Y_COUNT ((uint16_t volatile *)DMA5_Y_COUNT) /* DMA Channel 5 Y Count Register */
  654. #define bfin_read_DMA5_Y_COUNT() bfin_read16(DMA5_Y_COUNT)
  655. #define bfin_write_DMA5_Y_COUNT(val) bfin_write16(DMA5_Y_COUNT, val)
  656. #define pDMA5_Y_MODIFY ((uint16_t volatile *)DMA5_Y_MODIFY) /* DMA Channel 5 Y Modify Register */
  657. #define bfin_read_DMA5_Y_MODIFY() bfin_read16(DMA5_Y_MODIFY)
  658. #define bfin_write_DMA5_Y_MODIFY(val) bfin_write16(DMA5_Y_MODIFY, val)
  659. #define pDMA5_CURR_DESC_PTR ((void * volatile *)DMA5_CURR_DESC_PTR) /* DMA Channel 5 Current Descriptor Pointer Register */
  660. #define bfin_read_DMA5_CURR_DESC_PTR() bfin_readPTR(DMA5_CURR_DESC_PTR)
  661. #define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_writePTR(DMA5_CURR_DESC_PTR, val)
  662. #define pDMA5_CURR_ADDR ((void * volatile *)DMA5_CURR_ADDR) /* DMA Channel 5 Current Address Register */
  663. #define bfin_read_DMA5_CURR_ADDR() bfin_readPTR(DMA5_CURR_ADDR)
  664. #define bfin_write_DMA5_CURR_ADDR(val) bfin_writePTR(DMA5_CURR_ADDR, val)
  665. #define pDMA5_IRQ_STATUS ((uint16_t volatile *)DMA5_IRQ_STATUS) /* DMA Channel 5 Interrupt/Status Register */
  666. #define bfin_read_DMA5_IRQ_STATUS() bfin_read16(DMA5_IRQ_STATUS)
  667. #define bfin_write_DMA5_IRQ_STATUS(val) bfin_write16(DMA5_IRQ_STATUS, val)
  668. #define pDMA5_PERIPHERAL_MAP ((uint16_t volatile *)DMA5_PERIPHERAL_MAP) /* DMA Channel 5 Peripheral Map Register */
  669. #define bfin_read_DMA5_PERIPHERAL_MAP() bfin_read16(DMA5_PERIPHERAL_MAP)
  670. #define bfin_write_DMA5_PERIPHERAL_MAP(val) bfin_write16(DMA5_PERIPHERAL_MAP, val)
  671. #define pDMA5_CURR_X_COUNT ((uint16_t volatile *)DMA5_CURR_X_COUNT) /* DMA Channel 5 Current X Count Register */
  672. #define bfin_read_DMA5_CURR_X_COUNT() bfin_read16(DMA5_CURR_X_COUNT)
  673. #define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write16(DMA5_CURR_X_COUNT, val)
  674. #define pDMA5_CURR_Y_COUNT ((uint16_t volatile *)DMA5_CURR_Y_COUNT) /* DMA Channel 5 Current Y Count Register */
  675. #define bfin_read_DMA5_CURR_Y_COUNT() bfin_read16(DMA5_CURR_Y_COUNT)
  676. #define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write16(DMA5_CURR_Y_COUNT, val)
  677. #define pDMA6_NEXT_DESC_PTR ((uint32_t volatile *)DMA6_NEXT_DESC_PTR) /* DMA Channel 6 Next Descriptor Pointer Register */
  678. #define bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR)
  679. #define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR, val)
  680. #define pDMA6_START_ADDR ((void * volatile *)DMA6_START_ADDR) /* DMA Channel 6 Start Address Register */
  681. #define bfin_read_DMA6_START_ADDR() bfin_readPTR(DMA6_START_ADDR)
  682. #define bfin_write_DMA6_START_ADDR(val) bfin_writePTR(DMA6_START_ADDR, val)
  683. #define pDMA6_CONFIG ((uint16_t volatile *)DMA6_CONFIG) /* DMA Channel 6 Configuration Register */
  684. #define bfin_read_DMA6_CONFIG() bfin_read16(DMA6_CONFIG)
  685. #define bfin_write_DMA6_CONFIG(val) bfin_write16(DMA6_CONFIG, val)
  686. #define pDMA6_X_COUNT ((uint16_t volatile *)DMA6_X_COUNT) /* DMA Channel 6 X Count Register */
  687. #define bfin_read_DMA6_X_COUNT() bfin_read16(DMA6_X_COUNT)
  688. #define bfin_write_DMA6_X_COUNT(val) bfin_write16(DMA6_X_COUNT, val)
  689. #define pDMA6_X_MODIFY ((uint16_t volatile *)DMA6_X_MODIFY) /* DMA Channel 6 X Modify Register */
  690. #define bfin_read_DMA6_X_MODIFY() bfin_read16(DMA6_X_MODIFY)
  691. #define bfin_write_DMA6_X_MODIFY(val) bfin_write16(DMA6_X_MODIFY, val)
  692. #define pDMA6_Y_COUNT ((uint16_t volatile *)DMA6_Y_COUNT) /* DMA Channel 6 Y Count Register */
  693. #define bfin_read_DMA6_Y_COUNT() bfin_read16(DMA6_Y_COUNT)
  694. #define bfin_write_DMA6_Y_COUNT(val) bfin_write16(DMA6_Y_COUNT, val)
  695. #define pDMA6_Y_MODIFY ((uint16_t volatile *)DMA6_Y_MODIFY) /* DMA Channel 6 Y Modify Register */
  696. #define bfin_read_DMA6_Y_MODIFY() bfin_read16(DMA6_Y_MODIFY)
  697. #define bfin_write_DMA6_Y_MODIFY(val) bfin_write16(DMA6_Y_MODIFY, val)
  698. #define pDMA6_CURR_DESC_PTR ((void * volatile *)DMA6_CURR_DESC_PTR) /* DMA Channel 6 Current Descriptor Pointer Register */
  699. #define bfin_read_DMA6_CURR_DESC_PTR() bfin_readPTR(DMA6_CURR_DESC_PTR)
  700. #define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_writePTR(DMA6_CURR_DESC_PTR, val)
  701. #define pDMA6_CURR_ADDR ((void * volatile *)DMA6_CURR_ADDR) /* DMA Channel 6 Current Address Register */
  702. #define bfin_read_DMA6_CURR_ADDR() bfin_readPTR(DMA6_CURR_ADDR)
  703. #define bfin_write_DMA6_CURR_ADDR(val) bfin_writePTR(DMA6_CURR_ADDR, val)
  704. #define pDMA6_IRQ_STATUS ((uint16_t volatile *)DMA6_IRQ_STATUS) /* DMA Channel 6 Interrupt/Status Register */
  705. #define bfin_read_DMA6_IRQ_STATUS() bfin_read16(DMA6_IRQ_STATUS)
  706. #define bfin_write_DMA6_IRQ_STATUS(val) bfin_write16(DMA6_IRQ_STATUS, val)
  707. #define pDMA6_PERIPHERAL_MAP ((uint16_t volatile *)DMA6_PERIPHERAL_MAP) /* DMA Channel 6 Peripheral Map Register */
  708. #define bfin_read_DMA6_PERIPHERAL_MAP() bfin_read16(DMA6_PERIPHERAL_MAP)
  709. #define bfin_write_DMA6_PERIPHERAL_MAP(val) bfin_write16(DMA6_PERIPHERAL_MAP, val)
  710. #define pDMA6_CURR_X_COUNT ((uint16_t volatile *)DMA6_CURR_X_COUNT) /* DMA Channel 6 Current X Count Register */
  711. #define bfin_read_DMA6_CURR_X_COUNT() bfin_read16(DMA6_CURR_X_COUNT)
  712. #define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write16(DMA6_CURR_X_COUNT, val)
  713. #define pDMA6_CURR_Y_COUNT ((uint16_t volatile *)DMA6_CURR_Y_COUNT) /* DMA Channel 6 Current Y Count Register */
  714. #define bfin_read_DMA6_CURR_Y_COUNT() bfin_read16(DMA6_CURR_Y_COUNT)
  715. #define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write16(DMA6_CURR_Y_COUNT, val)
  716. #define pDMA7_NEXT_DESC_PTR ((void * volatile *)DMA7_NEXT_DESC_PTR) /* DMA Channel 7 Next Descriptor Pointer Register */
  717. #define bfin_read_DMA7_NEXT_DESC_PTR() bfin_readPTR(DMA7_NEXT_DESC_PTR)
  718. #define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_writePTR(DMA7_NEXT_DESC_PTR, val)
  719. #define pDMA7_START_ADDR ((void * volatile *)DMA7_START_ADDR) /* DMA Channel 7 Start Address Register */
  720. #define bfin_read_DMA7_START_ADDR() bfin_readPTR(DMA7_START_ADDR)
  721. #define bfin_write_DMA7_START_ADDR(val) bfin_writePTR(DMA7_START_ADDR, val)
  722. #define pDMA7_CONFIG ((uint16_t volatile *)DMA7_CONFIG) /* DMA Channel 7 Configuration Register */
  723. #define bfin_read_DMA7_CONFIG() bfin_read16(DMA7_CONFIG)
  724. #define bfin_write_DMA7_CONFIG(val) bfin_write16(DMA7_CONFIG, val)
  725. #define pDMA7_X_COUNT ((uint16_t volatile *)DMA7_X_COUNT) /* DMA Channel 7 X Count Register */
  726. #define bfin_read_DMA7_X_COUNT() bfin_read16(DMA7_X_COUNT)
  727. #define bfin_write_DMA7_X_COUNT(val) bfin_write16(DMA7_X_COUNT, val)
  728. #define pDMA7_X_MODIFY ((uint16_t volatile *)DMA7_X_MODIFY) /* DMA Channel 7 X Modify Register */
  729. #define bfin_read_DMA7_X_MODIFY() bfin_read16(DMA7_X_MODIFY)
  730. #define bfin_write_DMA7_X_MODIFY(val) bfin_write16(DMA7_X_MODIFY, val)
  731. #define pDMA7_Y_COUNT ((uint16_t volatile *)DMA7_Y_COUNT) /* DMA Channel 7 Y Count Register */
  732. #define bfin_read_DMA7_Y_COUNT() bfin_read16(DMA7_Y_COUNT)
  733. #define bfin_write_DMA7_Y_COUNT(val) bfin_write16(DMA7_Y_COUNT, val)
  734. #define pDMA7_Y_MODIFY ((uint16_t volatile *)DMA7_Y_MODIFY) /* DMA Channel 7 Y Modify Register */
  735. #define bfin_read_DMA7_Y_MODIFY() bfin_read16(DMA7_Y_MODIFY)
  736. #define bfin_write_DMA7_Y_MODIFY(val) bfin_write16(DMA7_Y_MODIFY, val)
  737. #define pDMA7_CURR_DESC_PTR ((void * volatile *)DMA7_CURR_DESC_PTR) /* DMA Channel 7 Current Descriptor Pointer Register */
  738. #define bfin_read_DMA7_CURR_DESC_PTR() bfin_readPTR(DMA7_CURR_DESC_PTR)
  739. #define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_writePTR(DMA7_CURR_DESC_PTR, val)
  740. #define pDMA7_CURR_ADDR ((void * volatile *)DMA7_CURR_ADDR) /* DMA Channel 7 Current Address Register */
  741. #define bfin_read_DMA7_CURR_ADDR() bfin_readPTR(DMA7_CURR_ADDR)
  742. #define bfin_write_DMA7_CURR_ADDR(val) bfin_writePTR(DMA7_CURR_ADDR, val)
  743. #define pDMA7_IRQ_STATUS ((uint16_t volatile *)DMA7_IRQ_STATUS) /* DMA Channel 7 Interrupt/Status Register */
  744. #define bfin_read_DMA7_IRQ_STATUS() bfin_read16(DMA7_IRQ_STATUS)
  745. #define bfin_write_DMA7_IRQ_STATUS(val) bfin_write16(DMA7_IRQ_STATUS, val)
  746. #define pDMA7_PERIPHERAL_MAP ((uint16_t volatile *)DMA7_PERIPHERAL_MAP) /* DMA Channel 7 Peripheral Map Register */
  747. #define bfin_read_DMA7_PERIPHERAL_MAP() bfin_read16(DMA7_PERIPHERAL_MAP)
  748. #define bfin_write_DMA7_PERIPHERAL_MAP(val) bfin_write16(DMA7_PERIPHERAL_MAP, val)
  749. #define pDMA7_CURR_X_COUNT ((uint16_t volatile *)DMA7_CURR_X_COUNT) /* DMA Channel 7 Current X Count Register */
  750. #define bfin_read_DMA7_CURR_X_COUNT() bfin_read16(DMA7_CURR_X_COUNT)
  751. #define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write16(DMA7_CURR_X_COUNT, val)
  752. #define pDMA7_CURR_Y_COUNT ((uint16_t volatile *)DMA7_CURR_Y_COUNT) /* DMA Channel 7 Current Y Count Register */
  753. #define bfin_read_DMA7_CURR_Y_COUNT() bfin_read16(DMA7_CURR_Y_COUNT)
  754. #define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write16(DMA7_CURR_Y_COUNT, val)
  755. #define pDMA8_NEXT_DESC_PTR ((void * volatile *)DMA8_NEXT_DESC_PTR) /* DMA Channel 8 Next Descriptor Pointer Register */
  756. #define bfin_read_DMA8_NEXT_DESC_PTR() bfin_readPTR(DMA8_NEXT_DESC_PTR)
  757. #define bfin_write_DMA8_NEXT_DESC_PTR(val) bfin_writePTR(DMA8_NEXT_DESC_PTR, val)
  758. #define pDMA8_START_ADDR ((void * volatile *)DMA8_START_ADDR) /* DMA Channel 8 Start Address Register */
  759. #define bfin_read_DMA8_START_ADDR() bfin_readPTR(DMA8_START_ADDR)
  760. #define bfin_write_DMA8_START_ADDR(val) bfin_writePTR(DMA8_START_ADDR, val)
  761. #define pDMA8_CONFIG ((uint16_t volatile *)DMA8_CONFIG) /* DMA Channel 8 Configuration Register */
  762. #define bfin_read_DMA8_CONFIG() bfin_read16(DMA8_CONFIG)
  763. #define bfin_write_DMA8_CONFIG(val) bfin_write16(DMA8_CONFIG, val)
  764. #define pDMA8_X_COUNT ((uint16_t volatile *)DMA8_X_COUNT) /* DMA Channel 8 X Count Register */
  765. #define bfin_read_DMA8_X_COUNT() bfin_read16(DMA8_X_COUNT)
  766. #define bfin_write_DMA8_X_COUNT(val) bfin_write16(DMA8_X_COUNT, val)
  767. #define pDMA8_X_MODIFY ((uint16_t volatile *)DMA8_X_MODIFY) /* DMA Channel 8 X Modify Register */
  768. #define bfin_read_DMA8_X_MODIFY() bfin_read16(DMA8_X_MODIFY)
  769. #define bfin_write_DMA8_X_MODIFY(val) bfin_write16(DMA8_X_MODIFY, val)
  770. #define pDMA8_Y_COUNT ((uint16_t volatile *)DMA8_Y_COUNT) /* DMA Channel 8 Y Count Register */
  771. #define bfin_read_DMA8_Y_COUNT() bfin_read16(DMA8_Y_COUNT)
  772. #define bfin_write_DMA8_Y_COUNT(val) bfin_write16(DMA8_Y_COUNT, val)
  773. #define pDMA8_Y_MODIFY ((uint16_t volatile *)DMA8_Y_MODIFY) /* DMA Channel 8 Y Modify Register */
  774. #define bfin_read_DMA8_Y_MODIFY() bfin_read16(DMA8_Y_MODIFY)
  775. #define bfin_write_DMA8_Y_MODIFY(val) bfin_write16(DMA8_Y_MODIFY, val)
  776. #define pDMA8_CURR_DESC_PTR ((void * volatile *)DMA8_CURR_DESC_PTR) /* DMA Channel 8 Current Descriptor Pointer Register */
  777. #define bfin_read_DMA8_CURR_DESC_PTR() bfin_readPTR(DMA8_CURR_DESC_PTR)
  778. #define bfin_write_DMA8_CURR_DESC_PTR(val) bfin_writePTR(DMA8_CURR_DESC_PTR, val)
  779. #define pDMA8_CURR_ADDR ((void * volatile *)DMA8_CURR_ADDR) /* DMA Channel 8 Current Address Register */
  780. #define bfin_read_DMA8_CURR_ADDR() bfin_readPTR(DMA8_CURR_ADDR)
  781. #define bfin_write_DMA8_CURR_ADDR(val) bfin_writePTR(DMA8_CURR_ADDR, val)
  782. #define pDMA8_IRQ_STATUS ((uint16_t volatile *)DMA8_IRQ_STATUS) /* DMA Channel 8 Interrupt/Status Register */
  783. #define bfin_read_DMA8_IRQ_STATUS() bfin_read16(DMA8_IRQ_STATUS)
  784. #define bfin_write_DMA8_IRQ_STATUS(val) bfin_write16(DMA8_IRQ_STATUS, val)
  785. #define pDMA8_PERIPHERAL_MAP ((uint16_t volatile *)DMA8_PERIPHERAL_MAP) /* DMA Channel 8 Peripheral Map Register */
  786. #define bfin_read_DMA8_PERIPHERAL_MAP() bfin_read16(DMA8_PERIPHERAL_MAP)
  787. #define bfin_write_DMA8_PERIPHERAL_MAP(val) bfin_write16(DMA8_PERIPHERAL_MAP, val)
  788. #define pDMA8_CURR_X_COUNT ((uint16_t volatile *)DMA8_CURR_X_COUNT) /* DMA Channel 8 Current X Count Register */
  789. #define bfin_read_DMA8_CURR_X_COUNT() bfin_read16(DMA8_CURR_X_COUNT)
  790. #define bfin_write_DMA8_CURR_X_COUNT(val) bfin_write16(DMA8_CURR_X_COUNT, val)
  791. #define pDMA8_CURR_Y_COUNT ((uint16_t volatile *)DMA8_CURR_Y_COUNT) /* DMA Channel 8 Current Y Count Register */
  792. #define bfin_read_DMA8_CURR_Y_COUNT() bfin_read16(DMA8_CURR_Y_COUNT)
  793. #define bfin_write_DMA8_CURR_Y_COUNT(val) bfin_write16(DMA8_CURR_Y_COUNT, val)
  794. #define pDMA9_NEXT_DESC_PTR ((void * volatile *)DMA9_NEXT_DESC_PTR) /* DMA Channel 9 Next Descriptor Pointer Register */
  795. #define bfin_read_DMA9_NEXT_DESC_PTR() bfin_readPTR(DMA9_NEXT_DESC_PTR)
  796. #define bfin_write_DMA9_NEXT_DESC_PTR(val) bfin_writePTR(DMA9_NEXT_DESC_PTR, val)
  797. #define pDMA9_START_ADDR ((void * volatile *)DMA9_START_ADDR) /* DMA Channel 9 Start Address Register */
  798. #define bfin_read_DMA9_START_ADDR() bfin_readPTR(DMA9_START_ADDR)
  799. #define bfin_write_DMA9_START_ADDR(val) bfin_writePTR(DMA9_START_ADDR, val)
  800. #define pDMA9_CONFIG ((uint16_t volatile *)DMA9_CONFIG) /* DMA Channel 9 Configuration Register */
  801. #define bfin_read_DMA9_CONFIG() bfin_read16(DMA9_CONFIG)
  802. #define bfin_write_DMA9_CONFIG(val) bfin_write16(DMA9_CONFIG, val)
  803. #define pDMA9_X_COUNT ((uint16_t volatile *)DMA9_X_COUNT) /* DMA Channel 9 X Count Register */
  804. #define bfin_read_DMA9_X_COUNT() bfin_read16(DMA9_X_COUNT)
  805. #define bfin_write_DMA9_X_COUNT(val) bfin_write16(DMA9_X_COUNT, val)
  806. #define pDMA9_X_MODIFY ((uint16_t volatile *)DMA9_X_MODIFY) /* DMA Channel 9 X Modify Register */
  807. #define bfin_read_DMA9_X_MODIFY() bfin_read16(DMA9_X_MODIFY)
  808. #define bfin_write_DMA9_X_MODIFY(val) bfin_write16(DMA9_X_MODIFY, val)
  809. #define pDMA9_Y_COUNT ((uint16_t volatile *)DMA9_Y_COUNT) /* DMA Channel 9 Y Count Register */
  810. #define bfin_read_DMA9_Y_COUNT() bfin_read16(DMA9_Y_COUNT)
  811. #define bfin_write_DMA9_Y_COUNT(val) bfin_write16(DMA9_Y_COUNT, val)
  812. #define pDMA9_Y_MODIFY ((uint16_t volatile *)DMA9_Y_MODIFY) /* DMA Channel 9 Y Modify Register */
  813. #define bfin_read_DMA9_Y_MODIFY() bfin_read16(DMA9_Y_MODIFY)
  814. #define bfin_write_DMA9_Y_MODIFY(val) bfin_write16(DMA9_Y_MODIFY, val)
  815. #define pDMA9_CURR_DESC_PTR ((void * volatile *)DMA9_CURR_DESC_PTR) /* DMA Channel 9 Current Descriptor Pointer Register */
  816. #define bfin_read_DMA9_CURR_DESC_PTR() bfin_readPTR(DMA9_CURR_DESC_PTR)
  817. #define bfin_write_DMA9_CURR_DESC_PTR(val) bfin_writePTR(DMA9_CURR_DESC_PTR, val)
  818. #define pDMA9_CURR_ADDR ((void * volatile *)DMA9_CURR_ADDR) /* DMA Channel 9 Current Address Register */
  819. #define bfin_read_DMA9_CURR_ADDR() bfin_readPTR(DMA9_CURR_ADDR)
  820. #define bfin_write_DMA9_CURR_ADDR(val) bfin_writePTR(DMA9_CURR_ADDR, val)
  821. #define pDMA9_IRQ_STATUS ((uint16_t volatile *)DMA9_IRQ_STATUS) /* DMA Channel 9 Interrupt/Status Register */
  822. #define bfin_read_DMA9_IRQ_STATUS() bfin_read16(DMA9_IRQ_STATUS)
  823. #define bfin_write_DMA9_IRQ_STATUS(val) bfin_write16(DMA9_IRQ_STATUS, val)
  824. #define pDMA9_PERIPHERAL_MAP ((uint16_t volatile *)DMA9_PERIPHERAL_MAP) /* DMA Channel 9 Peripheral Map Register */
  825. #define bfin_read_DMA9_PERIPHERAL_MAP() bfin_read16(DMA9_PERIPHERAL_MAP)
  826. #define bfin_write_DMA9_PERIPHERAL_MAP(val) bfin_write16(DMA9_PERIPHERAL_MAP, val)
  827. #define pDMA9_CURR_X_COUNT ((uint16_t volatile *)DMA9_CURR_X_COUNT) /* DMA Channel 9 Current X Count Register */
  828. #define bfin_read_DMA9_CURR_X_COUNT() bfin_read16(DMA9_CURR_X_COUNT)
  829. #define bfin_write_DMA9_CURR_X_COUNT(val) bfin_write16(DMA9_CURR_X_COUNT, val)
  830. #define pDMA9_CURR_Y_COUNT ((uint16_t volatile *)DMA9_CURR_Y_COUNT) /* DMA Channel 9 Current Y Count Register */
  831. #define bfin_read_DMA9_CURR_Y_COUNT() bfin_read16(DMA9_CURR_Y_COUNT)
  832. #define bfin_write_DMA9_CURR_Y_COUNT(val) bfin_write16(DMA9_CURR_Y_COUNT, val)
  833. #define pDMA10_NEXT_DESC_PTR ((void * volatile *)DMA10_NEXT_DESC_PTR) /* DMA Channel 10 Next Descriptor Pointer Register */
  834. #define bfin_read_DMA10_NEXT_DESC_PTR() bfin_readPTR(DMA10_NEXT_DESC_PTR)
  835. #define bfin_write_DMA10_NEXT_DESC_PTR(val) bfin_writePTR(DMA10_NEXT_DESC_PTR, val)
  836. #define pDMA10_START_ADDR ((void * volatile *)DMA10_START_ADDR) /* DMA Channel 10 Start Address Register */
  837. #define bfin_read_DMA10_START_ADDR() bfin_readPTR(DMA10_START_ADDR)
  838. #define bfin_write_DMA10_START_ADDR(val) bfin_writePTR(DMA10_START_ADDR, val)
  839. #define pDMA10_CONFIG ((uint16_t volatile *)DMA10_CONFIG) /* DMA Channel 10 Configuration Register */
  840. #define bfin_read_DMA10_CONFIG() bfin_read16(DMA10_CONFIG)
  841. #define bfin_write_DMA10_CONFIG(val) bfin_write16(DMA10_CONFIG, val)
  842. #define pDMA10_X_COUNT ((uint16_t volatile *)DMA10_X_COUNT) /* DMA Channel 10 X Count Register */
  843. #define bfin_read_DMA10_X_COUNT() bfin_read16(DMA10_X_COUNT)
  844. #define bfin_write_DMA10_X_COUNT(val) bfin_write16(DMA10_X_COUNT, val)
  845. #define pDMA10_X_MODIFY ((uint16_t volatile *)DMA10_X_MODIFY) /* DMA Channel 10 X Modify Register */
  846. #define bfin_read_DMA10_X_MODIFY() bfin_read16(DMA10_X_MODIFY)
  847. #define bfin_write_DMA10_X_MODIFY(val) bfin_write16(DMA10_X_MODIFY, val)
  848. #define pDMA10_Y_COUNT ((uint16_t volatile *)DMA10_Y_COUNT) /* DMA Channel 10 Y Count Register */
  849. #define bfin_read_DMA10_Y_COUNT() bfin_read16(DMA10_Y_COUNT)
  850. #define bfin_write_DMA10_Y_COUNT(val) bfin_write16(DMA10_Y_COUNT, val)
  851. #define pDMA10_Y_MODIFY ((uint16_t volatile *)DMA10_Y_MODIFY) /* DMA Channel 10 Y Modify Register */
  852. #define bfin_read_DMA10_Y_MODIFY() bfin_read16(DMA10_Y_MODIFY)
  853. #define bfin_write_DMA10_Y_MODIFY(val) bfin_write16(DMA10_Y_MODIFY, val)
  854. #define pDMA10_CURR_DESC_PTR ((void * volatile *)DMA10_CURR_DESC_PTR) /* DMA Channel 10 Current Descriptor Pointer Register */
  855. #define bfin_read_DMA10_CURR_DESC_PTR() bfin_readPTR(DMA10_CURR_DESC_PTR)
  856. #define bfin_write_DMA10_CURR_DESC_PTR(val) bfin_writePTR(DMA10_CURR_DESC_PTR, val)
  857. #define pDMA10_CURR_ADDR ((void * volatile *)DMA10_CURR_ADDR) /* DMA Channel 10 Current Address Register */
  858. #define bfin_read_DMA10_CURR_ADDR() bfin_readPTR(DMA10_CURR_ADDR)
  859. #define bfin_write_DMA10_CURR_ADDR(val) bfin_writePTR(DMA10_CURR_ADDR, val)
  860. #define pDMA10_IRQ_STATUS ((uint16_t volatile *)DMA10_IRQ_STATUS) /* DMA Channel 10 Interrupt/Status Register */
  861. #define bfin_read_DMA10_IRQ_STATUS() bfin_read16(DMA10_IRQ_STATUS)
  862. #define bfin_write_DMA10_IRQ_STATUS(val) bfin_write16(DMA10_IRQ_STATUS, val)
  863. #define pDMA10_PERIPHERAL_MAP ((uint16_t volatile *)DMA10_PERIPHERAL_MAP) /* DMA Channel 10 Peripheral Map Register */
  864. #define bfin_read_DMA10_PERIPHERAL_MAP() bfin_read16(DMA10_PERIPHERAL_MAP)
  865. #define bfin_write_DMA10_PERIPHERAL_MAP(val) bfin_write16(DMA10_PERIPHERAL_MAP, val)
  866. #define pDMA10_CURR_X_COUNT ((uint16_t volatile *)DMA10_CURR_X_COUNT) /* DMA Channel 10 Current X Count Register */
  867. #define bfin_read_DMA10_CURR_X_COUNT() bfin_read16(DMA10_CURR_X_COUNT)
  868. #define bfin_write_DMA10_CURR_X_COUNT(val) bfin_write16(DMA10_CURR_X_COUNT, val)
  869. #define pDMA10_CURR_Y_COUNT ((uint16_t volatile *)DMA10_CURR_Y_COUNT) /* DMA Channel 10 Current Y Count Register */
  870. #define bfin_read_DMA10_CURR_Y_COUNT() bfin_read16(DMA10_CURR_Y_COUNT)
  871. #define bfin_write_DMA10_CURR_Y_COUNT(val) bfin_write16(DMA10_CURR_Y_COUNT, val)
  872. #define pDMA11_NEXT_DESC_PTR ((void * volatile *)DMA11_NEXT_DESC_PTR) /* DMA Channel 11 Next Descriptor Pointer Register */
  873. #define bfin_read_DMA11_NEXT_DESC_PTR() bfin_readPTR(DMA11_NEXT_DESC_PTR)
  874. #define bfin_write_DMA11_NEXT_DESC_PTR(val) bfin_writePTR(DMA11_NEXT_DESC_PTR, val)
  875. #define pDMA11_START_ADDR ((void * volatile *)DMA11_START_ADDR) /* DMA Channel 11 Start Address Register */
  876. #define bfin_read_DMA11_START_ADDR() bfin_readPTR(DMA11_START_ADDR)
  877. #define bfin_write_DMA11_START_ADDR(val) bfin_writePTR(DMA11_START_ADDR, val)
  878. #define pDMA11_CONFIG ((uint16_t volatile *)DMA11_CONFIG) /* DMA Channel 11 Configuration Register */
  879. #define bfin_read_DMA11_CONFIG() bfin_read16(DMA11_CONFIG)
  880. #define bfin_write_DMA11_CONFIG(val) bfin_write16(DMA11_CONFIG, val)
  881. #define pDMA11_X_COUNT ((uint16_t volatile *)DMA11_X_COUNT) /* DMA Channel 11 X Count Register */
  882. #define bfin_read_DMA11_X_COUNT() bfin_read16(DMA11_X_COUNT)
  883. #define bfin_write_DMA11_X_COUNT(val) bfin_write16(DMA11_X_COUNT, val)
  884. #define pDMA11_X_MODIFY ((uint16_t volatile *)DMA11_X_MODIFY) /* DMA Channel 11 X Modify Register */
  885. #define bfin_read_DMA11_X_MODIFY() bfin_read16(DMA11_X_MODIFY)
  886. #define bfin_write_DMA11_X_MODIFY(val) bfin_write16(DMA11_X_MODIFY, val)
  887. #define pDMA11_Y_COUNT ((uint16_t volatile *)DMA11_Y_COUNT) /* DMA Channel 11 Y Count Register */
  888. #define bfin_read_DMA11_Y_COUNT() bfin_read16(DMA11_Y_COUNT)
  889. #define bfin_write_DMA11_Y_COUNT(val) bfin_write16(DMA11_Y_COUNT, val)
  890. #define pDMA11_Y_MODIFY ((uint16_t volatile *)DMA11_Y_MODIFY) /* DMA Channel 11 Y Modify Register */
  891. #define bfin_read_DMA11_Y_MODIFY() bfin_read16(DMA11_Y_MODIFY)
  892. #define bfin_write_DMA11_Y_MODIFY(val) bfin_write16(DMA11_Y_MODIFY, val)
  893. #define pDMA11_CURR_DESC_PTR ((void * volatile *)DMA11_CURR_DESC_PTR) /* DMA Channel 11 Current Descriptor Pointer Register */
  894. #define bfin_read_DMA11_CURR_DESC_PTR() bfin_readPTR(DMA11_CURR_DESC_PTR)
  895. #define bfin_write_DMA11_CURR_DESC_PTR(val) bfin_writePTR(DMA11_CURR_DESC_PTR, val)
  896. #define pDMA11_CURR_ADDR ((void * volatile *)DMA11_CURR_ADDR) /* DMA Channel 11 Current Address Register */
  897. #define bfin_read_DMA11_CURR_ADDR() bfin_readPTR(DMA11_CURR_ADDR)
  898. #define bfin_write_DMA11_CURR_ADDR(val) bfin_writePTR(DMA11_CURR_ADDR, val)
  899. #define pDMA11_IRQ_STATUS ((uint16_t volatile *)DMA11_IRQ_STATUS) /* DMA Channel 11 Interrupt/Status Register */
  900. #define bfin_read_DMA11_IRQ_STATUS() bfin_read16(DMA11_IRQ_STATUS)
  901. #define bfin_write_DMA11_IRQ_STATUS(val) bfin_write16(DMA11_IRQ_STATUS, val)
  902. #define pDMA11_PERIPHERAL_MAP ((uint16_t volatile *)DMA11_PERIPHERAL_MAP) /* DMA Channel 11 Peripheral Map Register */
  903. #define bfin_read_DMA11_PERIPHERAL_MAP() bfin_read16(DMA11_PERIPHERAL_MAP)
  904. #define bfin_write_DMA11_PERIPHERAL_MAP(val) bfin_write16(DMA11_PERIPHERAL_MAP, val)
  905. #define pDMA11_CURR_X_COUNT ((uint16_t volatile *)DMA11_CURR_X_COUNT) /* DMA Channel 11 Current X Count Register */
  906. #define bfin_read_DMA11_CURR_X_COUNT() bfin_read16(DMA11_CURR_X_COUNT)
  907. #define bfin_write_DMA11_CURR_X_COUNT(val) bfin_write16(DMA11_CURR_X_COUNT, val)
  908. #define pDMA11_CURR_Y_COUNT ((uint16_t volatile *)DMA11_CURR_Y_COUNT) /* DMA Channel 11 Current Y Count Register */
  909. #define bfin_read_DMA11_CURR_Y_COUNT() bfin_read16(DMA11_CURR_Y_COUNT)
  910. #define bfin_write_DMA11_CURR_Y_COUNT(val) bfin_write16(DMA11_CURR_Y_COUNT, val)
  911. #define pMDMA_S0_NEXT_DESC_PTR ((void * volatile *)MDMA_S0_NEXT_DESC_PTR) /* MemDMA Stream 0 Source Next Descriptor Pointer Register */
  912. #define bfin_read_MDMA_S0_NEXT_DESC_PTR() bfin_readPTR(MDMA_S0_NEXT_DESC_PTR)
  913. #define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S0_NEXT_DESC_PTR, val)
  914. #define pMDMA_S0_START_ADDR ((void * volatile *)MDMA_S0_START_ADDR) /* MemDMA Stream 0 Source Start Address Register */
  915. #define bfin_read_MDMA_S0_START_ADDR() bfin_readPTR(MDMA_S0_START_ADDR)
  916. #define bfin_write_MDMA_S0_START_ADDR(val) bfin_writePTR(MDMA_S0_START_ADDR, val)
  917. #define pMDMA_S0_CONFIG ((uint16_t volatile *)MDMA_S0_CONFIG) /* MemDMA Stream 0 Source Configuration Register */
  918. #define bfin_read_MDMA_S0_CONFIG() bfin_read16(MDMA_S0_CONFIG)
  919. #define bfin_write_MDMA_S0_CONFIG(val) bfin_write16(MDMA_S0_CONFIG, val)
  920. #define pMDMA_S0_X_COUNT ((uint16_t volatile *)MDMA_S0_X_COUNT) /* MemDMA Stream 0 Source X Count Register */
  921. #define bfin_read_MDMA_S0_X_COUNT() bfin_read16(MDMA_S0_X_COUNT)
  922. #define bfin_write_MDMA_S0_X_COUNT(val) bfin_write16(MDMA_S0_X_COUNT, val)
  923. #define pMDMA_S0_X_MODIFY ((uint16_t volatile *)MDMA_S0_X_MODIFY) /* MemDMA Stream 0 Source X Modify Register */
  924. #define bfin_read_MDMA_S0_X_MODIFY() bfin_read16(MDMA_S0_X_MODIFY)
  925. #define bfin_write_MDMA_S0_X_MODIFY(val) bfin_write16(MDMA_S0_X_MODIFY, val)
  926. #define pMDMA_S0_Y_COUNT ((uint16_t volatile *)MDMA_S0_Y_COUNT) /* MemDMA Stream 0 Source Y Count Register */
  927. #define bfin_read_MDMA_S0_Y_COUNT() bfin_read16(MDMA_S0_Y_COUNT)
  928. #define bfin_write_MDMA_S0_Y_COUNT(val) bfin_write16(MDMA_S0_Y_COUNT, val)
  929. #define pMDMA_S0_Y_MODIFY ((uint16_t volatile *)MDMA_S0_Y_MODIFY) /* MemDMA Stream 0 Source Y Modify Register */
  930. #define bfin_read_MDMA_S0_Y_MODIFY() bfin_read16(MDMA_S0_Y_MODIFY)
  931. #define bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write16(MDMA_S0_Y_MODIFY, val)
  932. #define pMDMA_S0_CURR_DESC_PTR ((void * volatile *)MDMA_S0_CURR_DESC_PTR) /* MemDMA Stream 0 Source Current Descriptor Pointer Register */
  933. #define bfin_read_MDMA_S0_CURR_DESC_PTR() bfin_readPTR(MDMA_S0_CURR_DESC_PTR)
  934. #define bfin_write_MDMA_S0_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S0_CURR_DESC_PTR, val)
  935. #define pMDMA_S0_CURR_ADDR ((void * volatile *)MDMA_S0_CURR_ADDR) /* MemDMA Stream 0 Source Current Address Register */
  936. #define bfin_read_MDMA_S0_CURR_ADDR() bfin_readPTR(MDMA_S0_CURR_ADDR)
  937. #define bfin_write_MDMA_S0_CURR_ADDR(val) bfin_writePTR(MDMA_S0_CURR_ADDR, val)
  938. #define pMDMA_S0_IRQ_STATUS ((uint16_t volatile *)MDMA_S0_IRQ_STATUS) /* MemDMA Stream 0 Source Interrupt/Status Register */
  939. #define bfin_read_MDMA_S0_IRQ_STATUS() bfin_read16(MDMA_S0_IRQ_STATUS)
  940. #define bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write16(MDMA_S0_IRQ_STATUS, val)
  941. #define pMDMA_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S0_PERIPHERAL_MAP) /* MemDMA Stream 0 Source Peripheral Map Register */
  942. #define bfin_read_MDMA_S0_PERIPHERAL_MAP() bfin_read16(MDMA_S0_PERIPHERAL_MAP)
  943. #define bfin_write_MDMA_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA_S0_PERIPHERAL_MAP, val)
  944. #define pMDMA_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA_S0_CURR_X_COUNT) /* MemDMA Stream 0 Source Current X Count Register */
  945. #define bfin_read_MDMA_S0_CURR_X_COUNT() bfin_read16(MDMA_S0_CURR_X_COUNT)
  946. #define bfin_write_MDMA_S0_CURR_X_COUNT(val) bfin_write16(MDMA_S0_CURR_X_COUNT, val)
  947. #define pMDMA_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S0_CURR_Y_COUNT) /* MemDMA Stream 0 Source Current Y Count Register */
  948. #define bfin_read_MDMA_S0_CURR_Y_COUNT() bfin_read16(MDMA_S0_CURR_Y_COUNT)
  949. #define bfin_write_MDMA_S0_CURR_Y_COUNT(val) bfin_write16(MDMA_S0_CURR_Y_COUNT, val)
  950. #define pMDMA_D0_NEXT_DESC_PTR ((void * volatile *)MDMA_D0_NEXT_DESC_PTR) /* MemDMA Stream 0 Destination Next Descriptor Pointer Register */
  951. #define bfin_read_MDMA_D0_NEXT_DESC_PTR() bfin_readPTR(MDMA_D0_NEXT_DESC_PTR)
  952. #define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D0_NEXT_DESC_PTR, val)
  953. #define pMDMA_D0_START_ADDR ((void * volatile *)MDMA_D0_START_ADDR) /* MemDMA Stream 0 Destination Start Address Register */
  954. #define bfin_read_MDMA_D0_START_ADDR() bfin_readPTR(MDMA_D0_START_ADDR)
  955. #define bfin_write_MDMA_D0_START_ADDR(val) bfin_writePTR(MDMA_D0_START_ADDR, val)
  956. #define pMDMA_D0_CONFIG ((uint16_t volatile *)MDMA_D0_CONFIG) /* MemDMA Stream 0 Destination Configuration Register */
  957. #define bfin_read_MDMA_D0_CONFIG() bfin_read16(MDMA_D0_CONFIG)
  958. #define bfin_write_MDMA_D0_CONFIG(val) bfin_write16(MDMA_D0_CONFIG, val)
  959. #define pMDMA_D0_X_COUNT ((uint16_t volatile *)MDMA_D0_X_COUNT) /* MemDMA Stream 0 Destination X Count Register */
  960. #define bfin_read_MDMA_D0_X_COUNT() bfin_read16(MDMA_D0_X_COUNT)
  961. #define bfin_write_MDMA_D0_X_COUNT(val) bfin_write16(MDMA_D0_X_COUNT, val)
  962. #define pMDMA_D0_X_MODIFY ((uint16_t volatile *)MDMA_D0_X_MODIFY) /* MemDMA Stream 0 Destination X Modify Register */
  963. #define bfin_read_MDMA_D0_X_MODIFY() bfin_read16(MDMA_D0_X_MODIFY)
  964. #define bfin_write_MDMA_D0_X_MODIFY(val) bfin_write16(MDMA_D0_X_MODIFY, val)
  965. #define pMDMA_D0_Y_COUNT ((uint16_t volatile *)MDMA_D0_Y_COUNT) /* MemDMA Stream 0 Destination Y Count Register */
  966. #define bfin_read_MDMA_D0_Y_COUNT() bfin_read16(MDMA_D0_Y_COUNT)
  967. #define bfin_write_MDMA_D0_Y_COUNT(val) bfin_write16(MDMA_D0_Y_COUNT, val)
  968. #define pMDMA_D0_Y_MODIFY ((uint16_t volatile *)MDMA_D0_Y_MODIFY) /* MemDMA Stream 0 Destination Y Modify Register */
  969. #define bfin_read_MDMA_D0_Y_MODIFY() bfin_read16(MDMA_D0_Y_MODIFY)
  970. #define bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write16(MDMA_D0_Y_MODIFY, val)
  971. #define pMDMA_D0_CURR_DESC_PTR ((void * volatile *)MDMA_D0_CURR_DESC_PTR) /* MemDMA Stream 0 Destination Current Descriptor Pointer Register */
  972. #define bfin_read_MDMA_D0_CURR_DESC_PTR() bfin_readPTR(MDMA_D0_CURR_DESC_PTR)
  973. #define bfin_write_MDMA_D0_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D0_CURR_DESC_PTR, val)
  974. #define pMDMA_D0_CURR_ADDR ((void * volatile *)MDMA_D0_CURR_ADDR) /* MemDMA Stream 0 Destination Current Address Register */
  975. #define bfin_read_MDMA_D0_CURR_ADDR() bfin_readPTR(MDMA_D0_CURR_ADDR)
  976. #define bfin_write_MDMA_D0_CURR_ADDR(val) bfin_writePTR(MDMA_D0_CURR_ADDR, val)
  977. #define pMDMA_D0_IRQ_STATUS ((uint16_t volatile *)MDMA_D0_IRQ_STATUS) /* MemDMA Stream 0 Destination Interrupt/Status Register */
  978. #define bfin_read_MDMA_D0_IRQ_STATUS() bfin_read16(MDMA_D0_IRQ_STATUS)
  979. #define bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write16(MDMA_D0_IRQ_STATUS, val)
  980. #define pMDMA_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D0_PERIPHERAL_MAP) /* MemDMA Stream 0 Destination Peripheral Map Register */
  981. #define bfin_read_MDMA_D0_PERIPHERAL_MAP() bfin_read16(MDMA_D0_PERIPHERAL_MAP)
  982. #define bfin_write_MDMA_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA_D0_PERIPHERAL_MAP, val)
  983. #define pMDMA_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA_D0_CURR_X_COUNT) /* MemDMA Stream 0 Destination Current X Count Register */
  984. #define bfin_read_MDMA_D0_CURR_X_COUNT() bfin_read16(MDMA_D0_CURR_X_COUNT)
  985. #define bfin_write_MDMA_D0_CURR_X_COUNT(val) bfin_write16(MDMA_D0_CURR_X_COUNT, val)
  986. #define pMDMA_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D0_CURR_Y_COUNT) /* MemDMA Stream 0 Destination Current Y Count Register */
  987. #define bfin_read_MDMA_D0_CURR_Y_COUNT() bfin_read16(MDMA_D0_CURR_Y_COUNT)
  988. #define bfin_write_MDMA_D0_CURR_Y_COUNT(val) bfin_write16(MDMA_D0_CURR_Y_COUNT, val)
  989. #define pMDMA_S1_NEXT_DESC_PTR ((void * volatile *)MDMA_S1_NEXT_DESC_PTR) /* MemDMA Stream 1 Source Next Descriptor Pointer Register */
  990. #define bfin_read_MDMA_S1_NEXT_DESC_PTR() bfin_readPTR(MDMA_S1_NEXT_DESC_PTR)
  991. #define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S1_NEXT_DESC_PTR, val)
  992. #define pMDMA_S1_START_ADDR ((void * volatile *)MDMA_S1_START_ADDR) /* MemDMA Stream 1 Source Start Address Register */
  993. #define bfin_read_MDMA_S1_START_ADDR() bfin_readPTR(MDMA_S1_START_ADDR)
  994. #define bfin_write_MDMA_S1_START_ADDR(val) bfin_writePTR(MDMA_S1_START_ADDR, val)
  995. #define pMDMA_S1_CONFIG ((uint16_t volatile *)MDMA_S1_CONFIG) /* MemDMA Stream 1 Source Configuration Register */
  996. #define bfin_read_MDMA_S1_CONFIG() bfin_read16(MDMA_S1_CONFIG)
  997. #define bfin_write_MDMA_S1_CONFIG(val) bfin_write16(MDMA_S1_CONFIG, val)
  998. #define pMDMA_S1_X_COUNT ((uint16_t volatile *)MDMA_S1_X_COUNT) /* MemDMA Stream 1 Source X Count Register */
  999. #define bfin_read_MDMA_S1_X_COUNT() bfin_read16(MDMA_S1_X_COUNT)
  1000. #define bfin_write_MDMA_S1_X_COUNT(val) bfin_write16(MDMA_S1_X_COUNT, val)
  1001. #define pMDMA_S1_X_MODIFY ((uint16_t volatile *)MDMA_S1_X_MODIFY) /* MemDMA Stream 1 Source X Modify Register */
  1002. #define bfin_read_MDMA_S1_X_MODIFY() bfin_read16(MDMA_S1_X_MODIFY)
  1003. #define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write16(MDMA_S1_X_MODIFY, val)
  1004. #define pMDMA_S1_Y_COUNT ((uint16_t volatile *)MDMA_S1_Y_COUNT) /* MemDMA Stream 1 Source Y Count Register */
  1005. #define bfin_read_MDMA_S1_Y_COUNT() bfin_read16(MDMA_S1_Y_COUNT)
  1006. #define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write16(MDMA_S1_Y_COUNT, val)
  1007. #define pMDMA_S1_Y_MODIFY ((uint16_t volatile *)MDMA_S1_Y_MODIFY) /* MemDMA Stream 1 Source Y Modify Register */
  1008. #define bfin_read_MDMA_S1_Y_MODIFY() bfin_read16(MDMA_S1_Y_MODIFY)
  1009. #define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write16(MDMA_S1_Y_MODIFY, val)
  1010. #define pMDMA_S1_CURR_DESC_PTR ((void * volatile *)MDMA_S1_CURR_DESC_PTR) /* MemDMA Stream 1 Source Current Descriptor Pointer Register */
  1011. #define bfin_read_MDMA_S1_CURR_DESC_PTR() bfin_readPTR(MDMA_S1_CURR_DESC_PTR)
  1012. #define bfin_write_MDMA_S1_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S1_CURR_DESC_PTR, val)
  1013. #define pMDMA_S1_CURR_ADDR ((void * volatile *)MDMA_S1_CURR_ADDR) /* MemDMA Stream 1 Source Current Address Register */
  1014. #define bfin_read_MDMA_S1_CURR_ADDR() bfin_readPTR(MDMA_S1_CURR_ADDR)
  1015. #define bfin_write_MDMA_S1_CURR_ADDR(val) bfin_writePTR(MDMA_S1_CURR_ADDR, val)
  1016. #define pMDMA_S1_IRQ_STATUS ((uint16_t volatile *)MDMA_S1_IRQ_STATUS) /* MemDMA Stream 1 Source Interrupt/Status Register */
  1017. #define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read16(MDMA_S1_IRQ_STATUS)
  1018. #define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write16(MDMA_S1_IRQ_STATUS, val)
  1019. #define pMDMA_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S1_PERIPHERAL_MAP) /* MemDMA Stream 1 Source Peripheral Map Register */
  1020. #define bfin_read_MDMA_S1_PERIPHERAL_MAP() bfin_read16(MDMA_S1_PERIPHERAL_MAP)
  1021. #define bfin_write_MDMA_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA_S1_PERIPHERAL_MAP, val)
  1022. #define pMDMA_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA_S1_CURR_X_COUNT) /* MemDMA Stream 1 Source Current X Count Register */
  1023. #define bfin_read_MDMA_S1_CURR_X_COUNT() bfin_read16(MDMA_S1_CURR_X_COUNT)
  1024. #define bfin_write_MDMA_S1_CURR_X_COUNT(val) bfin_write16(MDMA_S1_CURR_X_COUNT, val)
  1025. #define pMDMA_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S1_CURR_Y_COUNT) /* MemDMA Stream 1 Source Current Y Count Register */
  1026. #define bfin_read_MDMA_S1_CURR_Y_COUNT() bfin_read16(MDMA_S1_CURR_Y_COUNT)
  1027. #define bfin_write_MDMA_S1_CURR_Y_COUNT(val) bfin_write16(MDMA_S1_CURR_Y_COUNT, val)
  1028. #define pMDMA_D1_NEXT_DESC_PTR ((void * volatile *)MDMA_D1_NEXT_DESC_PTR) /* MemDMA Stream 1 Destination Next Descriptor Pointer Register */
  1029. #define bfin_read_MDMA_D1_NEXT_DESC_PTR() bfin_readPTR(MDMA_D1_NEXT_DESC_PTR)
  1030. #define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D1_NEXT_DESC_PTR, val)
  1031. #define pMDMA_D1_START_ADDR ((void * volatile *)MDMA_D1_START_ADDR) /* MemDMA Stream 1 Destination Start Address Register */
  1032. #define bfin_read_MDMA_D1_START_ADDR() bfin_readPTR(MDMA_D1_START_ADDR)
  1033. #define bfin_write_MDMA_D1_START_ADDR(val) bfin_writePTR(MDMA_D1_START_ADDR, val)
  1034. #define pMDMA_D1_CONFIG ((uint16_t volatile *)MDMA_D1_CONFIG) /* MemDMA Stream 1 Destination Configuration Register */
  1035. #define bfin_read_MDMA_D1_CONFIG() bfin_read16(MDMA_D1_CONFIG)
  1036. #define bfin_write_MDMA_D1_CONFIG(val) bfin_write16(MDMA_D1_CONFIG, val)
  1037. #define pMDMA_D1_X_COUNT ((uint16_t volatile *)MDMA_D1_X_COUNT) /* MemDMA Stream 1 Destination X Count Register */
  1038. #define bfin_read_MDMA_D1_X_COUNT() bfin_read16(MDMA_D1_X_COUNT)
  1039. #define bfin_write_MDMA_D1_X_COUNT(val) bfin_write16(MDMA_D1_X_COUNT, val)
  1040. #define pMDMA_D1_X_MODIFY ((uint16_t volatile *)MDMA_D1_X_MODIFY) /* MemDMA Stream 1 Destination X Modify Register */
  1041. #define bfin_read_MDMA_D1_X_MODIFY() bfin_read16(MDMA_D1_X_MODIFY)
  1042. #define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write16(MDMA_D1_X_MODIFY, val)
  1043. #define pMDMA_D1_Y_COUNT ((uint16_t volatile *)MDMA_D1_Y_COUNT) /* MemDMA Stream 1 Destination Y Count Register */
  1044. #define bfin_read_MDMA_D1_Y_COUNT() bfin_read16(MDMA_D1_Y_COUNT)
  1045. #define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write16(MDMA_D1_Y_COUNT, val)
  1046. #define pMDMA_D1_Y_MODIFY ((uint16_t volatile *)MDMA_D1_Y_MODIFY) /* MemDMA Stream 1 Destination Y Modify Register */
  1047. #define bfin_read_MDMA_D1_Y_MODIFY() bfin_read16(MDMA_D1_Y_MODIFY)
  1048. #define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write16(MDMA_D1_Y_MODIFY, val)
  1049. #define pMDMA_D1_CURR_DESC_PTR ((void * volatile *)MDMA_D1_CURR_DESC_PTR) /* MemDMA Stream 1 Destination Current Descriptor Pointer Register */
  1050. #define bfin_read_MDMA_D1_CURR_DESC_PTR() bfin_readPTR(MDMA_D1_CURR_DESC_PTR)
  1051. #define bfin_write_MDMA_D1_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D1_CURR_DESC_PTR, val)
  1052. #define pMDMA_D1_CURR_ADDR ((void * volatile *)MDMA_D1_CURR_ADDR) /* MemDMA Stream 1 Destination Current Address Register */
  1053. #define bfin_read_MDMA_D1_CURR_ADDR() bfin_readPTR(MDMA_D1_CURR_ADDR)
  1054. #define bfin_write_MDMA_D1_CURR_ADDR(val) bfin_writePTR(MDMA_D1_CURR_ADDR, val)
  1055. #define pMDMA_D1_IRQ_STATUS ((uint16_t volatile *)MDMA_D1_IRQ_STATUS) /* MemDMA Stream 1 Destination Interrupt/Status Register */
  1056. #define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read16(MDMA_D1_IRQ_STATUS)
  1057. #define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write16(MDMA_D1_IRQ_STATUS, val)
  1058. #define pMDMA_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D1_PERIPHERAL_MAP) /* MemDMA Stream 1 Destination Peripheral Map Register */
  1059. #define bfin_read_MDMA_D1_PERIPHERAL_MAP() bfin_read16(MDMA_D1_PERIPHERAL_MAP)
  1060. #define bfin_write_MDMA_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA_D1_PERIPHERAL_MAP, val)
  1061. #define pMDMA_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA_D1_CURR_X_COUNT) /* MemDMA Stream 1 Destination Current X Count Register */
  1062. #define bfin_read_MDMA_D1_CURR_X_COUNT() bfin_read16(MDMA_D1_CURR_X_COUNT)
  1063. #define bfin_write_MDMA_D1_CURR_X_COUNT(val) bfin_write16(MDMA_D1_CURR_X_COUNT, val)
  1064. #define pMDMA_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D1_CURR_Y_COUNT) /* MemDMA Stream 1 Destination Current Y Count Register */
  1065. #define bfin_read_MDMA_D1_CURR_Y_COUNT() bfin_read16(MDMA_D1_CURR_Y_COUNT)
  1066. #define bfin_write_MDMA_D1_CURR_Y_COUNT(val) bfin_write16(MDMA_D1_CURR_Y_COUNT, val)
  1067. #define pPPI_CONTROL ((uint16_t volatile *)PPI_CONTROL) /* PPI Control Register */
  1068. #define bfin_read_PPI_CONTROL() bfin_read16(PPI_CONTROL)
  1069. #define bfin_write_PPI_CONTROL(val) bfin_write16(PPI_CONTROL, val)
  1070. #define pPPI_STATUS ((uint16_t volatile *)PPI_STATUS) /* PPI Status Register */
  1071. #define bfin_read_PPI_STATUS() bfin_read16(PPI_STATUS)
  1072. #define bfin_write_PPI_STATUS(val) bfin_write16(PPI_STATUS, val)
  1073. #define pPPI_COUNT ((uint16_t volatile *)PPI_COUNT) /* PPI Transfer Count Register */
  1074. #define bfin_read_PPI_COUNT() bfin_read16(PPI_COUNT)
  1075. #define bfin_write_PPI_COUNT(val) bfin_write16(PPI_COUNT, val)
  1076. #define pPPI_DELAY ((uint16_t volatile *)PPI_DELAY) /* PPI Delay Count Register */
  1077. #define bfin_read_PPI_DELAY() bfin_read16(PPI_DELAY)
  1078. #define bfin_write_PPI_DELAY(val) bfin_write16(PPI_DELAY, val)
  1079. #define pPPI_FRAME ((uint16_t volatile *)PPI_FRAME) /* PPI Frame Length Register */
  1080. #define bfin_read_PPI_FRAME() bfin_read16(PPI_FRAME)
  1081. #define bfin_write_PPI_FRAME(val) bfin_write16(PPI_FRAME, val)
  1082. #define pTWI_CLKDIV ((uint16_t volatile *)TWI_CLKDIV) /* Serial Clock Divider Register */
  1083. #define bfin_read_TWI_CLKDIV() bfin_read16(TWI_CLKDIV)
  1084. #define bfin_write_TWI_CLKDIV(val) bfin_write16(TWI_CLKDIV, val)
  1085. #define pTWI_CONTROL ((uint16_t volatile *)TWI_CONTROL) /* TWI Control Register */
  1086. #define bfin_read_TWI_CONTROL() bfin_read16(TWI_CONTROL)
  1087. #define bfin_write_TWI_CONTROL(val) bfin_write16(TWI_CONTROL, val)
  1088. #define pTWI_SLAVE_CTL ((uint16_t volatile *)TWI_SLAVE_CTL) /* Slave Mode Control Register */
  1089. #define bfin_read_TWI_SLAVE_CTL() bfin_read16(TWI_SLAVE_CTL)
  1090. #define bfin_write_TWI_SLAVE_CTL(val) bfin_write16(TWI_SLAVE_CTL, val)
  1091. #define pTWI_SLAVE_STAT ((uint16_t volatile *)TWI_SLAVE_STAT) /* Slave Mode Status Register */
  1092. #define bfin_read_TWI_SLAVE_STAT() bfin_read16(TWI_SLAVE_STAT)
  1093. #define bfin_write_TWI_SLAVE_STAT(val) bfin_write16(TWI_SLAVE_STAT, val)
  1094. #define pTWI_SLAVE_ADDR ((uint16_t volatile *)TWI_SLAVE_ADDR) /* Slave Mode Address Register */
  1095. #define bfin_read_TWI_SLAVE_ADDR() bfin_read16(TWI_SLAVE_ADDR)
  1096. #define bfin_write_TWI_SLAVE_ADDR(val) bfin_write16(TWI_SLAVE_ADDR, val)
  1097. #define pTWI_MASTER_CTL ((uint16_t volatile *)TWI_MASTER_CTL) /* Master Mode Control Register */
  1098. #define bfin_read_TWI_MASTER_CTL() bfin_read16(TWI_MASTER_CTL)
  1099. #define bfin_write_TWI_MASTER_CTL(val) bfin_write16(TWI_MASTER_CTL, val)
  1100. #define pTWI_MASTER_STAT ((uint16_t volatile *)TWI_MASTER_STAT) /* Master Mode Status Register */
  1101. #define bfin_read_TWI_MASTER_STAT() bfin_read16(TWI_MASTER_STAT)
  1102. #define bfin_write_TWI_MASTER_STAT(val) bfin_write16(TWI_MASTER_STAT, val)
  1103. #define pTWI_MASTER_ADDR ((uint16_t volatile *)TWI_MASTER_ADDR) /* Master Mode Address Register */
  1104. #define bfin_read_TWI_MASTER_ADDR() bfin_read16(TWI_MASTER_ADDR)
  1105. #define bfin_write_TWI_MASTER_ADDR(val) bfin_write16(TWI_MASTER_ADDR, val)
  1106. #define pTWI_INT_STAT ((uint16_t volatile *)TWI_INT_STAT) /* TWI Interrupt Status Register */
  1107. #define bfin_read_TWI_INT_STAT() bfin_read16(TWI_INT_STAT)
  1108. #define bfin_write_TWI_INT_STAT(val) bfin_write16(TWI_INT_STAT, val)
  1109. #define pTWI_INT_MASK ((uint16_t volatile *)TWI_INT_MASK) /* TWI Master Interrupt Mask Register */
  1110. #define bfin_read_TWI_INT_MASK() bfin_read16(TWI_INT_MASK)
  1111. #define bfin_write_TWI_INT_MASK(val) bfin_write16(TWI_INT_MASK, val)
  1112. #define pTWI_FIFO_CTL ((uint16_t volatile *)TWI_FIFO_CTL) /* FIFO Control Register */
  1113. #define bfin_read_TWI_FIFO_CTL() bfin_read16(TWI_FIFO_CTL)
  1114. #define bfin_write_TWI_FIFO_CTL(val) bfin_write16(TWI_FIFO_CTL, val)
  1115. #define pTWI_FIFO_STAT ((uint16_t volatile *)TWI_FIFO_STAT) /* FIFO Status Register */
  1116. #define bfin_read_TWI_FIFO_STAT() bfin_read16(TWI_FIFO_STAT)
  1117. #define bfin_write_TWI_FIFO_STAT(val) bfin_write16(TWI_FIFO_STAT, val)
  1118. #define pTWI_XMT_DATA8 ((uint16_t volatile *)TWI_XMT_DATA8) /* FIFO Transmit Data Single Byte Register */
  1119. #define bfin_read_TWI_XMT_DATA8() bfin_read16(TWI_XMT_DATA8)
  1120. #define bfin_write_TWI_XMT_DATA8(val) bfin_write16(TWI_XMT_DATA8, val)
  1121. #define pTWI_XMT_DATA16 ((uint16_t volatile *)TWI_XMT_DATA16) /* FIFO Transmit Data Double Byte Register */
  1122. #define bfin_read_TWI_XMT_DATA16() bfin_read16(TWI_XMT_DATA16)
  1123. #define bfin_write_TWI_XMT_DATA16(val) bfin_write16(TWI_XMT_DATA16, val)
  1124. #define pTWI_RCV_DATA8 ((uint16_t volatile *)TWI_RCV_DATA8) /* FIFO Receive Data Single Byte Register */
  1125. #define bfin_read_TWI_RCV_DATA8() bfin_read16(TWI_RCV_DATA8)
  1126. #define bfin_write_TWI_RCV_DATA8(val) bfin_write16(TWI_RCV_DATA8, val)
  1127. #define pTWI_RCV_DATA16 ((uint16_t volatile *)TWI_RCV_DATA16) /* FIFO Receive Data Double Byte Register */
  1128. #define bfin_read_TWI_RCV_DATA16() bfin_read16(TWI_RCV_DATA16)
  1129. #define bfin_write_TWI_RCV_DATA16(val) bfin_write16(TWI_RCV_DATA16, val)
  1130. #define pPORTGIO ((uint16_t volatile *)PORTGIO) /* Port G I/O Pin State Specify Register */
  1131. #define bfin_read_PORTGIO() bfin_read16(PORTGIO)
  1132. #define bfin_write_PORTGIO(val) bfin_write16(PORTGIO, val)
  1133. #define pPORTGIO_CLEAR ((uint16_t volatile *)PORTGIO_CLEAR) /* Port G I/O Peripheral Interrupt Clear Register */
  1134. #define bfin_read_PORTGIO_CLEAR() bfin_read16(PORTGIO_CLEAR)
  1135. #define bfin_write_PORTGIO_CLEAR(val) bfin_write16(PORTGIO_CLEAR, val)
  1136. #define pPORTGIO_SET ((uint16_t volatile *)PORTGIO_SET) /* Port G I/O Peripheral Interrupt Set Register */
  1137. #define bfin_read_PORTGIO_SET() bfin_read16(PORTGIO_SET)
  1138. #define bfin_write_PORTGIO_SET(val) bfin_write16(PORTGIO_SET, val)
  1139. #define pPORTGIO_TOGGLE ((uint16_t volatile *)PORTGIO_TOGGLE) /* Port G I/O Pin State Toggle Register */
  1140. #define bfin_read_PORTGIO_TOGGLE() bfin_read16(PORTGIO_TOGGLE)
  1141. #define bfin_write_PORTGIO_TOGGLE(val) bfin_write16(PORTGIO_TOGGLE, val)
  1142. #define pPORTGIO_MASKA ((uint16_t volatile *)PORTGIO_MASKA) /* Port G I/O Mask State Specify Interrupt A Register */
  1143. #define bfin_read_PORTGIO_MASKA() bfin_read16(PORTGIO_MASKA)
  1144. #define bfin_write_PORTGIO_MASKA(val) bfin_write16(PORTGIO_MASKA, val)
  1145. #define pPORTGIO_MASKA_CLEAR ((uint16_t volatile *)PORTGIO_MASKA_CLEAR) /* Port G I/O Mask Disable Interrupt A Register */
  1146. #define bfin_read_PORTGIO_MASKA_CLEAR() bfin_read16(PORTGIO_MASKA_CLEAR)
  1147. #define bfin_write_PORTGIO_MASKA_CLEAR(val) bfin_write16(PORTGIO_MASKA_CLEAR, val)
  1148. #define pPORTGIO_MASKA_SET ((uint16_t volatile *)PORTGIO_MASKA_SET) /* Port G I/O Mask Enable Interrupt A Register */
  1149. #define bfin_read_PORTGIO_MASKA_SET() bfin_read16(PORTGIO_MASKA_SET)
  1150. #define bfin_write_PORTGIO_MASKA_SET(val) bfin_write16(PORTGIO_MASKA_SET, val)
  1151. #define pPORTGIO_MASKA_TOGGLE ((uint16_t volatile *)PORTGIO_MASKA_TOGGLE) /* Port G I/O Mask Toggle Enable Interrupt A Register */
  1152. #define bfin_read_PORTGIO_MASKA_TOGGLE() bfin_read16(PORTGIO_MASKA_TOGGLE)
  1153. #define bfin_write_PORTGIO_MASKA_TOGGLE(val) bfin_write16(PORTGIO_MASKA_TOGGLE, val)
  1154. #define pPORTGIO_MASKB ((uint16_t volatile *)PORTGIO_MASKB) /* Port G I/O Mask State Specify Interrupt B Register */
  1155. #define bfin_read_PORTGIO_MASKB() bfin_read16(PORTGIO_MASKB)
  1156. #define bfin_write_PORTGIO_MASKB(val) bfin_write16(PORTGIO_MASKB, val)
  1157. #define pPORTGIO_MASKB_CLEAR ((uint16_t volatile *)PORTGIO_MASKB_CLEAR) /* Port G I/O Mask Disable Interrupt B Register */
  1158. #define bfin_read_PORTGIO_MASKB_CLEAR() bfin_read16(PORTGIO_MASKB_CLEAR)
  1159. #define bfin_write_PORTGIO_MASKB_CLEAR(val) bfin_write16(PORTGIO_MASKB_CLEAR, val)
  1160. #define pPORTGIO_MASKB_SET ((uint16_t volatile *)PORTGIO_MASKB_SET) /* Port G I/O Mask Enable Interrupt B Register */
  1161. #define bfin_read_PORTGIO_MASKB_SET() bfin_read16(PORTGIO_MASKB_SET)
  1162. #define bfin_write_PORTGIO_MASKB_SET(val) bfin_write16(PORTGIO_MASKB_SET, val)
  1163. #define pPORTGIO_MASKB_TOGGLE ((uint16_t volatile *)PORTGIO_MASKB_TOGGLE) /* Port G I/O Mask Toggle Enable Interrupt B Register */
  1164. #define bfin_read_PORTGIO_MASKB_TOGGLE() bfin_read16(PORTGIO_MASKB_TOGGLE)
  1165. #define bfin_write_PORTGIO_MASKB_TOGGLE(val) bfin_write16(PORTGIO_MASKB_TOGGLE, val)
  1166. #define pPORTGIO_DIR ((uint16_t volatile *)PORTGIO_DIR) /* Port G I/O Direction Register */
  1167. #define bfin_read_PORTGIO_DIR() bfin_read16(PORTGIO_DIR)
  1168. #define bfin_write_PORTGIO_DIR(val) bfin_write16(PORTGIO_DIR, val)
  1169. #define pPORTGIO_POLAR ((uint16_t volatile *)PORTGIO_POLAR) /* Port G I/O Source Polarity Register */
  1170. #define bfin_read_PORTGIO_POLAR() bfin_read16(PORTGIO_POLAR)
  1171. #define bfin_write_PORTGIO_POLAR(val) bfin_write16(PORTGIO_POLAR, val)
  1172. #define pPORTGIO_EDGE ((uint16_t volatile *)PORTGIO_EDGE) /* Port G I/O Source Sensitivity Register */
  1173. #define bfin_read_PORTGIO_EDGE() bfin_read16(PORTGIO_EDGE)
  1174. #define bfin_write_PORTGIO_EDGE(val) bfin_write16(PORTGIO_EDGE, val)
  1175. #define pPORTGIO_BOTH ((uint16_t volatile *)PORTGIO_BOTH) /* Port G I/O Set on BOTH Edges Register */
  1176. #define bfin_read_PORTGIO_BOTH() bfin_read16(PORTGIO_BOTH)
  1177. #define bfin_write_PORTGIO_BOTH(val) bfin_write16(PORTGIO_BOTH, val)
  1178. #define pPORTGIO_INEN ((uint16_t volatile *)PORTGIO_INEN) /* Port G I/O Input Enable Register */
  1179. #define bfin_read_PORTGIO_INEN() bfin_read16(PORTGIO_INEN)
  1180. #define bfin_write_PORTGIO_INEN(val) bfin_write16(PORTGIO_INEN, val)
  1181. #define pPORTHIO ((uint16_t volatile *)PORTHIO) /* Port H I/O Pin State Specify Register */
  1182. #define bfin_read_PORTHIO() bfin_read16(PORTHIO)
  1183. #define bfin_write_PORTHIO(val) bfin_write16(PORTHIO, val)
  1184. #define pPORTHIO_CLEAR ((uint16_t volatile *)PORTHIO_CLEAR) /* Port H I/O Peripheral Interrupt Clear Register */
  1185. #define bfin_read_PORTHIO_CLEAR() bfin_read16(PORTHIO_CLEAR)
  1186. #define bfin_write_PORTHIO_CLEAR(val) bfin_write16(PORTHIO_CLEAR, val)
  1187. #define pPORTHIO_SET ((uint16_t volatile *)PORTHIO_SET) /* Port H I/O Peripheral Interrupt Set Register */
  1188. #define bfin_read_PORTHIO_SET() bfin_read16(PORTHIO_SET)
  1189. #define bfin_write_PORTHIO_SET(val) bfin_write16(PORTHIO_SET, val)
  1190. #define pPORTHIO_TOGGLE ((uint16_t volatile *)PORTHIO_TOGGLE) /* Port H I/O Pin State Toggle Register */
  1191. #define bfin_read_PORTHIO_TOGGLE() bfin_read16(PORTHIO_TOGGLE)
  1192. #define bfin_write_PORTHIO_TOGGLE(val) bfin_write16(PORTHIO_TOGGLE, val)
  1193. #define pPORTHIO_MASKA ((uint16_t volatile *)PORTHIO_MASKA) /* Port H I/O Mask State Specify Interrupt A Register */
  1194. #define bfin_read_PORTHIO_MASKA() bfin_read16(PORTHIO_MASKA)
  1195. #define bfin_write_PORTHIO_MASKA(val) bfin_write16(PORTHIO_MASKA, val)
  1196. #define pPORTHIO_MASKA_CLEAR ((uint16_t volatile *)PORTHIO_MASKA_CLEAR) /* Port H I/O Mask Disable Interrupt A Register */
  1197. #define bfin_read_PORTHIO_MASKA_CLEAR() bfin_read16(PORTHIO_MASKA_CLEAR)
  1198. #define bfin_write_PORTHIO_MASKA_CLEAR(val) bfin_write16(PORTHIO_MASKA_CLEAR, val)
  1199. #define pPORTHIO_MASKA_SET ((uint16_t volatile *)PORTHIO_MASKA_SET) /* Port H I/O Mask Enable Interrupt A Register */
  1200. #define bfin_read_PORTHIO_MASKA_SET() bfin_read16(PORTHIO_MASKA_SET)
  1201. #define bfin_write_PORTHIO_MASKA_SET(val) bfin_write16(PORTHIO_MASKA_SET, val)
  1202. #define pPORTHIO_MASKA_TOGGLE ((uint16_t volatile *)PORTHIO_MASKA_TOGGLE) /* Port H I/O Mask Toggle Enable Interrupt A Register */
  1203. #define bfin_read_PORTHIO_MASKA_TOGGLE() bfin_read16(PORTHIO_MASKA_TOGGLE)
  1204. #define bfin_write_PORTHIO_MASKA_TOGGLE(val) bfin_write16(PORTHIO_MASKA_TOGGLE, val)
  1205. #define pPORTHIO_MASKB ((uint16_t volatile *)PORTHIO_MASKB) /* Port H I/O Mask State Specify Interrupt B Register */
  1206. #define bfin_read_PORTHIO_MASKB() bfin_read16(PORTHIO_MASKB)
  1207. #define bfin_write_PORTHIO_MASKB(val) bfin_write16(PORTHIO_MASKB, val)
  1208. #define pPORTHIO_MASKB_CLEAR ((uint16_t volatile *)PORTHIO_MASKB_CLEAR) /* Port H I/O Mask Disable Interrupt B Register */
  1209. #define bfin_read_PORTHIO_MASKB_CLEAR() bfin_read16(PORTHIO_MASKB_CLEAR)
  1210. #define bfin_write_PORTHIO_MASKB_CLEAR(val) bfin_write16(PORTHIO_MASKB_CLEAR, val)
  1211. #define pPORTHIO_MASKB_SET ((uint16_t volatile *)PORTHIO_MASKB_SET) /* Port H I/O Mask Enable Interrupt B Register */
  1212. #define bfin_read_PORTHIO_MASKB_SET() bfin_read16(PORTHIO_MASKB_SET)
  1213. #define bfin_write_PORTHIO_MASKB_SET(val) bfin_write16(PORTHIO_MASKB_SET, val)
  1214. #define pPORTHIO_MASKB_TOGGLE ((uint16_t volatile *)PORTHIO_MASKB_TOGGLE) /* Port H I/O Mask Toggle Enable Interrupt B Register */
  1215. #define bfin_read_PORTHIO_MASKB_TOGGLE() bfin_read16(PORTHIO_MASKB_TOGGLE)
  1216. #define bfin_write_PORTHIO_MASKB_TOGGLE(val) bfin_write16(PORTHIO_MASKB_TOGGLE, val)
  1217. #define pPORTHIO_DIR ((uint16_t volatile *)PORTHIO_DIR) /* Port H I/O Direction Register */
  1218. #define bfin_read_PORTHIO_DIR() bfin_read16(PORTHIO_DIR)
  1219. #define bfin_write_PORTHIO_DIR(val) bfin_write16(PORTHIO_DIR, val)
  1220. #define pPORTHIO_POLAR ((uint16_t volatile *)PORTHIO_POLAR) /* Port H I/O Source Polarity Register */
  1221. #define bfin_read_PORTHIO_POLAR() bfin_read16(PORTHIO_POLAR)
  1222. #define bfin_write_PORTHIO_POLAR(val) bfin_write16(PORTHIO_POLAR, val)
  1223. #define pPORTHIO_EDGE ((uint16_t volatile *)PORTHIO_EDGE) /* Port H I/O Source Sensitivity Register */
  1224. #define bfin_read_PORTHIO_EDGE() bfin_read16(PORTHIO_EDGE)
  1225. #define bfin_write_PORTHIO_EDGE(val) bfin_write16(PORTHIO_EDGE, val)
  1226. #define pPORTHIO_BOTH ((uint16_t volatile *)PORTHIO_BOTH) /* Port H I/O Set on BOTH Edges Register */
  1227. #define bfin_read_PORTHIO_BOTH() bfin_read16(PORTHIO_BOTH)
  1228. #define bfin_write_PORTHIO_BOTH(val) bfin_write16(PORTHIO_BOTH, val)
  1229. #define pPORTHIO_INEN ((uint16_t volatile *)PORTHIO_INEN) /* Port H I/O Input Enable Register */
  1230. #define bfin_read_PORTHIO_INEN() bfin_read16(PORTHIO_INEN)
  1231. #define bfin_write_PORTHIO_INEN(val) bfin_write16(PORTHIO_INEN, val)
  1232. #define pUART1_THR ((uint16_t volatile *)UART1_THR) /* Transmit Holding register */
  1233. #define bfin_read_UART1_THR() bfin_read16(UART1_THR)
  1234. #define bfin_write_UART1_THR(val) bfin_write16(UART1_THR, val)
  1235. #define pUART1_RBR ((uint16_t volatile *)UART1_RBR) /* Receive Buffer register */
  1236. #define bfin_read_UART1_RBR() bfin_read16(UART1_RBR)
  1237. #define bfin_write_UART1_RBR(val) bfin_write16(UART1_RBR, val)
  1238. #define pUART1_DLL ((uint16_t volatile *)UART1_DLL) /* Divisor Latch (Low-Byte) */
  1239. #define bfin_read_UART1_DLL() bfin_read16(UART1_DLL)
  1240. #define bfin_write_UART1_DLL(val) bfin_write16(UART1_DLL, val)
  1241. #define pUART1_IER ((uint16_t volatile *)UART1_IER) /* Interrupt Enable Register */
  1242. #define bfin_read_UART1_IER() bfin_read16(UART1_IER)
  1243. #define bfin_write_UART1_IER(val) bfin_write16(UART1_IER, val)
  1244. #define pUART1_DLH ((uint16_t volatile *)UART1_DLH) /* Divisor Latch (High-Byte) */
  1245. #define bfin_read_UART1_DLH() bfin_read16(UART1_DLH)
  1246. #define bfin_write_UART1_DLH(val) bfin_write16(UART1_DLH, val)
  1247. #define pUART1_IIR ((uint16_t volatile *)UART1_IIR) /* Interrupt Identification Register */
  1248. #define bfin_read_UART1_IIR() bfin_read16(UART1_IIR)
  1249. #define bfin_write_UART1_IIR(val) bfin_write16(UART1_IIR, val)
  1250. #define pUART1_LCR ((uint16_t volatile *)UART1_LCR) /* Line Control Register */
  1251. #define bfin_read_UART1_LCR() bfin_read16(UART1_LCR)
  1252. #define bfin_write_UART1_LCR(val) bfin_write16(UART1_LCR, val)
  1253. #define pUART1_MCR ((uint16_t volatile *)UART1_MCR) /* Modem Control Register */
  1254. #define bfin_read_UART1_MCR() bfin_read16(UART1_MCR)
  1255. #define bfin_write_UART1_MCR(val) bfin_write16(UART1_MCR, val)
  1256. #define pUART1_LSR ((uint16_t volatile *)UART1_LSR) /* Line Status Register */
  1257. #define bfin_read_UART1_LSR() bfin_read16(UART1_LSR)
  1258. #define bfin_write_UART1_LSR(val) bfin_write16(UART1_LSR, val)
  1259. #define pUART1_MSR ((uint16_t volatile *)UART1_MSR) /* Modem Status Register */
  1260. #define bfin_read_UART1_MSR() bfin_read16(UART1_MSR)
  1261. #define bfin_write_UART1_MSR(val) bfin_write16(UART1_MSR, val)
  1262. #define pUART1_SCR ((uint16_t volatile *)UART1_SCR) /* SCR Scratch Register */
  1263. #define bfin_read_UART1_SCR() bfin_read16(UART1_SCR)
  1264. #define bfin_write_UART1_SCR(val) bfin_write16(UART1_SCR, val)
  1265. #define pUART1_GCTL ((uint16_t volatile *)UART1_GCTL) /* Global Control Register */
  1266. #define bfin_read_UART1_GCTL() bfin_read16(UART1_GCTL)
  1267. #define bfin_write_UART1_GCTL(val) bfin_write16(UART1_GCTL, val)
  1268. #define pCAN_MC1 ((uint16_t volatile *)CAN_MC1) /* Mailbox config reg 1 */
  1269. #define bfin_read_CAN_MC1() bfin_read16(CAN_MC1)
  1270. #define bfin_write_CAN_MC1(val) bfin_write16(CAN_MC1, val)
  1271. #define pCAN_MD1 ((uint16_t volatile *)CAN_MD1) /* Mailbox direction reg 1 */
  1272. #define bfin_read_CAN_MD1() bfin_read16(CAN_MD1)
  1273. #define bfin_write_CAN_MD1(val) bfin_write16(CAN_MD1, val)
  1274. #define pCAN_TRS1 ((uint16_t volatile *)CAN_TRS1) /* Transmit Request Set reg 1 */
  1275. #define bfin_read_CAN_TRS1() bfin_read16(CAN_TRS1)
  1276. #define bfin_write_CAN_TRS1(val) bfin_write16(CAN_TRS1, val)
  1277. #define pCAN_TRR1 ((uint16_t volatile *)CAN_TRR1) /* Transmit Request Reset reg 1 */
  1278. #define bfin_read_CAN_TRR1() bfin_read16(CAN_TRR1)
  1279. #define bfin_write_CAN_TRR1(val) bfin_write16(CAN_TRR1, val)
  1280. #define pCAN_TA1 ((uint16_t volatile *)CAN_TA1) /* Transmit Acknowledge reg 1 */
  1281. #define bfin_read_CAN_TA1() bfin_read16(CAN_TA1)
  1282. #define bfin_write_CAN_TA1(val) bfin_write16(CAN_TA1, val)
  1283. #define pCAN_AA1 ((uint16_t volatile *)CAN_AA1) /* Transmit Abort Acknowledge reg 1 */
  1284. #define bfin_read_CAN_AA1() bfin_read16(CAN_AA1)
  1285. #define bfin_write_CAN_AA1(val) bfin_write16(CAN_AA1, val)
  1286. #define pCAN_RMP1 ((uint16_t volatile *)CAN_RMP1) /* Receive Message Pending reg 1 */
  1287. #define bfin_read_CAN_RMP1() bfin_read16(CAN_RMP1)
  1288. #define bfin_write_CAN_RMP1(val) bfin_write16(CAN_RMP1, val)
  1289. #define pCAN_RML1 ((uint16_t volatile *)CAN_RML1) /* Receive Message Lost reg 1 */
  1290. #define bfin_read_CAN_RML1() bfin_read16(CAN_RML1)
  1291. #define bfin_write_CAN_RML1(val) bfin_write16(CAN_RML1, val)
  1292. #define pCAN_MBTIF1 ((uint16_t volatile *)CAN_MBTIF1) /* Mailbox Transmit Interrupt Flag reg 1 */
  1293. #define bfin_read_CAN_MBTIF1() bfin_read16(CAN_MBTIF1)
  1294. #define bfin_write_CAN_MBTIF1(val) bfin_write16(CAN_MBTIF1, val)
  1295. #define pCAN_MBRIF1 ((uint16_t volatile *)CAN_MBRIF1) /* Mailbox Receive Interrupt Flag reg 1 */
  1296. #define bfin_read_CAN_MBRIF1() bfin_read16(CAN_MBRIF1)
  1297. #define bfin_write_CAN_MBRIF1(val) bfin_write16(CAN_MBRIF1, val)
  1298. #define pCAN_MBIM1 ((uint16_t volatile *)CAN_MBIM1) /* Mailbox Interrupt Mask reg 1 */
  1299. #define bfin_read_CAN_MBIM1() bfin_read16(CAN_MBIM1)
  1300. #define bfin_write_CAN_MBIM1(val) bfin_write16(CAN_MBIM1, val)
  1301. #define pCAN_RFH1 ((uint16_t volatile *)CAN_RFH1) /* Remote Frame Handling reg 1 */
  1302. #define bfin_read_CAN_RFH1() bfin_read16(CAN_RFH1)
  1303. #define bfin_write_CAN_RFH1(val) bfin_write16(CAN_RFH1, val)
  1304. #define pCAN_OPSS1 ((uint16_t volatile *)CAN_OPSS1) /* Overwrite Protection Single Shot Xmission reg 1 */
  1305. #define bfin_read_CAN_OPSS1() bfin_read16(CAN_OPSS1)
  1306. #define bfin_write_CAN_OPSS1(val) bfin_write16(CAN_OPSS1, val)
  1307. #define pCAN_MC2 ((uint16_t volatile *)CAN_MC2) /* Mailbox config reg 2 */
  1308. #define bfin_read_CAN_MC2() bfin_read16(CAN_MC2)
  1309. #define bfin_write_CAN_MC2(val) bfin_write16(CAN_MC2, val)
  1310. #define pCAN_MD2 ((uint16_t volatile *)CAN_MD2) /* Mailbox direction reg 2 */
  1311. #define bfin_read_CAN_MD2() bfin_read16(CAN_MD2)
  1312. #define bfin_write_CAN_MD2(val) bfin_write16(CAN_MD2, val)
  1313. #define pCAN_TRS2 ((uint16_t volatile *)CAN_TRS2) /* Transmit Request Set reg 2 */
  1314. #define bfin_read_CAN_TRS2() bfin_read16(CAN_TRS2)
  1315. #define bfin_write_CAN_TRS2(val) bfin_write16(CAN_TRS2, val)
  1316. #define pCAN_TRR2 ((uint16_t volatile *)CAN_TRR2) /* Transmit Request Reset reg 2 */
  1317. #define bfin_read_CAN_TRR2() bfin_read16(CAN_TRR2)
  1318. #define bfin_write_CAN_TRR2(val) bfin_write16(CAN_TRR2, val)
  1319. #define pCAN_TA2 ((uint16_t volatile *)CAN_TA2) /* Transmit Acknowledge reg 2 */
  1320. #define bfin_read_CAN_TA2() bfin_read16(CAN_TA2)
  1321. #define bfin_write_CAN_TA2(val) bfin_write16(CAN_TA2, val)
  1322. #define pCAN_AA2 ((uint16_t volatile *)CAN_AA2) /* Transmit Abort Acknowledge reg 2 */
  1323. #define bfin_read_CAN_AA2() bfin_read16(CAN_AA2)
  1324. #define bfin_write_CAN_AA2(val) bfin_write16(CAN_AA2, val)
  1325. #define pCAN_RMP2 ((uint16_t volatile *)CAN_RMP2) /* Receive Message Pending reg 2 */
  1326. #define bfin_read_CAN_RMP2() bfin_read16(CAN_RMP2)
  1327. #define bfin_write_CAN_RMP2(val) bfin_write16(CAN_RMP2, val)
  1328. #define pCAN_RML2 ((uint16_t volatile *)CAN_RML2) /* Receive Message Lost reg 2 */
  1329. #define bfin_read_CAN_RML2() bfin_read16(CAN_RML2)
  1330. #define bfin_write_CAN_RML2(val) bfin_write16(CAN_RML2, val)
  1331. #define pCAN_MBTIF2 ((uint16_t volatile *)CAN_MBTIF2) /* Mailbox Transmit Interrupt Flag reg 2 */
  1332. #define bfin_read_CAN_MBTIF2() bfin_read16(CAN_MBTIF2)
  1333. #define bfin_write_CAN_MBTIF2(val) bfin_write16(CAN_MBTIF2, val)
  1334. #define pCAN_MBRIF2 ((uint16_t volatile *)CAN_MBRIF2) /* Mailbox Receive Interrupt Flag reg 2 */
  1335. #define bfin_read_CAN_MBRIF2() bfin_read16(CAN_MBRIF2)
  1336. #define bfin_write_CAN_MBRIF2(val) bfin_write16(CAN_MBRIF2, val)
  1337. #define pCAN_MBIM2 ((uint16_t volatile *)CAN_MBIM2) /* Mailbox Interrupt Mask reg 2 */
  1338. #define bfin_read_CAN_MBIM2() bfin_read16(CAN_MBIM2)
  1339. #define bfin_write_CAN_MBIM2(val) bfin_write16(CAN_MBIM2, val)
  1340. #define pCAN_RFH2 ((uint16_t volatile *)CAN_RFH2) /* Remote Frame Handling reg 2 */
  1341. #define bfin_read_CAN_RFH2() bfin_read16(CAN_RFH2)
  1342. #define bfin_write_CAN_RFH2(val) bfin_write16(CAN_RFH2, val)
  1343. #define pCAN_OPSS2 ((uint16_t volatile *)CAN_OPSS2) /* Overwrite Protection Single Shot Xmission reg 2 */
  1344. #define bfin_read_CAN_OPSS2() bfin_read16(CAN_OPSS2)
  1345. #define bfin_write_CAN_OPSS2(val) bfin_write16(CAN_OPSS2, val)
  1346. #define pCAN_CLOCK ((uint16_t volatile *)CAN_CLOCK) /* Bit Timing Configuration register 0 */
  1347. #define bfin_read_CAN_CLOCK() bfin_read16(CAN_CLOCK)
  1348. #define bfin_write_CAN_CLOCK(val) bfin_write16(CAN_CLOCK, val)
  1349. #define pCAN_TIMING ((uint16_t volatile *)CAN_TIMING) /* Bit Timing Configuration register 1 */
  1350. #define bfin_read_CAN_TIMING() bfin_read16(CAN_TIMING)
  1351. #define bfin_write_CAN_TIMING(val) bfin_write16(CAN_TIMING, val)
  1352. #define pCAN_DEBUG ((uint16_t volatile *)CAN_DEBUG) /* Config register */
  1353. #define bfin_read_CAN_DEBUG() bfin_read16(CAN_DEBUG)
  1354. #define bfin_write_CAN_DEBUG(val) bfin_write16(CAN_DEBUG, val)
  1355. #define pCAN_STATUS ((uint16_t volatile *)CAN_STATUS) /* Global Status Register */
  1356. #define bfin_read_CAN_STATUS() bfin_read16(CAN_STATUS)
  1357. #define bfin_write_CAN_STATUS(val) bfin_write16(CAN_STATUS, val)
  1358. #define pCAN_CEC ((uint16_t volatile *)CAN_CEC) /* Error Counter Register */
  1359. #define bfin_read_CAN_CEC() bfin_read16(CAN_CEC)
  1360. #define bfin_write_CAN_CEC(val) bfin_write16(CAN_CEC, val)
  1361. #define pCAN_GIS ((uint16_t volatile *)CAN_GIS) /* Global Interrupt Status Register */
  1362. #define bfin_read_CAN_GIS() bfin_read16(CAN_GIS)
  1363. #define bfin_write_CAN_GIS(val) bfin_write16(CAN_GIS, val)
  1364. #define pCAN_GIM ((uint16_t volatile *)CAN_GIM) /* Global Interrupt Mask Register */
  1365. #define bfin_read_CAN_GIM() bfin_read16(CAN_GIM)
  1366. #define bfin_write_CAN_GIM(val) bfin_write16(CAN_GIM, val)
  1367. #define pCAN_GIF ((uint16_t volatile *)CAN_GIF) /* Global Interrupt Flag Register */
  1368. #define bfin_read_CAN_GIF() bfin_read16(CAN_GIF)
  1369. #define bfin_write_CAN_GIF(val) bfin_write16(CAN_GIF, val)
  1370. #define pCAN_CONTROL ((uint16_t volatile *)CAN_CONTROL) /* Master Control Register */
  1371. #define bfin_read_CAN_CONTROL() bfin_read16(CAN_CONTROL)
  1372. #define bfin_write_CAN_CONTROL(val) bfin_write16(CAN_CONTROL, val)
  1373. #define pCAN_INTR ((uint16_t volatile *)CAN_INTR) /* Interrupt Pending Register */
  1374. #define bfin_read_CAN_INTR() bfin_read16(CAN_INTR)
  1375. #define bfin_write_CAN_INTR(val) bfin_write16(CAN_INTR, val)
  1376. #define pCAN_VERSION ((uint16_t volatile *)CAN_VERSION) /* Version Code Register */
  1377. #define bfin_read_CAN_VERSION() bfin_read16(CAN_VERSION)
  1378. #define bfin_write_CAN_VERSION(val) bfin_write16(CAN_VERSION, val)
  1379. #define pCAN_MBTD ((uint16_t volatile *)CAN_MBTD) /* Mailbox Temporary Disable Feature */
  1380. #define bfin_read_CAN_MBTD() bfin_read16(CAN_MBTD)
  1381. #define bfin_write_CAN_MBTD(val) bfin_write16(CAN_MBTD, val)
  1382. #define pCAN_EWR ((uint16_t volatile *)CAN_EWR) /* Programmable Warning Level */
  1383. #define bfin_read_CAN_EWR() bfin_read16(CAN_EWR)
  1384. #define bfin_write_CAN_EWR(val) bfin_write16(CAN_EWR, val)
  1385. #define pCAN_ESR ((uint16_t volatile *)CAN_ESR) /* Error Status Register */
  1386. #define bfin_read_CAN_ESR() bfin_read16(CAN_ESR)
  1387. #define bfin_write_CAN_ESR(val) bfin_write16(CAN_ESR, val)
  1388. #define pCAN_UCREG ((uint16_t volatile *)CAN_UCREG) /* Universal Counter Register/Capture Register */
  1389. #define bfin_read_CAN_UCREG() bfin_read16(CAN_UCREG)
  1390. #define bfin_write_CAN_UCREG(val) bfin_write16(CAN_UCREG, val)
  1391. #define pCAN_UCCNT ((uint16_t volatile *)CAN_UCCNT) /* Universal Counter */
  1392. #define bfin_read_CAN_UCCNT() bfin_read16(CAN_UCCNT)
  1393. #define bfin_write_CAN_UCCNT(val) bfin_write16(CAN_UCCNT, val)
  1394. #define pCAN_UCRC ((uint16_t volatile *)CAN_UCRC) /* Universal Counter Force Reload Register */
  1395. #define bfin_read_CAN_UCRC() bfin_read16(CAN_UCRC)
  1396. #define bfin_write_CAN_UCRC(val) bfin_write16(CAN_UCRC, val)
  1397. #define pCAN_UCCNF ((uint16_t volatile *)CAN_UCCNF) /* Universal Counter Configuration Register */
  1398. #define bfin_read_CAN_UCCNF() bfin_read16(CAN_UCCNF)
  1399. #define bfin_write_CAN_UCCNF(val) bfin_write16(CAN_UCCNF, val)
  1400. #define pCAN_VERSION2 ((uint16_t volatile *)CAN_VERSION2) /* Version Code Register 2 */
  1401. #define bfin_read_CAN_VERSION2() bfin_read16(CAN_VERSION2)
  1402. #define bfin_write_CAN_VERSION2(val) bfin_write16(CAN_VERSION2, val)
  1403. #define pCAN_AM00L ((uint16_t volatile *)CAN_AM00L) /* Mailbox 0 Low Acceptance Mask */
  1404. #define bfin_read_CAN_AM00L() bfin_read16(CAN_AM00L)
  1405. #define bfin_write_CAN_AM00L(val) bfin_write16(CAN_AM00L, val)
  1406. #define pCAN_AM00H ((uint16_t volatile *)CAN_AM00H) /* Mailbox 0 High Acceptance Mask */
  1407. #define bfin_read_CAN_AM00H() bfin_read16(CAN_AM00H)
  1408. #define bfin_write_CAN_AM00H(val) bfin_write16(CAN_AM00H, val)
  1409. #define pCAN_AM01L ((uint16_t volatile *)CAN_AM01L) /* Mailbox 1 Low Acceptance Mask */
  1410. #define bfin_read_CAN_AM01L() bfin_read16(CAN_AM01L)
  1411. #define bfin_write_CAN_AM01L(val) bfin_write16(CAN_AM01L, val)
  1412. #define pCAN_AM01H ((uint16_t volatile *)CAN_AM01H) /* Mailbox 1 High Acceptance Mask */
  1413. #define bfin_read_CAN_AM01H() bfin_read16(CAN_AM01H)
  1414. #define bfin_write_CAN_AM01H(val) bfin_write16(CAN_AM01H, val)
  1415. #define pCAN_AM02L ((uint16_t volatile *)CAN_AM02L) /* Mailbox 2 Low Acceptance Mask */
  1416. #define bfin_read_CAN_AM02L() bfin_read16(CAN_AM02L)
  1417. #define bfin_write_CAN_AM02L(val) bfin_write16(CAN_AM02L, val)
  1418. #define pCAN_AM02H ((uint16_t volatile *)CAN_AM02H) /* Mailbox 2 High Acceptance Mask */
  1419. #define bfin_read_CAN_AM02H() bfin_read16(CAN_AM02H)
  1420. #define bfin_write_CAN_AM02H(val) bfin_write16(CAN_AM02H, val)
  1421. #define pCAN_AM03L ((uint16_t volatile *)CAN_AM03L) /* Mailbox 3 Low Acceptance Mask */
  1422. #define bfin_read_CAN_AM03L() bfin_read16(CAN_AM03L)
  1423. #define bfin_write_CAN_AM03L(val) bfin_write16(CAN_AM03L, val)
  1424. #define pCAN_AM03H ((uint16_t volatile *)CAN_AM03H) /* Mailbox 3 High Acceptance Mask */
  1425. #define bfin_read_CAN_AM03H() bfin_read16(CAN_AM03H)
  1426. #define bfin_write_CAN_AM03H(val) bfin_write16(CAN_AM03H, val)
  1427. #define pCAN_AM04L ((uint16_t volatile *)CAN_AM04L) /* Mailbox 4 Low Acceptance Mask */
  1428. #define bfin_read_CAN_AM04L() bfin_read16(CAN_AM04L)
  1429. #define bfin_write_CAN_AM04L(val) bfin_write16(CAN_AM04L, val)
  1430. #define pCAN_AM04H ((uint16_t volatile *)CAN_AM04H) /* Mailbox 4 High Acceptance Mask */
  1431. #define bfin_read_CAN_AM04H() bfin_read16(CAN_AM04H)
  1432. #define bfin_write_CAN_AM04H(val) bfin_write16(CAN_AM04H, val)
  1433. #define pCAN_AM05L ((uint16_t volatile *)CAN_AM05L) /* Mailbox 5 Low Acceptance Mask */
  1434. #define bfin_read_CAN_AM05L() bfin_read16(CAN_AM05L)
  1435. #define bfin_write_CAN_AM05L(val) bfin_write16(CAN_AM05L, val)
  1436. #define pCAN_AM05H ((uint16_t volatile *)CAN_AM05H) /* Mailbox 5 High Acceptance Mask */
  1437. #define bfin_read_CAN_AM05H() bfin_read16(CAN_AM05H)
  1438. #define bfin_write_CAN_AM05H(val) bfin_write16(CAN_AM05H, val)
  1439. #define pCAN_AM06L ((uint16_t volatile *)CAN_AM06L) /* Mailbox 6 Low Acceptance Mask */
  1440. #define bfin_read_CAN_AM06L() bfin_read16(CAN_AM06L)
  1441. #define bfin_write_CAN_AM06L(val) bfin_write16(CAN_AM06L, val)
  1442. #define pCAN_AM06H ((uint16_t volatile *)CAN_AM06H) /* Mailbox 6 High Acceptance Mask */
  1443. #define bfin_read_CAN_AM06H() bfin_read16(CAN_AM06H)
  1444. #define bfin_write_CAN_AM06H(val) bfin_write16(CAN_AM06H, val)
  1445. #define pCAN_AM07L ((uint16_t volatile *)CAN_AM07L) /* Mailbox 7 Low Acceptance Mask */
  1446. #define bfin_read_CAN_AM07L() bfin_read16(CAN_AM07L)
  1447. #define bfin_write_CAN_AM07L(val) bfin_write16(CAN_AM07L, val)
  1448. #define pCAN_AM07H ((uint16_t volatile *)CAN_AM07H) /* Mailbox 7 High Acceptance Mask */
  1449. #define bfin_read_CAN_AM07H() bfin_read16(CAN_AM07H)
  1450. #define bfin_write_CAN_AM07H(val) bfin_write16(CAN_AM07H, val)
  1451. #define pCAN_AM08L ((uint16_t volatile *)CAN_AM08L) /* Mailbox 8 Low Acceptance Mask */
  1452. #define bfin_read_CAN_AM08L() bfin_read16(CAN_AM08L)
  1453. #define bfin_write_CAN_AM08L(val) bfin_write16(CAN_AM08L, val)
  1454. #define pCAN_AM08H ((uint16_t volatile *)CAN_AM08H) /* Mailbox 8 High Acceptance Mask */
  1455. #define bfin_read_CAN_AM08H() bfin_read16(CAN_AM08H)
  1456. #define bfin_write_CAN_AM08H(val) bfin_write16(CAN_AM08H, val)
  1457. #define pCAN_AM09L ((uint16_t volatile *)CAN_AM09L) /* Mailbox 9 Low Acceptance Mask */
  1458. #define bfin_read_CAN_AM09L() bfin_read16(CAN_AM09L)
  1459. #define bfin_write_CAN_AM09L(val) bfin_write16(CAN_AM09L, val)
  1460. #define pCAN_AM09H ((uint16_t volatile *)CAN_AM09H) /* Mailbox 9 High Acceptance Mask */
  1461. #define bfin_read_CAN_AM09H() bfin_read16(CAN_AM09H)
  1462. #define bfin_write_CAN_AM09H(val) bfin_write16(CAN_AM09H, val)
  1463. #define pCAN_AM10L ((uint16_t volatile *)CAN_AM10L) /* Mailbox 10 Low Acceptance Mask */
  1464. #define bfin_read_CAN_AM10L() bfin_read16(CAN_AM10L)
  1465. #define bfin_write_CAN_AM10L(val) bfin_write16(CAN_AM10L, val)
  1466. #define pCAN_AM10H ((uint16_t volatile *)CAN_AM10H) /* Mailbox 10 High Acceptance Mask */
  1467. #define bfin_read_CAN_AM10H() bfin_read16(CAN_AM10H)
  1468. #define bfin_write_CAN_AM10H(val) bfin_write16(CAN_AM10H, val)
  1469. #define pCAN_AM11L ((uint16_t volatile *)CAN_AM11L) /* Mailbox 11 Low Acceptance Mask */
  1470. #define bfin_read_CAN_AM11L() bfin_read16(CAN_AM11L)
  1471. #define bfin_write_CAN_AM11L(val) bfin_write16(CAN_AM11L, val)
  1472. #define pCAN_AM11H ((uint16_t volatile *)CAN_AM11H) /* Mailbox 11 High Acceptance Mask */
  1473. #define bfin_read_CAN_AM11H() bfin_read16(CAN_AM11H)
  1474. #define bfin_write_CAN_AM11H(val) bfin_write16(CAN_AM11H, val)
  1475. #define pCAN_AM12L ((uint16_t volatile *)CAN_AM12L) /* Mailbox 12 Low Acceptance Mask */
  1476. #define bfin_read_CAN_AM12L() bfin_read16(CAN_AM12L)
  1477. #define bfin_write_CAN_AM12L(val) bfin_write16(CAN_AM12L, val)
  1478. #define pCAN_AM12H ((uint16_t volatile *)CAN_AM12H) /* Mailbox 12 High Acceptance Mask */
  1479. #define bfin_read_CAN_AM12H() bfin_read16(CAN_AM12H)
  1480. #define bfin_write_CAN_AM12H(val) bfin_write16(CAN_AM12H, val)
  1481. #define pCAN_AM13L ((uint16_t volatile *)CAN_AM13L) /* Mailbox 13 Low Acceptance Mask */
  1482. #define bfin_read_CAN_AM13L() bfin_read16(CAN_AM13L)
  1483. #define bfin_write_CAN_AM13L(val) bfin_write16(CAN_AM13L, val)
  1484. #define pCAN_AM13H ((uint16_t volatile *)CAN_AM13H) /* Mailbox 13 High Acceptance Mask */
  1485. #define bfin_read_CAN_AM13H() bfin_read16(CAN_AM13H)
  1486. #define bfin_write_CAN_AM13H(val) bfin_write16(CAN_AM13H, val)
  1487. #define pCAN_AM14L ((uint16_t volatile *)CAN_AM14L) /* Mailbox 14 Low Acceptance Mask */
  1488. #define bfin_read_CAN_AM14L() bfin_read16(CAN_AM14L)
  1489. #define bfin_write_CAN_AM14L(val) bfin_write16(CAN_AM14L, val)
  1490. #define pCAN_AM14H ((uint16_t volatile *)CAN_AM14H) /* Mailbox 14 High Acceptance Mask */
  1491. #define bfin_read_CAN_AM14H() bfin_read16(CAN_AM14H)
  1492. #define bfin_write_CAN_AM14H(val) bfin_write16(CAN_AM14H, val)
  1493. #define pCAN_AM15L ((uint16_t volatile *)CAN_AM15L) /* Mailbox 15 Low Acceptance Mask */
  1494. #define bfin_read_CAN_AM15L() bfin_read16(CAN_AM15L)
  1495. #define bfin_write_CAN_AM15L(val) bfin_write16(CAN_AM15L, val)
  1496. #define pCAN_AM15H ((uint16_t volatile *)CAN_AM15H) /* Mailbox 15 High Acceptance Mask */
  1497. #define bfin_read_CAN_AM15H() bfin_read16(CAN_AM15H)
  1498. #define bfin_write_CAN_AM15H(val) bfin_write16(CAN_AM15H, val)
  1499. #define pCAN_AM16L ((uint16_t volatile *)CAN_AM16L) /* Mailbox 16 Low Acceptance Mask */
  1500. #define bfin_read_CAN_AM16L() bfin_read16(CAN_AM16L)
  1501. #define bfin_write_CAN_AM16L(val) bfin_write16(CAN_AM16L, val)
  1502. #define pCAN_AM16H ((uint16_t volatile *)CAN_AM16H) /* Mailbox 16 High Acceptance Mask */
  1503. #define bfin_read_CAN_AM16H() bfin_read16(CAN_AM16H)
  1504. #define bfin_write_CAN_AM16H(val) bfin_write16(CAN_AM16H, val)
  1505. #define pCAN_AM17L ((uint16_t volatile *)CAN_AM17L) /* Mailbox 17 Low Acceptance Mask */
  1506. #define bfin_read_CAN_AM17L() bfin_read16(CAN_AM17L)
  1507. #define bfin_write_CAN_AM17L(val) bfin_write16(CAN_AM17L, val)
  1508. #define pCAN_AM17H ((uint16_t volatile *)CAN_AM17H) /* Mailbox 17 High Acceptance Mask */
  1509. #define bfin_read_CAN_AM17H() bfin_read16(CAN_AM17H)
  1510. #define bfin_write_CAN_AM17H(val) bfin_write16(CAN_AM17H, val)
  1511. #define pCAN_AM18L ((uint16_t volatile *)CAN_AM18L) /* Mailbox 18 Low Acceptance Mask */
  1512. #define bfin_read_CAN_AM18L() bfin_read16(CAN_AM18L)
  1513. #define bfin_write_CAN_AM18L(val) bfin_write16(CAN_AM18L, val)
  1514. #define pCAN_AM18H ((uint16_t volatile *)CAN_AM18H) /* Mailbox 18 High Acceptance Mask */
  1515. #define bfin_read_CAN_AM18H() bfin_read16(CAN_AM18H)
  1516. #define bfin_write_CAN_AM18H(val) bfin_write16(CAN_AM18H, val)
  1517. #define pCAN_AM19L ((uint16_t volatile *)CAN_AM19L) /* Mailbox 19 Low Acceptance Mask */
  1518. #define bfin_read_CAN_AM19L() bfin_read16(CAN_AM19L)
  1519. #define bfin_write_CAN_AM19L(val) bfin_write16(CAN_AM19L, val)
  1520. #define pCAN_AM19H ((uint16_t volatile *)CAN_AM19H) /* Mailbox 19 High Acceptance Mask */
  1521. #define bfin_read_CAN_AM19H() bfin_read16(CAN_AM19H)
  1522. #define bfin_write_CAN_AM19H(val) bfin_write16(CAN_AM19H, val)
  1523. #define pCAN_AM20L ((uint16_t volatile *)CAN_AM20L) /* Mailbox 20 Low Acceptance Mask */
  1524. #define bfin_read_CAN_AM20L() bfin_read16(CAN_AM20L)
  1525. #define bfin_write_CAN_AM20L(val) bfin_write16(CAN_AM20L, val)
  1526. #define pCAN_AM20H ((uint16_t volatile *)CAN_AM20H) /* Mailbox 20 High Acceptance Mask */
  1527. #define bfin_read_CAN_AM20H() bfin_read16(CAN_AM20H)
  1528. #define bfin_write_CAN_AM20H(val) bfin_write16(CAN_AM20H, val)
  1529. #define pCAN_AM21L ((uint16_t volatile *)CAN_AM21L) /* Mailbox 21 Low Acceptance Mask */
  1530. #define bfin_read_CAN_AM21L() bfin_read16(CAN_AM21L)
  1531. #define bfin_write_CAN_AM21L(val) bfin_write16(CAN_AM21L, val)
  1532. #define pCAN_AM21H ((uint16_t volatile *)CAN_AM21H) /* Mailbox 21 High Acceptance Mask */
  1533. #define bfin_read_CAN_AM21H() bfin_read16(CAN_AM21H)
  1534. #define bfin_write_CAN_AM21H(val) bfin_write16(CAN_AM21H, val)
  1535. #define pCAN_AM22L ((uint16_t volatile *)CAN_AM22L) /* Mailbox 22 Low Acceptance Mask */
  1536. #define bfin_read_CAN_AM22L() bfin_read16(CAN_AM22L)
  1537. #define bfin_write_CAN_AM22L(val) bfin_write16(CAN_AM22L, val)
  1538. #define pCAN_AM22H ((uint16_t volatile *)CAN_AM22H) /* Mailbox 22 High Acceptance Mask */
  1539. #define bfin_read_CAN_AM22H() bfin_read16(CAN_AM22H)
  1540. #define bfin_write_CAN_AM22H(val) bfin_write16(CAN_AM22H, val)
  1541. #define pCAN_AM23L ((uint16_t volatile *)CAN_AM23L) /* Mailbox 23 Low Acceptance Mask */
  1542. #define bfin_read_CAN_AM23L() bfin_read16(CAN_AM23L)
  1543. #define bfin_write_CAN_AM23L(val) bfin_write16(CAN_AM23L, val)
  1544. #define pCAN_AM23H ((uint16_t volatile *)CAN_AM23H) /* Mailbox 23 High Acceptance Mask */
  1545. #define bfin_read_CAN_AM23H() bfin_read16(CAN_AM23H)
  1546. #define bfin_write_CAN_AM23H(val) bfin_write16(CAN_AM23H, val)
  1547. #define pCAN_AM24L ((uint16_t volatile *)CAN_AM24L) /* Mailbox 24 Low Acceptance Mask */
  1548. #define bfin_read_CAN_AM24L() bfin_read16(CAN_AM24L)
  1549. #define bfin_write_CAN_AM24L(val) bfin_write16(CAN_AM24L, val)
  1550. #define pCAN_AM24H ((uint16_t volatile *)CAN_AM24H) /* Mailbox 24 High Acceptance Mask */
  1551. #define bfin_read_CAN_AM24H() bfin_read16(CAN_AM24H)
  1552. #define bfin_write_CAN_AM24H(val) bfin_write16(CAN_AM24H, val)
  1553. #define pCAN_AM25L ((uint16_t volatile *)CAN_AM25L) /* Mailbox 25 Low Acceptance Mask */
  1554. #define bfin_read_CAN_AM25L() bfin_read16(CAN_AM25L)
  1555. #define bfin_write_CAN_AM25L(val) bfin_write16(CAN_AM25L, val)
  1556. #define pCAN_AM25H ((uint16_t volatile *)CAN_AM25H) /* Mailbox 25 High Acceptance Mask */
  1557. #define bfin_read_CAN_AM25H() bfin_read16(CAN_AM25H)
  1558. #define bfin_write_CAN_AM25H(val) bfin_write16(CAN_AM25H, val)
  1559. #define pCAN_AM26L ((uint16_t volatile *)CAN_AM26L) /* Mailbox 26 Low Acceptance Mask */
  1560. #define bfin_read_CAN_AM26L() bfin_read16(CAN_AM26L)
  1561. #define bfin_write_CAN_AM26L(val) bfin_write16(CAN_AM26L, val)
  1562. #define pCAN_AM26H ((uint16_t volatile *)CAN_AM26H) /* Mailbox 26 High Acceptance Mask */
  1563. #define bfin_read_CAN_AM26H() bfin_read16(CAN_AM26H)
  1564. #define bfin_write_CAN_AM26H(val) bfin_write16(CAN_AM26H, val)
  1565. #define pCAN_AM27L ((uint16_t volatile *)CAN_AM27L) /* Mailbox 27 Low Acceptance Mask */
  1566. #define bfin_read_CAN_AM27L() bfin_read16(CAN_AM27L)
  1567. #define bfin_write_CAN_AM27L(val) bfin_write16(CAN_AM27L, val)
  1568. #define pCAN_AM27H ((uint16_t volatile *)CAN_AM27H) /* Mailbox 27 High Acceptance Mask */
  1569. #define bfin_read_CAN_AM27H() bfin_read16(CAN_AM27H)
  1570. #define bfin_write_CAN_AM27H(val) bfin_write16(CAN_AM27H, val)
  1571. #define pCAN_AM28L ((uint16_t volatile *)CAN_AM28L) /* Mailbox 28 Low Acceptance Mask */
  1572. #define bfin_read_CAN_AM28L() bfin_read16(CAN_AM28L)
  1573. #define bfin_write_CAN_AM28L(val) bfin_write16(CAN_AM28L, val)
  1574. #define pCAN_AM28H ((uint16_t volatile *)CAN_AM28H) /* Mailbox 28 High Acceptance Mask */
  1575. #define bfin_read_CAN_AM28H() bfin_read16(CAN_AM28H)
  1576. #define bfin_write_CAN_AM28H(val) bfin_write16(CAN_AM28H, val)
  1577. #define pCAN_AM29L ((uint16_t volatile *)CAN_AM29L) /* Mailbox 29 Low Acceptance Mask */
  1578. #define bfin_read_CAN_AM29L() bfin_read16(CAN_AM29L)
  1579. #define bfin_write_CAN_AM29L(val) bfin_write16(CAN_AM29L, val)
  1580. #define pCAN_AM29H ((uint16_t volatile *)CAN_AM29H) /* Mailbox 29 High Acceptance Mask */
  1581. #define bfin_read_CAN_AM29H() bfin_read16(CAN_AM29H)
  1582. #define bfin_write_CAN_AM29H(val) bfin_write16(CAN_AM29H, val)
  1583. #define pCAN_AM30L ((uint16_t volatile *)CAN_AM30L) /* Mailbox 30 Low Acceptance Mask */
  1584. #define bfin_read_CAN_AM30L() bfin_read16(CAN_AM30L)
  1585. #define bfin_write_CAN_AM30L(val) bfin_write16(CAN_AM30L, val)
  1586. #define pCAN_AM30H ((uint16_t volatile *)CAN_AM30H) /* Mailbox 30 High Acceptance Mask */
  1587. #define bfin_read_CAN_AM30H() bfin_read16(CAN_AM30H)
  1588. #define bfin_write_CAN_AM30H(val) bfin_write16(CAN_AM30H, val)
  1589. #define pCAN_AM31L ((uint16_t volatile *)CAN_AM31L) /* Mailbox 31 Low Acceptance Mask */
  1590. #define bfin_read_CAN_AM31L() bfin_read16(CAN_AM31L)
  1591. #define bfin_write_CAN_AM31L(val) bfin_write16(CAN_AM31L, val)
  1592. #define pCAN_AM31H ((uint16_t volatile *)CAN_AM31H) /* Mailbox 31 High Acceptance Mask */
  1593. #define bfin_read_CAN_AM31H() bfin_read16(CAN_AM31H)
  1594. #define bfin_write_CAN_AM31H(val) bfin_write16(CAN_AM31H, val)
  1595. #define pCAN_MB00_DATA0 ((uint16_t volatile *)CAN_MB00_DATA0) /* Mailbox 0 Data Word 0 [15:0] Register */
  1596. #define bfin_read_CAN_MB00_DATA0() bfin_read16(CAN_MB00_DATA0)
  1597. #define bfin_write_CAN_MB00_DATA0(val) bfin_write16(CAN_MB00_DATA0, val)
  1598. #define pCAN_MB00_DATA1 ((uint16_t volatile *)CAN_MB00_DATA1) /* Mailbox 0 Data Word 1 [31:16] Register */
  1599. #define bfin_read_CAN_MB00_DATA1() bfin_read16(CAN_MB00_DATA1)
  1600. #define bfin_write_CAN_MB00_DATA1(val) bfin_write16(CAN_MB00_DATA1, val)
  1601. #define pCAN_MB00_DATA2 ((uint16_t volatile *)CAN_MB00_DATA2) /* Mailbox 0 Data Word 2 [47:32] Register */
  1602. #define bfin_read_CAN_MB00_DATA2() bfin_read16(CAN_MB00_DATA2)
  1603. #define bfin_write_CAN_MB00_DATA2(val) bfin_write16(CAN_MB00_DATA2, val)
  1604. #define pCAN_MB00_DATA3 ((uint16_t volatile *)CAN_MB00_DATA3) /* Mailbox 0 Data Word 3 [63:48] Register */
  1605. #define bfin_read_CAN_MB00_DATA3() bfin_read16(CAN_MB00_DATA3)
  1606. #define bfin_write_CAN_MB00_DATA3(val) bfin_write16(CAN_MB00_DATA3, val)
  1607. #define pCAN_MB00_LENGTH ((uint16_t volatile *)CAN_MB00_LENGTH) /* Mailbox 0 Data Length Code Register */
  1608. #define bfin_read_CAN_MB00_LENGTH() bfin_read16(CAN_MB00_LENGTH)
  1609. #define bfin_write_CAN_MB00_LENGTH(val) bfin_write16(CAN_MB00_LENGTH, val)
  1610. #define pCAN_MB00_TIMESTAMP ((uint16_t volatile *)CAN_MB00_TIMESTAMP) /* Mailbox 0 Time Stamp Value Register */
  1611. #define bfin_read_CAN_MB00_TIMESTAMP() bfin_read16(CAN_MB00_TIMESTAMP)
  1612. #define bfin_write_CAN_MB00_TIMESTAMP(val) bfin_write16(CAN_MB00_TIMESTAMP, val)
  1613. #define pCAN_MB00_ID0 ((uint16_t volatile *)CAN_MB00_ID0) /* Mailbox 0 Identifier Low Register */
  1614. #define bfin_read_CAN_MB00_ID0() bfin_read16(CAN_MB00_ID0)
  1615. #define bfin_write_CAN_MB00_ID0(val) bfin_write16(CAN_MB00_ID0, val)
  1616. #define pCAN_MB00_ID1 ((uint16_t volatile *)CAN_MB00_ID1) /* Mailbox 0 Identifier High Register */
  1617. #define bfin_read_CAN_MB00_ID1() bfin_read16(CAN_MB00_ID1)
  1618. #define bfin_write_CAN_MB00_ID1(val) bfin_write16(CAN_MB00_ID1, val)
  1619. #define pCAN_MB01_DATA0 ((uint16_t volatile *)CAN_MB01_DATA0) /* Mailbox 1 Data Word 0 [15:0] Register */
  1620. #define bfin_read_CAN_MB01_DATA0() bfin_read16(CAN_MB01_DATA0)
  1621. #define bfin_write_CAN_MB01_DATA0(val) bfin_write16(CAN_MB01_DATA0, val)
  1622. #define pCAN_MB01_DATA1 ((uint16_t volatile *)CAN_MB01_DATA1) /* Mailbox 1 Data Word 1 [31:16] Register */
  1623. #define bfin_read_CAN_MB01_DATA1() bfin_read16(CAN_MB01_DATA1)
  1624. #define bfin_write_CAN_MB01_DATA1(val) bfin_write16(CAN_MB01_DATA1, val)
  1625. #define pCAN_MB01_DATA2 ((uint16_t volatile *)CAN_MB01_DATA2) /* Mailbox 1 Data Word 2 [47:32] Register */
  1626. #define bfin_read_CAN_MB01_DATA2() bfin_read16(CAN_MB01_DATA2)
  1627. #define bfin_write_CAN_MB01_DATA2(val) bfin_write16(CAN_MB01_DATA2, val)
  1628. #define pCAN_MB01_DATA3 ((uint16_t volatile *)CAN_MB01_DATA3) /* Mailbox 1 Data Word 3 [63:48] Register */
  1629. #define bfin_read_CAN_MB01_DATA3() bfin_read16(CAN_MB01_DATA3)
  1630. #define bfin_write_CAN_MB01_DATA3(val) bfin_write16(CAN_MB01_DATA3, val)
  1631. #define pCAN_MB01_LENGTH ((uint16_t volatile *)CAN_MB01_LENGTH) /* Mailbox 1 Data Length Code Register */
  1632. #define bfin_read_CAN_MB01_LENGTH() bfin_read16(CAN_MB01_LENGTH)
  1633. #define bfin_write_CAN_MB01_LENGTH(val) bfin_write16(CAN_MB01_LENGTH, val)
  1634. #define pCAN_MB01_TIMESTAMP ((uint16_t volatile *)CAN_MB01_TIMESTAMP) /* Mailbox 1 Time Stamp Value Register */
  1635. #define bfin_read_CAN_MB01_TIMESTAMP() bfin_read16(CAN_MB01_TIMESTAMP)
  1636. #define bfin_write_CAN_MB01_TIMESTAMP(val) bfin_write16(CAN_MB01_TIMESTAMP, val)
  1637. #define pCAN_MB01_ID0 ((uint16_t volatile *)CAN_MB01_ID0) /* Mailbox 1 Identifier Low Register */
  1638. #define bfin_read_CAN_MB01_ID0() bfin_read16(CAN_MB01_ID0)
  1639. #define bfin_write_CAN_MB01_ID0(val) bfin_write16(CAN_MB01_ID0, val)
  1640. #define pCAN_MB01_ID1 ((uint16_t volatile *)CAN_MB01_ID1) /* Mailbox 1 Identifier High Register */
  1641. #define bfin_read_CAN_MB01_ID1() bfin_read16(CAN_MB01_ID1)
  1642. #define bfin_write_CAN_MB01_ID1(val) bfin_write16(CAN_MB01_ID1, val)
  1643. #define pCAN_MB02_DATA0 ((uint16_t volatile *)CAN_MB02_DATA0) /* Mailbox 2 Data Word 0 [15:0] Register */
  1644. #define bfin_read_CAN_MB02_DATA0() bfin_read16(CAN_MB02_DATA0)
  1645. #define bfin_write_CAN_MB02_DATA0(val) bfin_write16(CAN_MB02_DATA0, val)
  1646. #define pCAN_MB02_DATA1 ((uint16_t volatile *)CAN_MB02_DATA1) /* Mailbox 2 Data Word 1 [31:16] Register */
  1647. #define bfin_read_CAN_MB02_DATA1() bfin_read16(CAN_MB02_DATA1)
  1648. #define bfin_write_CAN_MB02_DATA1(val) bfin_write16(CAN_MB02_DATA1, val)
  1649. #define pCAN_MB02_DATA2 ((uint16_t volatile *)CAN_MB02_DATA2) /* Mailbox 2 Data Word 2 [47:32] Register */
  1650. #define bfin_read_CAN_MB02_DATA2() bfin_read16(CAN_MB02_DATA2)
  1651. #define bfin_write_CAN_MB02_DATA2(val) bfin_write16(CAN_MB02_DATA2, val)
  1652. #define pCAN_MB02_DATA3 ((uint16_t volatile *)CAN_MB02_DATA3) /* Mailbox 2 Data Word 3 [63:48] Register */
  1653. #define bfin_read_CAN_MB02_DATA3() bfin_read16(CAN_MB02_DATA3)
  1654. #define bfin_write_CAN_MB02_DATA3(val) bfin_write16(CAN_MB02_DATA3, val)
  1655. #define pCAN_MB02_LENGTH ((uint16_t volatile *)CAN_MB02_LENGTH) /* Mailbox 2 Data Length Code Register */
  1656. #define bfin_read_CAN_MB02_LENGTH() bfin_read16(CAN_MB02_LENGTH)
  1657. #define bfin_write_CAN_MB02_LENGTH(val) bfin_write16(CAN_MB02_LENGTH, val)
  1658. #define pCAN_MB02_TIMESTAMP ((uint16_t volatile *)CAN_MB02_TIMESTAMP) /* Mailbox 2 Time Stamp Value Register */
  1659. #define bfin_read_CAN_MB02_TIMESTAMP() bfin_read16(CAN_MB02_TIMESTAMP)
  1660. #define bfin_write_CAN_MB02_TIMESTAMP(val) bfin_write16(CAN_MB02_TIMESTAMP, val)
  1661. #define pCAN_MB02_ID0 ((uint16_t volatile *)CAN_MB02_ID0) /* Mailbox 2 Identifier Low Register */
  1662. #define bfin_read_CAN_MB02_ID0() bfin_read16(CAN_MB02_ID0)
  1663. #define bfin_write_CAN_MB02_ID0(val) bfin_write16(CAN_MB02_ID0, val)
  1664. #define pCAN_MB02_ID1 ((uint16_t volatile *)CAN_MB02_ID1) /* Mailbox 2 Identifier High Register */
  1665. #define bfin_read_CAN_MB02_ID1() bfin_read16(CAN_MB02_ID1)
  1666. #define bfin_write_CAN_MB02_ID1(val) bfin_write16(CAN_MB02_ID1, val)
  1667. #define pCAN_MB03_DATA0 ((uint16_t volatile *)CAN_MB03_DATA0) /* Mailbox 3 Data Word 0 [15:0] Register */
  1668. #define bfin_read_CAN_MB03_DATA0() bfin_read16(CAN_MB03_DATA0)
  1669. #define bfin_write_CAN_MB03_DATA0(val) bfin_write16(CAN_MB03_DATA0, val)
  1670. #define pCAN_MB03_DATA1 ((uint16_t volatile *)CAN_MB03_DATA1) /* Mailbox 3 Data Word 1 [31:16] Register */
  1671. #define bfin_read_CAN_MB03_DATA1() bfin_read16(CAN_MB03_DATA1)
  1672. #define bfin_write_CAN_MB03_DATA1(val) bfin_write16(CAN_MB03_DATA1, val)
  1673. #define pCAN_MB03_DATA2 ((uint16_t volatile *)CAN_MB03_DATA2) /* Mailbox 3 Data Word 2 [47:32] Register */
  1674. #define bfin_read_CAN_MB03_DATA2() bfin_read16(CAN_MB03_DATA2)
  1675. #define bfin_write_CAN_MB03_DATA2(val) bfin_write16(CAN_MB03_DATA2, val)
  1676. #define pCAN_MB03_DATA3 ((uint16_t volatile *)CAN_MB03_DATA3) /* Mailbox 3 Data Word 3 [63:48] Register */
  1677. #define bfin_read_CAN_MB03_DATA3() bfin_read16(CAN_MB03_DATA3)
  1678. #define bfin_write_CAN_MB03_DATA3(val) bfin_write16(CAN_MB03_DATA3, val)
  1679. #define pCAN_MB03_LENGTH ((uint16_t volatile *)CAN_MB03_LENGTH) /* Mailbox 3 Data Length Code Register */
  1680. #define bfin_read_CAN_MB03_LENGTH() bfin_read16(CAN_MB03_LENGTH)
  1681. #define bfin_write_CAN_MB03_LENGTH(val) bfin_write16(CAN_MB03_LENGTH, val)
  1682. #define pCAN_MB03_TIMESTAMP ((uint16_t volatile *)CAN_MB03_TIMESTAMP) /* Mailbox 3 Time Stamp Value Register */
  1683. #define bfin_read_CAN_MB03_TIMESTAMP() bfin_read16(CAN_MB03_TIMESTAMP)
  1684. #define bfin_write_CAN_MB03_TIMESTAMP(val) bfin_write16(CAN_MB03_TIMESTAMP, val)
  1685. #define pCAN_MB03_ID0 ((uint16_t volatile *)CAN_MB03_ID0) /* Mailbox 3 Identifier Low Register */
  1686. #define bfin_read_CAN_MB03_ID0() bfin_read16(CAN_MB03_ID0)
  1687. #define bfin_write_CAN_MB03_ID0(val) bfin_write16(CAN_MB03_ID0, val)
  1688. #define pCAN_MB03_ID1 ((uint16_t volatile *)CAN_MB03_ID1) /* Mailbox 3 Identifier High Register */
  1689. #define bfin_read_CAN_MB03_ID1() bfin_read16(CAN_MB03_ID1)
  1690. #define bfin_write_CAN_MB03_ID1(val) bfin_write16(CAN_MB03_ID1, val)
  1691. #define pCAN_MB04_DATA0 ((uint16_t volatile *)CAN_MB04_DATA0) /* Mailbox 4 Data Word 0 [15:0] Register */
  1692. #define bfin_read_CAN_MB04_DATA0() bfin_read16(CAN_MB04_DATA0)
  1693. #define bfin_write_CAN_MB04_DATA0(val) bfin_write16(CAN_MB04_DATA0, val)
  1694. #define pCAN_MB04_DATA1 ((uint16_t volatile *)CAN_MB04_DATA1) /* Mailbox 4 Data Word 1 [31:16] Register */
  1695. #define bfin_read_CAN_MB04_DATA1() bfin_read16(CAN_MB04_DATA1)
  1696. #define bfin_write_CAN_MB04_DATA1(val) bfin_write16(CAN_MB04_DATA1, val)
  1697. #define pCAN_MB04_DATA2 ((uint16_t volatile *)CAN_MB04_DATA2) /* Mailbox 4 Data Word 2 [47:32] Register */
  1698. #define bfin_read_CAN_MB04_DATA2() bfin_read16(CAN_MB04_DATA2)
  1699. #define bfin_write_CAN_MB04_DATA2(val) bfin_write16(CAN_MB04_DATA2, val)
  1700. #define pCAN_MB04_DATA3 ((uint16_t volatile *)CAN_MB04_DATA3) /* Mailbox 4 Data Word 3 [63:48] Register */
  1701. #define bfin_read_CAN_MB04_DATA3() bfin_read16(CAN_MB04_DATA3)
  1702. #define bfin_write_CAN_MB04_DATA3(val) bfin_write16(CAN_MB04_DATA3, val)
  1703. #define pCAN_MB04_LENGTH ((uint16_t volatile *)CAN_MB04_LENGTH) /* Mailbox 4 Data Length Code Register */
  1704. #define bfin_read_CAN_MB04_LENGTH() bfin_read16(CAN_MB04_LENGTH)
  1705. #define bfin_write_CAN_MB04_LENGTH(val) bfin_write16(CAN_MB04_LENGTH, val)
  1706. #define pCAN_MB04_TIMESTAMP ((uint16_t volatile *)CAN_MB04_TIMESTAMP) /* Mailbox 4 Time Stamp Value Register */
  1707. #define bfin_read_CAN_MB04_TIMESTAMP() bfin_read16(CAN_MB04_TIMESTAMP)
  1708. #define bfin_write_CAN_MB04_TIMESTAMP(val) bfin_write16(CAN_MB04_TIMESTAMP, val)
  1709. #define pCAN_MB04_ID0 ((uint16_t volatile *)CAN_MB04_ID0) /* Mailbox 4 Identifier Low Register */
  1710. #define bfin_read_CAN_MB04_ID0() bfin_read16(CAN_MB04_ID0)
  1711. #define bfin_write_CAN_MB04_ID0(val) bfin_write16(CAN_MB04_ID0, val)
  1712. #define pCAN_MB04_ID1 ((uint16_t volatile *)CAN_MB04_ID1) /* Mailbox 4 Identifier High Register */
  1713. #define bfin_read_CAN_MB04_ID1() bfin_read16(CAN_MB04_ID1)
  1714. #define bfin_write_CAN_MB04_ID1(val) bfin_write16(CAN_MB04_ID1, val)
  1715. #define pCAN_MB05_DATA0 ((uint16_t volatile *)CAN_MB05_DATA0) /* Mailbox 5 Data Word 0 [15:0] Register */
  1716. #define bfin_read_CAN_MB05_DATA0() bfin_read16(CAN_MB05_DATA0)
  1717. #define bfin_write_CAN_MB05_DATA0(val) bfin_write16(CAN_MB05_DATA0, val)
  1718. #define pCAN_MB05_DATA1 ((uint16_t volatile *)CAN_MB05_DATA1) /* Mailbox 5 Data Word 1 [31:16] Register */
  1719. #define bfin_read_CAN_MB05_DATA1() bfin_read16(CAN_MB05_DATA1)
  1720. #define bfin_write_CAN_MB05_DATA1(val) bfin_write16(CAN_MB05_DATA1, val)
  1721. #define pCAN_MB05_DATA2 ((uint16_t volatile *)CAN_MB05_DATA2) /* Mailbox 5 Data Word 2 [47:32] Register */
  1722. #define bfin_read_CAN_MB05_DATA2() bfin_read16(CAN_MB05_DATA2)
  1723. #define bfin_write_CAN_MB05_DATA2(val) bfin_write16(CAN_MB05_DATA2, val)
  1724. #define pCAN_MB05_DATA3 ((uint16_t volatile *)CAN_MB05_DATA3) /* Mailbox 5 Data Word 3 [63:48] Register */
  1725. #define bfin_read_CAN_MB05_DATA3() bfin_read16(CAN_MB05_DATA3)
  1726. #define bfin_write_CAN_MB05_DATA3(val) bfin_write16(CAN_MB05_DATA3, val)
  1727. #define pCAN_MB05_LENGTH ((uint16_t volatile *)CAN_MB05_LENGTH) /* Mailbox 5 Data Length Code Register */
  1728. #define bfin_read_CAN_MB05_LENGTH() bfin_read16(CAN_MB05_LENGTH)
  1729. #define bfin_write_CAN_MB05_LENGTH(val) bfin_write16(CAN_MB05_LENGTH, val)
  1730. #define pCAN_MB05_TIMESTAMP ((uint16_t volatile *)CAN_MB05_TIMESTAMP) /* Mailbox 5 Time Stamp Value Register */
  1731. #define bfin_read_CAN_MB05_TIMESTAMP() bfin_read16(CAN_MB05_TIMESTAMP)
  1732. #define bfin_write_CAN_MB05_TIMESTAMP(val) bfin_write16(CAN_MB05_TIMESTAMP, val)
  1733. #define pCAN_MB05_ID0 ((uint16_t volatile *)CAN_MB05_ID0) /* Mailbox 5 Identifier Low Register */
  1734. #define bfin_read_CAN_MB05_ID0() bfin_read16(CAN_MB05_ID0)
  1735. #define bfin_write_CAN_MB05_ID0(val) bfin_write16(CAN_MB05_ID0, val)
  1736. #define pCAN_MB05_ID1 ((uint16_t volatile *)CAN_MB05_ID1) /* Mailbox 5 Identifier High Register */
  1737. #define bfin_read_CAN_MB05_ID1() bfin_read16(CAN_MB05_ID1)
  1738. #define bfin_write_CAN_MB05_ID1(val) bfin_write16(CAN_MB05_ID1, val)
  1739. #define pCAN_MB06_DATA0 ((uint16_t volatile *)CAN_MB06_DATA0) /* Mailbox 6 Data Word 0 [15:0] Register */
  1740. #define bfin_read_CAN_MB06_DATA0() bfin_read16(CAN_MB06_DATA0)
  1741. #define bfin_write_CAN_MB06_DATA0(val) bfin_write16(CAN_MB06_DATA0, val)
  1742. #define pCAN_MB06_DATA1 ((uint16_t volatile *)CAN_MB06_DATA1) /* Mailbox 6 Data Word 1 [31:16] Register */
  1743. #define bfin_read_CAN_MB06_DATA1() bfin_read16(CAN_MB06_DATA1)
  1744. #define bfin_write_CAN_MB06_DATA1(val) bfin_write16(CAN_MB06_DATA1, val)
  1745. #define pCAN_MB06_DATA2 ((uint16_t volatile *)CAN_MB06_DATA2) /* Mailbox 6 Data Word 2 [47:32] Register */
  1746. #define bfin_read_CAN_MB06_DATA2() bfin_read16(CAN_MB06_DATA2)
  1747. #define bfin_write_CAN_MB06_DATA2(val) bfin_write16(CAN_MB06_DATA2, val)
  1748. #define pCAN_MB06_DATA3 ((uint16_t volatile *)CAN_MB06_DATA3) /* Mailbox 6 Data Word 3 [63:48] Register */
  1749. #define bfin_read_CAN_MB06_DATA3() bfin_read16(CAN_MB06_DATA3)
  1750. #define bfin_write_CAN_MB06_DATA3(val) bfin_write16(CAN_MB06_DATA3, val)
  1751. #define pCAN_MB06_LENGTH ((uint16_t volatile *)CAN_MB06_LENGTH) /* Mailbox 6 Data Length Code Register */
  1752. #define bfin_read_CAN_MB06_LENGTH() bfin_read16(CAN_MB06_LENGTH)
  1753. #define bfin_write_CAN_MB06_LENGTH(val) bfin_write16(CAN_MB06_LENGTH, val)
  1754. #define pCAN_MB06_TIMESTAMP ((uint16_t volatile *)CAN_MB06_TIMESTAMP) /* Mailbox 6 Time Stamp Value Register */
  1755. #define bfin_read_CAN_MB06_TIMESTAMP() bfin_read16(CAN_MB06_TIMESTAMP)
  1756. #define bfin_write_CAN_MB06_TIMESTAMP(val) bfin_write16(CAN_MB06_TIMESTAMP, val)
  1757. #define pCAN_MB06_ID0 ((uint16_t volatile *)CAN_MB06_ID0) /* Mailbox 6 Identifier Low Register */
  1758. #define bfin_read_CAN_MB06_ID0() bfin_read16(CAN_MB06_ID0)
  1759. #define bfin_write_CAN_MB06_ID0(val) bfin_write16(CAN_MB06_ID0, val)
  1760. #define pCAN_MB06_ID1 ((uint16_t volatile *)CAN_MB06_ID1) /* Mailbox 6 Identifier High Register */
  1761. #define bfin_read_CAN_MB06_ID1() bfin_read16(CAN_MB06_ID1)
  1762. #define bfin_write_CAN_MB06_ID1(val) bfin_write16(CAN_MB06_ID1, val)
  1763. #define pCAN_MB07_DATA0 ((uint16_t volatile *)CAN_MB07_DATA0) /* Mailbox 7 Data Word 0 [15:0] Register */
  1764. #define bfin_read_CAN_MB07_DATA0() bfin_read16(CAN_MB07_DATA0)
  1765. #define bfin_write_CAN_MB07_DATA0(val) bfin_write16(CAN_MB07_DATA0, val)
  1766. #define pCAN_MB07_DATA1 ((uint16_t volatile *)CAN_MB07_DATA1) /* Mailbox 7 Data Word 1 [31:16] Register */
  1767. #define bfin_read_CAN_MB07_DATA1() bfin_read16(CAN_MB07_DATA1)
  1768. #define bfin_write_CAN_MB07_DATA1(val) bfin_write16(CAN_MB07_DATA1, val)
  1769. #define pCAN_MB07_DATA2 ((uint16_t volatile *)CAN_MB07_DATA2) /* Mailbox 7 Data Word 2 [47:32] Register */
  1770. #define bfin_read_CAN_MB07_DATA2() bfin_read16(CAN_MB07_DATA2)
  1771. #define bfin_write_CAN_MB07_DATA2(val) bfin_write16(CAN_MB07_DATA2, val)
  1772. #define pCAN_MB07_DATA3 ((uint16_t volatile *)CAN_MB07_DATA3) /* Mailbox 7 Data Word 3 [63:48] Register */
  1773. #define bfin_read_CAN_MB07_DATA3() bfin_read16(CAN_MB07_DATA3)
  1774. #define bfin_write_CAN_MB07_DATA3(val) bfin_write16(CAN_MB07_DATA3, val)
  1775. #define pCAN_MB07_LENGTH ((uint16_t volatile *)CAN_MB07_LENGTH) /* Mailbox 7 Data Length Code Register */
  1776. #define bfin_read_CAN_MB07_LENGTH() bfin_read16(CAN_MB07_LENGTH)
  1777. #define bfin_write_CAN_MB07_LENGTH(val) bfin_write16(CAN_MB07_LENGTH, val)
  1778. #define pCAN_MB07_TIMESTAMP ((uint16_t volatile *)CAN_MB07_TIMESTAMP) /* Mailbox 7 Time Stamp Value Register */
  1779. #define bfin_read_CAN_MB07_TIMESTAMP() bfin_read16(CAN_MB07_TIMESTAMP)
  1780. #define bfin_write_CAN_MB07_TIMESTAMP(val) bfin_write16(CAN_MB07_TIMESTAMP, val)
  1781. #define pCAN_MB07_ID0 ((uint16_t volatile *)CAN_MB07_ID0) /* Mailbox 7 Identifier Low Register */
  1782. #define bfin_read_CAN_MB07_ID0() bfin_read16(CAN_MB07_ID0)
  1783. #define bfin_write_CAN_MB07_ID0(val) bfin_write16(CAN_MB07_ID0, val)
  1784. #define pCAN_MB07_ID1 ((uint16_t volatile *)CAN_MB07_ID1) /* Mailbox 7 Identifier High Register */
  1785. #define bfin_read_CAN_MB07_ID1() bfin_read16(CAN_MB07_ID1)
  1786. #define bfin_write_CAN_MB07_ID1(val) bfin_write16(CAN_MB07_ID1, val)
  1787. #define pCAN_MB08_DATA0 ((uint16_t volatile *)CAN_MB08_DATA0) /* Mailbox 8 Data Word 0 [15:0] Register */
  1788. #define bfin_read_CAN_MB08_DATA0() bfin_read16(CAN_MB08_DATA0)
  1789. #define bfin_write_CAN_MB08_DATA0(val) bfin_write16(CAN_MB08_DATA0, val)
  1790. #define pCAN_MB08_DATA1 ((uint16_t volatile *)CAN_MB08_DATA1) /* Mailbox 8 Data Word 1 [31:16] Register */
  1791. #define bfin_read_CAN_MB08_DATA1() bfin_read16(CAN_MB08_DATA1)
  1792. #define bfin_write_CAN_MB08_DATA1(val) bfin_write16(CAN_MB08_DATA1, val)
  1793. #define pCAN_MB08_DATA2 ((uint16_t volatile *)CAN_MB08_DATA2) /* Mailbox 8 Data Word 2 [47:32] Register */
  1794. #define bfin_read_CAN_MB08_DATA2() bfin_read16(CAN_MB08_DATA2)
  1795. #define bfin_write_CAN_MB08_DATA2(val) bfin_write16(CAN_MB08_DATA2, val)
  1796. #define pCAN_MB08_DATA3 ((uint16_t volatile *)CAN_MB08_DATA3) /* Mailbox 8 Data Word 3 [63:48] Register */
  1797. #define bfin_read_CAN_MB08_DATA3() bfin_read16(CAN_MB08_DATA3)
  1798. #define bfin_write_CAN_MB08_DATA3(val) bfin_write16(CAN_MB08_DATA3, val)
  1799. #define pCAN_MB08_LENGTH ((uint16_t volatile *)CAN_MB08_LENGTH) /* Mailbox 8 Data Length Code Register */
  1800. #define bfin_read_CAN_MB08_LENGTH() bfin_read16(CAN_MB08_LENGTH)
  1801. #define bfin_write_CAN_MB08_LENGTH(val) bfin_write16(CAN_MB08_LENGTH, val)
  1802. #define pCAN_MB08_TIMESTAMP ((uint16_t volatile *)CAN_MB08_TIMESTAMP) /* Mailbox 8 Time Stamp Value Register */
  1803. #define bfin_read_CAN_MB08_TIMESTAMP() bfin_read16(CAN_MB08_TIMESTAMP)
  1804. #define bfin_write_CAN_MB08_TIMESTAMP(val) bfin_write16(CAN_MB08_TIMESTAMP, val)
  1805. #define pCAN_MB08_ID0 ((uint16_t volatile *)CAN_MB08_ID0) /* Mailbox 8 Identifier Low Register */
  1806. #define bfin_read_CAN_MB08_ID0() bfin_read16(CAN_MB08_ID0)
  1807. #define bfin_write_CAN_MB08_ID0(val) bfin_write16(CAN_MB08_ID0, val)
  1808. #define pCAN_MB08_ID1 ((uint16_t volatile *)CAN_MB08_ID1) /* Mailbox 8 Identifier High Register */
  1809. #define bfin_read_CAN_MB08_ID1() bfin_read16(CAN_MB08_ID1)
  1810. #define bfin_write_CAN_MB08_ID1(val) bfin_write16(CAN_MB08_ID1, val)
  1811. #define pCAN_MB09_DATA0 ((uint16_t volatile *)CAN_MB09_DATA0) /* Mailbox 9 Data Word 0 [15:0] Register */
  1812. #define bfin_read_CAN_MB09_DATA0() bfin_read16(CAN_MB09_DATA0)
  1813. #define bfin_write_CAN_MB09_DATA0(val) bfin_write16(CAN_MB09_DATA0, val)
  1814. #define pCAN_MB09_DATA1 ((uint16_t volatile *)CAN_MB09_DATA1) /* Mailbox 9 Data Word 1 [31:16] Register */
  1815. #define bfin_read_CAN_MB09_DATA1() bfin_read16(CAN_MB09_DATA1)
  1816. #define bfin_write_CAN_MB09_DATA1(val) bfin_write16(CAN_MB09_DATA1, val)
  1817. #define pCAN_MB09_DATA2 ((uint16_t volatile *)CAN_MB09_DATA2) /* Mailbox 9 Data Word 2 [47:32] Register */
  1818. #define bfin_read_CAN_MB09_DATA2() bfin_read16(CAN_MB09_DATA2)
  1819. #define bfin_write_CAN_MB09_DATA2(val) bfin_write16(CAN_MB09_DATA2, val)
  1820. #define pCAN_MB09_DATA3 ((uint16_t volatile *)CAN_MB09_DATA3) /* Mailbox 9 Data Word 3 [63:48] Register */
  1821. #define bfin_read_CAN_MB09_DATA3() bfin_read16(CAN_MB09_DATA3)
  1822. #define bfin_write_CAN_MB09_DATA3(val) bfin_write16(CAN_MB09_DATA3, val)
  1823. #define pCAN_MB09_LENGTH ((uint16_t volatile *)CAN_MB09_LENGTH) /* Mailbox 9 Data Length Code Register */
  1824. #define bfin_read_CAN_MB09_LENGTH() bfin_read16(CAN_MB09_LENGTH)
  1825. #define bfin_write_CAN_MB09_LENGTH(val) bfin_write16(CAN_MB09_LENGTH, val)
  1826. #define pCAN_MB09_TIMESTAMP ((uint16_t volatile *)CAN_MB09_TIMESTAMP) /* Mailbox 9 Time Stamp Value Register */
  1827. #define bfin_read_CAN_MB09_TIMESTAMP() bfin_read16(CAN_MB09_TIMESTAMP)
  1828. #define bfin_write_CAN_MB09_TIMESTAMP(val) bfin_write16(CAN_MB09_TIMESTAMP, val)
  1829. #define pCAN_MB09_ID0 ((uint16_t volatile *)CAN_MB09_ID0) /* Mailbox 9 Identifier Low Register */
  1830. #define bfin_read_CAN_MB09_ID0() bfin_read16(CAN_MB09_ID0)
  1831. #define bfin_write_CAN_MB09_ID0(val) bfin_write16(CAN_MB09_ID0, val)
  1832. #define pCAN_MB09_ID1 ((uint16_t volatile *)CAN_MB09_ID1) /* Mailbox 9 Identifier High Register */
  1833. #define bfin_read_CAN_MB09_ID1() bfin_read16(CAN_MB09_ID1)
  1834. #define bfin_write_CAN_MB09_ID1(val) bfin_write16(CAN_MB09_ID1, val)
  1835. #define pCAN_MB10_DATA0 ((uint16_t volatile *)CAN_MB10_DATA0) /* Mailbox 10 Data Word 0 [15:0] Register */
  1836. #define bfin_read_CAN_MB10_DATA0() bfin_read16(CAN_MB10_DATA0)
  1837. #define bfin_write_CAN_MB10_DATA0(val) bfin_write16(CAN_MB10_DATA0, val)
  1838. #define pCAN_MB10_DATA1 ((uint16_t volatile *)CAN_MB10_DATA1) /* Mailbox 10 Data Word 1 [31:16] Register */
  1839. #define bfin_read_CAN_MB10_DATA1() bfin_read16(CAN_MB10_DATA1)
  1840. #define bfin_write_CAN_MB10_DATA1(val) bfin_write16(CAN_MB10_DATA1, val)
  1841. #define pCAN_MB10_DATA2 ((uint16_t volatile *)CAN_MB10_DATA2) /* Mailbox 10 Data Word 2 [47:32] Register */
  1842. #define bfin_read_CAN_MB10_DATA2() bfin_read16(CAN_MB10_DATA2)
  1843. #define bfin_write_CAN_MB10_DATA2(val) bfin_write16(CAN_MB10_DATA2, val)
  1844. #define pCAN_MB10_DATA3 ((uint16_t volatile *)CAN_MB10_DATA3) /* Mailbox 10 Data Word 3 [63:48] Register */
  1845. #define bfin_read_CAN_MB10_DATA3() bfin_read16(CAN_MB10_DATA3)
  1846. #define bfin_write_CAN_MB10_DATA3(val) bfin_write16(CAN_MB10_DATA3, val)
  1847. #define pCAN_MB10_LENGTH ((uint16_t volatile *)CAN_MB10_LENGTH) /* Mailbox 10 Data Length Code Register */
  1848. #define bfin_read_CAN_MB10_LENGTH() bfin_read16(CAN_MB10_LENGTH)
  1849. #define bfin_write_CAN_MB10_LENGTH(val) bfin_write16(CAN_MB10_LENGTH, val)
  1850. #define pCAN_MB10_TIMESTAMP ((uint16_t volatile *)CAN_MB10_TIMESTAMP) /* Mailbox 10 Time Stamp Value Register */
  1851. #define bfin_read_CAN_MB10_TIMESTAMP() bfin_read16(CAN_MB10_TIMESTAMP)
  1852. #define bfin_write_CAN_MB10_TIMESTAMP(val) bfin_write16(CAN_MB10_TIMESTAMP, val)
  1853. #define pCAN_MB10_ID0 ((uint16_t volatile *)CAN_MB10_ID0) /* Mailbox 10 Identifier Low Register */
  1854. #define bfin_read_CAN_MB10_ID0() bfin_read16(CAN_MB10_ID0)
  1855. #define bfin_write_CAN_MB10_ID0(val) bfin_write16(CAN_MB10_ID0, val)
  1856. #define pCAN_MB10_ID1 ((uint16_t volatile *)CAN_MB10_ID1) /* Mailbox 10 Identifier High Register */
  1857. #define bfin_read_CAN_MB10_ID1() bfin_read16(CAN_MB10_ID1)
  1858. #define bfin_write_CAN_MB10_ID1(val) bfin_write16(CAN_MB10_ID1, val)
  1859. #define pCAN_MB11_DATA0 ((uint16_t volatile *)CAN_MB11_DATA0) /* Mailbox 11 Data Word 0 [15:0] Register */
  1860. #define bfin_read_CAN_MB11_DATA0() bfin_read16(CAN_MB11_DATA0)
  1861. #define bfin_write_CAN_MB11_DATA0(val) bfin_write16(CAN_MB11_DATA0, val)
  1862. #define pCAN_MB11_DATA1 ((uint16_t volatile *)CAN_MB11_DATA1) /* Mailbox 11 Data Word 1 [31:16] Register */
  1863. #define bfin_read_CAN_MB11_DATA1() bfin_read16(CAN_MB11_DATA1)
  1864. #define bfin_write_CAN_MB11_DATA1(val) bfin_write16(CAN_MB11_DATA1, val)
  1865. #define pCAN_MB11_DATA2 ((uint16_t volatile *)CAN_MB11_DATA2) /* Mailbox 11 Data Word 2 [47:32] Register */
  1866. #define bfin_read_CAN_MB11_DATA2() bfin_read16(CAN_MB11_DATA2)
  1867. #define bfin_write_CAN_MB11_DATA2(val) bfin_write16(CAN_MB11_DATA2, val)
  1868. #define pCAN_MB11_DATA3 ((uint16_t volatile *)CAN_MB11_DATA3) /* Mailbox 11 Data Word 3 [63:48] Register */
  1869. #define bfin_read_CAN_MB11_DATA3() bfin_read16(CAN_MB11_DATA3)
  1870. #define bfin_write_CAN_MB11_DATA3(val) bfin_write16(CAN_MB11_DATA3, val)
  1871. #define pCAN_MB11_LENGTH ((uint16_t volatile *)CAN_MB11_LENGTH) /* Mailbox 11 Data Length Code Register */
  1872. #define bfin_read_CAN_MB11_LENGTH() bfin_read16(CAN_MB11_LENGTH)
  1873. #define bfin_write_CAN_MB11_LENGTH(val) bfin_write16(CAN_MB11_LENGTH, val)
  1874. #define pCAN_MB11_TIMESTAMP ((uint16_t volatile *)CAN_MB11_TIMESTAMP) /* Mailbox 11 Time Stamp Value Register */
  1875. #define bfin_read_CAN_MB11_TIMESTAMP() bfin_read16(CAN_MB11_TIMESTAMP)
  1876. #define bfin_write_CAN_MB11_TIMESTAMP(val) bfin_write16(CAN_MB11_TIMESTAMP, val)
  1877. #define pCAN_MB11_ID0 ((uint16_t volatile *)CAN_MB11_ID0) /* Mailbox 11 Identifier Low Register */
  1878. #define bfin_read_CAN_MB11_ID0() bfin_read16(CAN_MB11_ID0)
  1879. #define bfin_write_CAN_MB11_ID0(val) bfin_write16(CAN_MB11_ID0, val)
  1880. #define pCAN_MB11_ID1 ((uint16_t volatile *)CAN_MB11_ID1) /* Mailbox 11 Identifier High Register */
  1881. #define bfin_read_CAN_MB11_ID1() bfin_read16(CAN_MB11_ID1)
  1882. #define bfin_write_CAN_MB11_ID1(val) bfin_write16(CAN_MB11_ID1, val)
  1883. #define pCAN_MB12_DATA0 ((uint16_t volatile *)CAN_MB12_DATA0) /* Mailbox 12 Data Word 0 [15:0] Register */
  1884. #define bfin_read_CAN_MB12_DATA0() bfin_read16(CAN_MB12_DATA0)
  1885. #define bfin_write_CAN_MB12_DATA0(val) bfin_write16(CAN_MB12_DATA0, val)
  1886. #define pCAN_MB12_DATA1 ((uint16_t volatile *)CAN_MB12_DATA1) /* Mailbox 12 Data Word 1 [31:16] Register */
  1887. #define bfin_read_CAN_MB12_DATA1() bfin_read16(CAN_MB12_DATA1)
  1888. #define bfin_write_CAN_MB12_DATA1(val) bfin_write16(CAN_MB12_DATA1, val)
  1889. #define pCAN_MB12_DATA2 ((uint16_t volatile *)CAN_MB12_DATA2) /* Mailbox 12 Data Word 2 [47:32] Register */
  1890. #define bfin_read_CAN_MB12_DATA2() bfin_read16(CAN_MB12_DATA2)
  1891. #define bfin_write_CAN_MB12_DATA2(val) bfin_write16(CAN_MB12_DATA2, val)
  1892. #define pCAN_MB12_DATA3 ((uint16_t volatile *)CAN_MB12_DATA3) /* Mailbox 12 Data Word 3 [63:48] Register */
  1893. #define bfin_read_CAN_MB12_DATA3() bfin_read16(CAN_MB12_DATA3)
  1894. #define bfin_write_CAN_MB12_DATA3(val) bfin_write16(CAN_MB12_DATA3, val)
  1895. #define pCAN_MB12_LENGTH ((uint16_t volatile *)CAN_MB12_LENGTH) /* Mailbox 12 Data Length Code Register */
  1896. #define bfin_read_CAN_MB12_LENGTH() bfin_read16(CAN_MB12_LENGTH)
  1897. #define bfin_write_CAN_MB12_LENGTH(val) bfin_write16(CAN_MB12_LENGTH, val)
  1898. #define pCAN_MB12_TIMESTAMP ((uint16_t volatile *)CAN_MB12_TIMESTAMP) /* Mailbox 12 Time Stamp Value Register */
  1899. #define bfin_read_CAN_MB12_TIMESTAMP() bfin_read16(CAN_MB12_TIMESTAMP)
  1900. #define bfin_write_CAN_MB12_TIMESTAMP(val) bfin_write16(CAN_MB12_TIMESTAMP, val)
  1901. #define pCAN_MB12_ID0 ((uint16_t volatile *)CAN_MB12_ID0) /* Mailbox 12 Identifier Low Register */
  1902. #define bfin_read_CAN_MB12_ID0() bfin_read16(CAN_MB12_ID0)
  1903. #define bfin_write_CAN_MB12_ID0(val) bfin_write16(CAN_MB12_ID0, val)
  1904. #define pCAN_MB12_ID1 ((uint16_t volatile *)CAN_MB12_ID1) /* Mailbox 12 Identifier High Register */
  1905. #define bfin_read_CAN_MB12_ID1() bfin_read16(CAN_MB12_ID1)
  1906. #define bfin_write_CAN_MB12_ID1(val) bfin_write16(CAN_MB12_ID1, val)
  1907. #define pCAN_MB13_DATA0 ((uint16_t volatile *)CAN_MB13_DATA0) /* Mailbox 13 Data Word 0 [15:0] Register */
  1908. #define bfin_read_CAN_MB13_DATA0() bfin_read16(CAN_MB13_DATA0)
  1909. #define bfin_write_CAN_MB13_DATA0(val) bfin_write16(CAN_MB13_DATA0, val)
  1910. #define pCAN_MB13_DATA1 ((uint16_t volatile *)CAN_MB13_DATA1) /* Mailbox 13 Data Word 1 [31:16] Register */
  1911. #define bfin_read_CAN_MB13_DATA1() bfin_read16(CAN_MB13_DATA1)
  1912. #define bfin_write_CAN_MB13_DATA1(val) bfin_write16(CAN_MB13_DATA1, val)
  1913. #define pCAN_MB13_DATA2 ((uint16_t volatile *)CAN_MB13_DATA2) /* Mailbox 13 Data Word 2 [47:32] Register */
  1914. #define bfin_read_CAN_MB13_DATA2() bfin_read16(CAN_MB13_DATA2)
  1915. #define bfin_write_CAN_MB13_DATA2(val) bfin_write16(CAN_MB13_DATA2, val)
  1916. #define pCAN_MB13_DATA3 ((uint16_t volatile *)CAN_MB13_DATA3) /* Mailbox 13 Data Word 3 [63:48] Register */
  1917. #define bfin_read_CAN_MB13_DATA3() bfin_read16(CAN_MB13_DATA3)
  1918. #define bfin_write_CAN_MB13_DATA3(val) bfin_write16(CAN_MB13_DATA3, val)
  1919. #define pCAN_MB13_LENGTH ((uint16_t volatile *)CAN_MB13_LENGTH) /* Mailbox 13 Data Length Code Register */
  1920. #define bfin_read_CAN_MB13_LENGTH() bfin_read16(CAN_MB13_LENGTH)
  1921. #define bfin_write_CAN_MB13_LENGTH(val) bfin_write16(CAN_MB13_LENGTH, val)
  1922. #define pCAN_MB13_TIMESTAMP ((uint16_t volatile *)CAN_MB13_TIMESTAMP) /* Mailbox 13 Time Stamp Value Register */
  1923. #define bfin_read_CAN_MB13_TIMESTAMP() bfin_read16(CAN_MB13_TIMESTAMP)
  1924. #define bfin_write_CAN_MB13_TIMESTAMP(val) bfin_write16(CAN_MB13_TIMESTAMP, val)
  1925. #define pCAN_MB13_ID0 ((uint16_t volatile *)CAN_MB13_ID0) /* Mailbox 13 Identifier Low Register */
  1926. #define bfin_read_CAN_MB13_ID0() bfin_read16(CAN_MB13_ID0)
  1927. #define bfin_write_CAN_MB13_ID0(val) bfin_write16(CAN_MB13_ID0, val)
  1928. #define pCAN_MB13_ID1 ((uint16_t volatile *)CAN_MB13_ID1) /* Mailbox 13 Identifier High Register */
  1929. #define bfin_read_CAN_MB13_ID1() bfin_read16(CAN_MB13_ID1)
  1930. #define bfin_write_CAN_MB13_ID1(val) bfin_write16(CAN_MB13_ID1, val)
  1931. #define pCAN_MB14_DATA0 ((uint16_t volatile *)CAN_MB14_DATA0) /* Mailbox 14 Data Word 0 [15:0] Register */
  1932. #define bfin_read_CAN_MB14_DATA0() bfin_read16(CAN_MB14_DATA0)
  1933. #define bfin_write_CAN_MB14_DATA0(val) bfin_write16(CAN_MB14_DATA0, val)
  1934. #define pCAN_MB14_DATA1 ((uint16_t volatile *)CAN_MB14_DATA1) /* Mailbox 14 Data Word 1 [31:16] Register */
  1935. #define bfin_read_CAN_MB14_DATA1() bfin_read16(CAN_MB14_DATA1)
  1936. #define bfin_write_CAN_MB14_DATA1(val) bfin_write16(CAN_MB14_DATA1, val)
  1937. #define pCAN_MB14_DATA2 ((uint16_t volatile *)CAN_MB14_DATA2) /* Mailbox 14 Data Word 2 [47:32] Register */
  1938. #define bfin_read_CAN_MB14_DATA2() bfin_read16(CAN_MB14_DATA2)
  1939. #define bfin_write_CAN_MB14_DATA2(val) bfin_write16(CAN_MB14_DATA2, val)
  1940. #define pCAN_MB14_DATA3 ((uint16_t volatile *)CAN_MB14_DATA3) /* Mailbox 14 Data Word 3 [63:48] Register */
  1941. #define bfin_read_CAN_MB14_DATA3() bfin_read16(CAN_MB14_DATA3)
  1942. #define bfin_write_CAN_MB14_DATA3(val) bfin_write16(CAN_MB14_DATA3, val)
  1943. #define pCAN_MB14_LENGTH ((uint16_t volatile *)CAN_MB14_LENGTH) /* Mailbox 14 Data Length Code Register */
  1944. #define bfin_read_CAN_MB14_LENGTH() bfin_read16(CAN_MB14_LENGTH)
  1945. #define bfin_write_CAN_MB14_LENGTH(val) bfin_write16(CAN_MB14_LENGTH, val)
  1946. #define pCAN_MB14_TIMESTAMP ((uint16_t volatile *)CAN_MB14_TIMESTAMP) /* Mailbox 14 Time Stamp Value Register */
  1947. #define bfin_read_CAN_MB14_TIMESTAMP() bfin_read16(CAN_MB14_TIMESTAMP)
  1948. #define bfin_write_CAN_MB14_TIMESTAMP(val) bfin_write16(CAN_MB14_TIMESTAMP, val)
  1949. #define pCAN_MB14_ID0 ((uint16_t volatile *)CAN_MB14_ID0) /* Mailbox 14 Identifier Low Register */
  1950. #define bfin_read_CAN_MB14_ID0() bfin_read16(CAN_MB14_ID0)
  1951. #define bfin_write_CAN_MB14_ID0(val) bfin_write16(CAN_MB14_ID0, val)
  1952. #define pCAN_MB14_ID1 ((uint16_t volatile *)CAN_MB14_ID1) /* Mailbox 14 Identifier High Register */
  1953. #define bfin_read_CAN_MB14_ID1() bfin_read16(CAN_MB14_ID1)
  1954. #define bfin_write_CAN_MB14_ID1(val) bfin_write16(CAN_MB14_ID1, val)
  1955. #define pCAN_MB15_DATA0 ((uint16_t volatile *)CAN_MB15_DATA0) /* Mailbox 15 Data Word 0 [15:0] Register */
  1956. #define bfin_read_CAN_MB15_DATA0() bfin_read16(CAN_MB15_DATA0)
  1957. #define bfin_write_CAN_MB15_DATA0(val) bfin_write16(CAN_MB15_DATA0, val)
  1958. #define pCAN_MB15_DATA1 ((uint16_t volatile *)CAN_MB15_DATA1) /* Mailbox 15 Data Word 1 [31:16] Register */
  1959. #define bfin_read_CAN_MB15_DATA1() bfin_read16(CAN_MB15_DATA1)
  1960. #define bfin_write_CAN_MB15_DATA1(val) bfin_write16(CAN_MB15_DATA1, val)
  1961. #define pCAN_MB15_DATA2 ((uint16_t volatile *)CAN_MB15_DATA2) /* Mailbox 15 Data Word 2 [47:32] Register */
  1962. #define bfin_read_CAN_MB15_DATA2() bfin_read16(CAN_MB15_DATA2)
  1963. #define bfin_write_CAN_MB15_DATA2(val) bfin_write16(CAN_MB15_DATA2, val)
  1964. #define pCAN_MB15_DATA3 ((uint16_t volatile *)CAN_MB15_DATA3) /* Mailbox 15 Data Word 3 [63:48] Register */
  1965. #define bfin_read_CAN_MB15_DATA3() bfin_read16(CAN_MB15_DATA3)
  1966. #define bfin_write_CAN_MB15_DATA3(val) bfin_write16(CAN_MB15_DATA3, val)
  1967. #define pCAN_MB15_LENGTH ((uint16_t volatile *)CAN_MB15_LENGTH) /* Mailbox 15 Data Length Code Register */
  1968. #define bfin_read_CAN_MB15_LENGTH() bfin_read16(CAN_MB15_LENGTH)
  1969. #define bfin_write_CAN_MB15_LENGTH(val) bfin_write16(CAN_MB15_LENGTH, val)
  1970. #define pCAN_MB15_TIMESTAMP ((uint16_t volatile *)CAN_MB15_TIMESTAMP) /* Mailbox 15 Time Stamp Value Register */
  1971. #define bfin_read_CAN_MB15_TIMESTAMP() bfin_read16(CAN_MB15_TIMESTAMP)
  1972. #define bfin_write_CAN_MB15_TIMESTAMP(val) bfin_write16(CAN_MB15_TIMESTAMP, val)
  1973. #define pCAN_MB15_ID0 ((uint16_t volatile *)CAN_MB15_ID0) /* Mailbox 15 Identifier Low Register */
  1974. #define bfin_read_CAN_MB15_ID0() bfin_read16(CAN_MB15_ID0)
  1975. #define bfin_write_CAN_MB15_ID0(val) bfin_write16(CAN_MB15_ID0, val)
  1976. #define pCAN_MB15_ID1 ((uint16_t volatile *)CAN_MB15_ID1) /* Mailbox 15 Identifier High Register */
  1977. #define bfin_read_CAN_MB15_ID1() bfin_read16(CAN_MB15_ID1)
  1978. #define bfin_write_CAN_MB15_ID1(val) bfin_write16(CAN_MB15_ID1, val)
  1979. #define pCAN_MB16_DATA0 ((uint16_t volatile *)CAN_MB16_DATA0) /* Mailbox 16 Data Word 0 [15:0] Register */
  1980. #define bfin_read_CAN_MB16_DATA0() bfin_read16(CAN_MB16_DATA0)
  1981. #define bfin_write_CAN_MB16_DATA0(val) bfin_write16(CAN_MB16_DATA0, val)
  1982. #define pCAN_MB16_DATA1 ((uint16_t volatile *)CAN_MB16_DATA1) /* Mailbox 16 Data Word 1 [31:16] Register */
  1983. #define bfin_read_CAN_MB16_DATA1() bfin_read16(CAN_MB16_DATA1)
  1984. #define bfin_write_CAN_MB16_DATA1(val) bfin_write16(CAN_MB16_DATA1, val)
  1985. #define pCAN_MB16_DATA2 ((uint16_t volatile *)CAN_MB16_DATA2) /* Mailbox 16 Data Word 2 [47:32] Register */
  1986. #define bfin_read_CAN_MB16_DATA2() bfin_read16(CAN_MB16_DATA2)
  1987. #define bfin_write_CAN_MB16_DATA2(val) bfin_write16(CAN_MB16_DATA2, val)
  1988. #define pCAN_MB16_DATA3 ((uint16_t volatile *)CAN_MB16_DATA3) /* Mailbox 16 Data Word 3 [63:48] Register */
  1989. #define bfin_read_CAN_MB16_DATA3() bfin_read16(CAN_MB16_DATA3)
  1990. #define bfin_write_CAN_MB16_DATA3(val) bfin_write16(CAN_MB16_DATA3, val)
  1991. #define pCAN_MB16_LENGTH ((uint16_t volatile *)CAN_MB16_LENGTH) /* Mailbox 16 Data Length Code Register */
  1992. #define bfin_read_CAN_MB16_LENGTH() bfin_read16(CAN_MB16_LENGTH)
  1993. #define bfin_write_CAN_MB16_LENGTH(val) bfin_write16(CAN_MB16_LENGTH, val)
  1994. #define pCAN_MB16_TIMESTAMP ((uint16_t volatile *)CAN_MB16_TIMESTAMP) /* Mailbox 16 Time Stamp Value Register */
  1995. #define bfin_read_CAN_MB16_TIMESTAMP() bfin_read16(CAN_MB16_TIMESTAMP)
  1996. #define bfin_write_CAN_MB16_TIMESTAMP(val) bfin_write16(CAN_MB16_TIMESTAMP, val)
  1997. #define pCAN_MB16_ID0 ((uint16_t volatile *)CAN_MB16_ID0) /* Mailbox 16 Identifier Low Register */
  1998. #define bfin_read_CAN_MB16_ID0() bfin_read16(CAN_MB16_ID0)
  1999. #define bfin_write_CAN_MB16_ID0(val) bfin_write16(CAN_MB16_ID0, val)
  2000. #define pCAN_MB16_ID1 ((uint16_t volatile *)CAN_MB16_ID1) /* Mailbox 16 Identifier High Register */
  2001. #define bfin_read_CAN_MB16_ID1() bfin_read16(CAN_MB16_ID1)
  2002. #define bfin_write_CAN_MB16_ID1(val) bfin_write16(CAN_MB16_ID1, val)
  2003. #define pCAN_MB17_DATA0 ((uint16_t volatile *)CAN_MB17_DATA0) /* Mailbox 17 Data Word 0 [15:0] Register */
  2004. #define bfin_read_CAN_MB17_DATA0() bfin_read16(CAN_MB17_DATA0)
  2005. #define bfin_write_CAN_MB17_DATA0(val) bfin_write16(CAN_MB17_DATA0, val)
  2006. #define pCAN_MB17_DATA1 ((uint16_t volatile *)CAN_MB17_DATA1) /* Mailbox 17 Data Word 1 [31:16] Register */
  2007. #define bfin_read_CAN_MB17_DATA1() bfin_read16(CAN_MB17_DATA1)
  2008. #define bfin_write_CAN_MB17_DATA1(val) bfin_write16(CAN_MB17_DATA1, val)
  2009. #define pCAN_MB17_DATA2 ((uint16_t volatile *)CAN_MB17_DATA2) /* Mailbox 17 Data Word 2 [47:32] Register */
  2010. #define bfin_read_CAN_MB17_DATA2() bfin_read16(CAN_MB17_DATA2)
  2011. #define bfin_write_CAN_MB17_DATA2(val) bfin_write16(CAN_MB17_DATA2, val)
  2012. #define pCAN_MB17_DATA3 ((uint16_t volatile *)CAN_MB17_DATA3) /* Mailbox 17 Data Word 3 [63:48] Register */
  2013. #define bfin_read_CAN_MB17_DATA3() bfin_read16(CAN_MB17_DATA3)
  2014. #define bfin_write_CAN_MB17_DATA3(val) bfin_write16(CAN_MB17_DATA3, val)
  2015. #define pCAN_MB17_LENGTH ((uint16_t volatile *)CAN_MB17_LENGTH) /* Mailbox 17 Data Length Code Register */
  2016. #define bfin_read_CAN_MB17_LENGTH() bfin_read16(CAN_MB17_LENGTH)
  2017. #define bfin_write_CAN_MB17_LENGTH(val) bfin_write16(CAN_MB17_LENGTH, val)
  2018. #define pCAN_MB17_TIMESTAMP ((uint16_t volatile *)CAN_MB17_TIMESTAMP) /* Mailbox 17 Time Stamp Value Register */
  2019. #define bfin_read_CAN_MB17_TIMESTAMP() bfin_read16(CAN_MB17_TIMESTAMP)
  2020. #define bfin_write_CAN_MB17_TIMESTAMP(val) bfin_write16(CAN_MB17_TIMESTAMP, val)
  2021. #define pCAN_MB17_ID0 ((uint16_t volatile *)CAN_MB17_ID0) /* Mailbox 17 Identifier Low Register */
  2022. #define bfin_read_CAN_MB17_ID0() bfin_read16(CAN_MB17_ID0)
  2023. #define bfin_write_CAN_MB17_ID0(val) bfin_write16(CAN_MB17_ID0, val)
  2024. #define pCAN_MB17_ID1 ((uint16_t volatile *)CAN_MB17_ID1) /* Mailbox 17 Identifier High Register */
  2025. #define bfin_read_CAN_MB17_ID1() bfin_read16(CAN_MB17_ID1)
  2026. #define bfin_write_CAN_MB17_ID1(val) bfin_write16(CAN_MB17_ID1, val)
  2027. #define pCAN_MB18_DATA0 ((uint16_t volatile *)CAN_MB18_DATA0) /* Mailbox 18 Data Word 0 [15:0] Register */
  2028. #define bfin_read_CAN_MB18_DATA0() bfin_read16(CAN_MB18_DATA0)
  2029. #define bfin_write_CAN_MB18_DATA0(val) bfin_write16(CAN_MB18_DATA0, val)
  2030. #define pCAN_MB18_DATA1 ((uint16_t volatile *)CAN_MB18_DATA1) /* Mailbox 18 Data Word 1 [31:16] Register */
  2031. #define bfin_read_CAN_MB18_DATA1() bfin_read16(CAN_MB18_DATA1)
  2032. #define bfin_write_CAN_MB18_DATA1(val) bfin_write16(CAN_MB18_DATA1, val)
  2033. #define pCAN_MB18_DATA2 ((uint16_t volatile *)CAN_MB18_DATA2) /* Mailbox 18 Data Word 2 [47:32] Register */
  2034. #define bfin_read_CAN_MB18_DATA2() bfin_read16(CAN_MB18_DATA2)
  2035. #define bfin_write_CAN_MB18_DATA2(val) bfin_write16(CAN_MB18_DATA2, val)
  2036. #define pCAN_MB18_DATA3 ((uint16_t volatile *)CAN_MB18_DATA3) /* Mailbox 18 Data Word 3 [63:48] Register */
  2037. #define bfin_read_CAN_MB18_DATA3() bfin_read16(CAN_MB18_DATA3)
  2038. #define bfin_write_CAN_MB18_DATA3(val) bfin_write16(CAN_MB18_DATA3, val)
  2039. #define pCAN_MB18_LENGTH ((uint16_t volatile *)CAN_MB18_LENGTH) /* Mailbox 18 Data Length Code Register */
  2040. #define bfin_read_CAN_MB18_LENGTH() bfin_read16(CAN_MB18_LENGTH)
  2041. #define bfin_write_CAN_MB18_LENGTH(val) bfin_write16(CAN_MB18_LENGTH, val)
  2042. #define pCAN_MB18_TIMESTAMP ((uint16_t volatile *)CAN_MB18_TIMESTAMP) /* Mailbox 18 Time Stamp Value Register */
  2043. #define bfin_read_CAN_MB18_TIMESTAMP() bfin_read16(CAN_MB18_TIMESTAMP)
  2044. #define bfin_write_CAN_MB18_TIMESTAMP(val) bfin_write16(CAN_MB18_TIMESTAMP, val)
  2045. #define pCAN_MB18_ID0 ((uint16_t volatile *)CAN_MB18_ID0) /* Mailbox 18 Identifier Low Register */
  2046. #define bfin_read_CAN_MB18_ID0() bfin_read16(CAN_MB18_ID0)
  2047. #define bfin_write_CAN_MB18_ID0(val) bfin_write16(CAN_MB18_ID0, val)
  2048. #define pCAN_MB18_ID1 ((uint16_t volatile *)CAN_MB18_ID1) /* Mailbox 18 Identifier High Register */
  2049. #define bfin_read_CAN_MB18_ID1() bfin_read16(CAN_MB18_ID1)
  2050. #define bfin_write_CAN_MB18_ID1(val) bfin_write16(CAN_MB18_ID1, val)
  2051. #define pCAN_MB19_DATA0 ((uint16_t volatile *)CAN_MB19_DATA0) /* Mailbox 19 Data Word 0 [15:0] Register */
  2052. #define bfin_read_CAN_MB19_DATA0() bfin_read16(CAN_MB19_DATA0)
  2053. #define bfin_write_CAN_MB19_DATA0(val) bfin_write16(CAN_MB19_DATA0, val)
  2054. #define pCAN_MB19_DATA1 ((uint16_t volatile *)CAN_MB19_DATA1) /* Mailbox 19 Data Word 1 [31:16] Register */
  2055. #define bfin_read_CAN_MB19_DATA1() bfin_read16(CAN_MB19_DATA1)
  2056. #define bfin_write_CAN_MB19_DATA1(val) bfin_write16(CAN_MB19_DATA1, val)
  2057. #define pCAN_MB19_DATA2 ((uint16_t volatile *)CAN_MB19_DATA2) /* Mailbox 19 Data Word 2 [47:32] Register */
  2058. #define bfin_read_CAN_MB19_DATA2() bfin_read16(CAN_MB19_DATA2)
  2059. #define bfin_write_CAN_MB19_DATA2(val) bfin_write16(CAN_MB19_DATA2, val)
  2060. #define pCAN_MB19_DATA3 ((uint16_t volatile *)CAN_MB19_DATA3) /* Mailbox 19 Data Word 3 [63:48] Register */
  2061. #define bfin_read_CAN_MB19_DATA3() bfin_read16(CAN_MB19_DATA3)
  2062. #define bfin_write_CAN_MB19_DATA3(val) bfin_write16(CAN_MB19_DATA3, val)
  2063. #define pCAN_MB19_LENGTH ((uint16_t volatile *)CAN_MB19_LENGTH) /* Mailbox 19 Data Length Code Register */
  2064. #define bfin_read_CAN_MB19_LENGTH() bfin_read16(CAN_MB19_LENGTH)
  2065. #define bfin_write_CAN_MB19_LENGTH(val) bfin_write16(CAN_MB19_LENGTH, val)
  2066. #define pCAN_MB19_TIMESTAMP ((uint16_t volatile *)CAN_MB19_TIMESTAMP) /* Mailbox 19 Time Stamp Value Register */
  2067. #define bfin_read_CAN_MB19_TIMESTAMP() bfin_read16(CAN_MB19_TIMESTAMP)
  2068. #define bfin_write_CAN_MB19_TIMESTAMP(val) bfin_write16(CAN_MB19_TIMESTAMP, val)
  2069. #define pCAN_MB19_ID0 ((uint16_t volatile *)CAN_MB19_ID0) /* Mailbox 19 Identifier Low Register */
  2070. #define bfin_read_CAN_MB19_ID0() bfin_read16(CAN_MB19_ID0)
  2071. #define bfin_write_CAN_MB19_ID0(val) bfin_write16(CAN_MB19_ID0, val)
  2072. #define pCAN_MB19_ID1 ((uint16_t volatile *)CAN_MB19_ID1) /* Mailbox 19 Identifier High Register */
  2073. #define bfin_read_CAN_MB19_ID1() bfin_read16(CAN_MB19_ID1)
  2074. #define bfin_write_CAN_MB19_ID1(val) bfin_write16(CAN_MB19_ID1, val)
  2075. #define pCAN_MB20_DATA0 ((uint16_t volatile *)CAN_MB20_DATA0) /* Mailbox 20 Data Word 0 [15:0] Register */
  2076. #define bfin_read_CAN_MB20_DATA0() bfin_read16(CAN_MB20_DATA0)
  2077. #define bfin_write_CAN_MB20_DATA0(val) bfin_write16(CAN_MB20_DATA0, val)
  2078. #define pCAN_MB20_DATA1 ((uint16_t volatile *)CAN_MB20_DATA1) /* Mailbox 20 Data Word 1 [31:16] Register */
  2079. #define bfin_read_CAN_MB20_DATA1() bfin_read16(CAN_MB20_DATA1)
  2080. #define bfin_write_CAN_MB20_DATA1(val) bfin_write16(CAN_MB20_DATA1, val)
  2081. #define pCAN_MB20_DATA2 ((uint16_t volatile *)CAN_MB20_DATA2) /* Mailbox 20 Data Word 2 [47:32] Register */
  2082. #define bfin_read_CAN_MB20_DATA2() bfin_read16(CAN_MB20_DATA2)
  2083. #define bfin_write_CAN_MB20_DATA2(val) bfin_write16(CAN_MB20_DATA2, val)
  2084. #define pCAN_MB20_DATA3 ((uint16_t volatile *)CAN_MB20_DATA3) /* Mailbox 20 Data Word 3 [63:48] Register */
  2085. #define bfin_read_CAN_MB20_DATA3() bfin_read16(CAN_MB20_DATA3)
  2086. #define bfin_write_CAN_MB20_DATA3(val) bfin_write16(CAN_MB20_DATA3, val)
  2087. #define pCAN_MB20_LENGTH ((uint16_t volatile *)CAN_MB20_LENGTH) /* Mailbox 20 Data Length Code Register */
  2088. #define bfin_read_CAN_MB20_LENGTH() bfin_read16(CAN_MB20_LENGTH)
  2089. #define bfin_write_CAN_MB20_LENGTH(val) bfin_write16(CAN_MB20_LENGTH, val)
  2090. #define pCAN_MB20_TIMESTAMP ((uint16_t volatile *)CAN_MB20_TIMESTAMP) /* Mailbox 20 Time Stamp Value Register */
  2091. #define bfin_read_CAN_MB20_TIMESTAMP() bfin_read16(CAN_MB20_TIMESTAMP)
  2092. #define bfin_write_CAN_MB20_TIMESTAMP(val) bfin_write16(CAN_MB20_TIMESTAMP, val)
  2093. #define pCAN_MB20_ID0 ((uint16_t volatile *)CAN_MB20_ID0) /* Mailbox 20 Identifier Low Register */
  2094. #define bfin_read_CAN_MB20_ID0() bfin_read16(CAN_MB20_ID0)
  2095. #define bfin_write_CAN_MB20_ID0(val) bfin_write16(CAN_MB20_ID0, val)
  2096. #define pCAN_MB20_ID1 ((uint16_t volatile *)CAN_MB20_ID1) /* Mailbox 20 Identifier High Register */
  2097. #define bfin_read_CAN_MB20_ID1() bfin_read16(CAN_MB20_ID1)
  2098. #define bfin_write_CAN_MB20_ID1(val) bfin_write16(CAN_MB20_ID1, val)
  2099. #define pCAN_MB21_DATA0 ((uint16_t volatile *)CAN_MB21_DATA0) /* Mailbox 21 Data Word 0 [15:0] Register */
  2100. #define bfin_read_CAN_MB21_DATA0() bfin_read16(CAN_MB21_DATA0)
  2101. #define bfin_write_CAN_MB21_DATA0(val) bfin_write16(CAN_MB21_DATA0, val)
  2102. #define pCAN_MB21_DATA1 ((uint16_t volatile *)CAN_MB21_DATA1) /* Mailbox 21 Data Word 1 [31:16] Register */
  2103. #define bfin_read_CAN_MB21_DATA1() bfin_read16(CAN_MB21_DATA1)
  2104. #define bfin_write_CAN_MB21_DATA1(val) bfin_write16(CAN_MB21_DATA1, val)
  2105. #define pCAN_MB21_DATA2 ((uint16_t volatile *)CAN_MB21_DATA2) /* Mailbox 21 Data Word 2 [47:32] Register */
  2106. #define bfin_read_CAN_MB21_DATA2() bfin_read16(CAN_MB21_DATA2)
  2107. #define bfin_write_CAN_MB21_DATA2(val) bfin_write16(CAN_MB21_DATA2, val)
  2108. #define pCAN_MB21_DATA3 ((uint16_t volatile *)CAN_MB21_DATA3) /* Mailbox 21 Data Word 3 [63:48] Register */
  2109. #define bfin_read_CAN_MB21_DATA3() bfin_read16(CAN_MB21_DATA3)
  2110. #define bfin_write_CAN_MB21_DATA3(val) bfin_write16(CAN_MB21_DATA3, val)
  2111. #define pCAN_MB21_LENGTH ((uint16_t volatile *)CAN_MB21_LENGTH) /* Mailbox 21 Data Length Code Register */
  2112. #define bfin_read_CAN_MB21_LENGTH() bfin_read16(CAN_MB21_LENGTH)
  2113. #define bfin_write_CAN_MB21_LENGTH(val) bfin_write16(CAN_MB21_LENGTH, val)
  2114. #define pCAN_MB21_TIMESTAMP ((uint16_t volatile *)CAN_MB21_TIMESTAMP) /* Mailbox 21 Time Stamp Value Register */
  2115. #define bfin_read_CAN_MB21_TIMESTAMP() bfin_read16(CAN_MB21_TIMESTAMP)
  2116. #define bfin_write_CAN_MB21_TIMESTAMP(val) bfin_write16(CAN_MB21_TIMESTAMP, val)
  2117. #define pCAN_MB21_ID0 ((uint16_t volatile *)CAN_MB21_ID0) /* Mailbox 21 Identifier Low Register */
  2118. #define bfin_read_CAN_MB21_ID0() bfin_read16(CAN_MB21_ID0)
  2119. #define bfin_write_CAN_MB21_ID0(val) bfin_write16(CAN_MB21_ID0, val)
  2120. #define pCAN_MB21_ID1 ((uint16_t volatile *)CAN_MB21_ID1) /* Mailbox 21 Identifier High Register */
  2121. #define bfin_read_CAN_MB21_ID1() bfin_read16(CAN_MB21_ID1)
  2122. #define bfin_write_CAN_MB21_ID1(val) bfin_write16(CAN_MB21_ID1, val)
  2123. #define pCAN_MB22_DATA0 ((uint16_t volatile *)CAN_MB22_DATA0) /* Mailbox 22 Data Word 0 [15:0] Register */
  2124. #define bfin_read_CAN_MB22_DATA0() bfin_read16(CAN_MB22_DATA0)
  2125. #define bfin_write_CAN_MB22_DATA0(val) bfin_write16(CAN_MB22_DATA0, val)
  2126. #define pCAN_MB22_DATA1 ((uint16_t volatile *)CAN_MB22_DATA1) /* Mailbox 22 Data Word 1 [31:16] Register */
  2127. #define bfin_read_CAN_MB22_DATA1() bfin_read16(CAN_MB22_DATA1)
  2128. #define bfin_write_CAN_MB22_DATA1(val) bfin_write16(CAN_MB22_DATA1, val)
  2129. #define pCAN_MB22_DATA2 ((uint16_t volatile *)CAN_MB22_DATA2) /* Mailbox 22 Data Word 2 [47:32] Register */
  2130. #define bfin_read_CAN_MB22_DATA2() bfin_read16(CAN_MB22_DATA2)
  2131. #define bfin_write_CAN_MB22_DATA2(val) bfin_write16(CAN_MB22_DATA2, val)
  2132. #define pCAN_MB22_DATA3 ((uint16_t volatile *)CAN_MB22_DATA3) /* Mailbox 22 Data Word 3 [63:48] Register */
  2133. #define bfin_read_CAN_MB22_DATA3() bfin_read16(CAN_MB22_DATA3)
  2134. #define bfin_write_CAN_MB22_DATA3(val) bfin_write16(CAN_MB22_DATA3, val)
  2135. #define pCAN_MB22_LENGTH ((uint16_t volatile *)CAN_MB22_LENGTH) /* Mailbox 22 Data Length Code Register */
  2136. #define bfin_read_CAN_MB22_LENGTH() bfin_read16(CAN_MB22_LENGTH)
  2137. #define bfin_write_CAN_MB22_LENGTH(val) bfin_write16(CAN_MB22_LENGTH, val)
  2138. #define pCAN_MB22_TIMESTAMP ((uint16_t volatile *)CAN_MB22_TIMESTAMP) /* Mailbox 22 Time Stamp Value Register */
  2139. #define bfin_read_CAN_MB22_TIMESTAMP() bfin_read16(CAN_MB22_TIMESTAMP)
  2140. #define bfin_write_CAN_MB22_TIMESTAMP(val) bfin_write16(CAN_MB22_TIMESTAMP, val)
  2141. #define pCAN_MB22_ID0 ((uint16_t volatile *)CAN_MB22_ID0) /* Mailbox 22 Identifier Low Register */
  2142. #define bfin_read_CAN_MB22_ID0() bfin_read16(CAN_MB22_ID0)
  2143. #define bfin_write_CAN_MB22_ID0(val) bfin_write16(CAN_MB22_ID0, val)
  2144. #define pCAN_MB22_ID1 ((uint16_t volatile *)CAN_MB22_ID1) /* Mailbox 22 Identifier High Register */
  2145. #define bfin_read_CAN_MB22_ID1() bfin_read16(CAN_MB22_ID1)
  2146. #define bfin_write_CAN_MB22_ID1(val) bfin_write16(CAN_MB22_ID1, val)
  2147. #define pCAN_MB23_DATA0 ((uint16_t volatile *)CAN_MB23_DATA0) /* Mailbox 23 Data Word 0 [15:0] Register */
  2148. #define bfin_read_CAN_MB23_DATA0() bfin_read16(CAN_MB23_DATA0)
  2149. #define bfin_write_CAN_MB23_DATA0(val) bfin_write16(CAN_MB23_DATA0, val)
  2150. #define pCAN_MB23_DATA1 ((uint16_t volatile *)CAN_MB23_DATA1) /* Mailbox 23 Data Word 1 [31:16] Register */
  2151. #define bfin_read_CAN_MB23_DATA1() bfin_read16(CAN_MB23_DATA1)
  2152. #define bfin_write_CAN_MB23_DATA1(val) bfin_write16(CAN_MB23_DATA1, val)
  2153. #define pCAN_MB23_DATA2 ((uint16_t volatile *)CAN_MB23_DATA2) /* Mailbox 23 Data Word 2 [47:32] Register */
  2154. #define bfin_read_CAN_MB23_DATA2() bfin_read16(CAN_MB23_DATA2)
  2155. #define bfin_write_CAN_MB23_DATA2(val) bfin_write16(CAN_MB23_DATA2, val)
  2156. #define pCAN_MB23_DATA3 ((uint16_t volatile *)CAN_MB23_DATA3) /* Mailbox 23 Data Word 3 [63:48] Register */
  2157. #define bfin_read_CAN_MB23_DATA3() bfin_read16(CAN_MB23_DATA3)
  2158. #define bfin_write_CAN_MB23_DATA3(val) bfin_write16(CAN_MB23_DATA3, val)
  2159. #define pCAN_MB23_LENGTH ((uint16_t volatile *)CAN_MB23_LENGTH) /* Mailbox 23 Data Length Code Register */
  2160. #define bfin_read_CAN_MB23_LENGTH() bfin_read16(CAN_MB23_LENGTH)
  2161. #define bfin_write_CAN_MB23_LENGTH(val) bfin_write16(CAN_MB23_LENGTH, val)
  2162. #define pCAN_MB23_TIMESTAMP ((uint16_t volatile *)CAN_MB23_TIMESTAMP) /* Mailbox 23 Time Stamp Value Register */
  2163. #define bfin_read_CAN_MB23_TIMESTAMP() bfin_read16(CAN_MB23_TIMESTAMP)
  2164. #define bfin_write_CAN_MB23_TIMESTAMP(val) bfin_write16(CAN_MB23_TIMESTAMP, val)
  2165. #define pCAN_MB23_ID0 ((uint16_t volatile *)CAN_MB23_ID0) /* Mailbox 23 Identifier Low Register */
  2166. #define bfin_read_CAN_MB23_ID0() bfin_read16(CAN_MB23_ID0)
  2167. #define bfin_write_CAN_MB23_ID0(val) bfin_write16(CAN_MB23_ID0, val)
  2168. #define pCAN_MB23_ID1 ((uint16_t volatile *)CAN_MB23_ID1) /* Mailbox 23 Identifier High Register */
  2169. #define bfin_read_CAN_MB23_ID1() bfin_read16(CAN_MB23_ID1)
  2170. #define bfin_write_CAN_MB23_ID1(val) bfin_write16(CAN_MB23_ID1, val)
  2171. #define pCAN_MB24_DATA0 ((uint16_t volatile *)CAN_MB24_DATA0) /* Mailbox 24 Data Word 0 [15:0] Register */
  2172. #define bfin_read_CAN_MB24_DATA0() bfin_read16(CAN_MB24_DATA0)
  2173. #define bfin_write_CAN_MB24_DATA0(val) bfin_write16(CAN_MB24_DATA0, val)
  2174. #define pCAN_MB24_DATA1 ((uint16_t volatile *)CAN_MB24_DATA1) /* Mailbox 24 Data Word 1 [31:16] Register */
  2175. #define bfin_read_CAN_MB24_DATA1() bfin_read16(CAN_MB24_DATA1)
  2176. #define bfin_write_CAN_MB24_DATA1(val) bfin_write16(CAN_MB24_DATA1, val)
  2177. #define pCAN_MB24_DATA2 ((uint16_t volatile *)CAN_MB24_DATA2) /* Mailbox 24 Data Word 2 [47:32] Register */
  2178. #define bfin_read_CAN_MB24_DATA2() bfin_read16(CAN_MB24_DATA2)
  2179. #define bfin_write_CAN_MB24_DATA2(val) bfin_write16(CAN_MB24_DATA2, val)
  2180. #define pCAN_MB24_DATA3 ((uint16_t volatile *)CAN_MB24_DATA3) /* Mailbox 24 Data Word 3 [63:48] Register */
  2181. #define bfin_read_CAN_MB24_DATA3() bfin_read16(CAN_MB24_DATA3)
  2182. #define bfin_write_CAN_MB24_DATA3(val) bfin_write16(CAN_MB24_DATA3, val)
  2183. #define pCAN_MB24_LENGTH ((uint16_t volatile *)CAN_MB24_LENGTH) /* Mailbox 24 Data Length Code Register */
  2184. #define bfin_read_CAN_MB24_LENGTH() bfin_read16(CAN_MB24_LENGTH)
  2185. #define bfin_write_CAN_MB24_LENGTH(val) bfin_write16(CAN_MB24_LENGTH, val)
  2186. #define pCAN_MB24_TIMESTAMP ((uint16_t volatile *)CAN_MB24_TIMESTAMP) /* Mailbox 24 Time Stamp Value Register */
  2187. #define bfin_read_CAN_MB24_TIMESTAMP() bfin_read16(CAN_MB24_TIMESTAMP)
  2188. #define bfin_write_CAN_MB24_TIMESTAMP(val) bfin_write16(CAN_MB24_TIMESTAMP, val)
  2189. #define pCAN_MB24_ID0 ((uint16_t volatile *)CAN_MB24_ID0) /* Mailbox 24 Identifier Low Register */
  2190. #define bfin_read_CAN_MB24_ID0() bfin_read16(CAN_MB24_ID0)
  2191. #define bfin_write_CAN_MB24_ID0(val) bfin_write16(CAN_MB24_ID0, val)
  2192. #define pCAN_MB24_ID1 ((uint16_t volatile *)CAN_MB24_ID1) /* Mailbox 24 Identifier High Register */
  2193. #define bfin_read_CAN_MB24_ID1() bfin_read16(CAN_MB24_ID1)
  2194. #define bfin_write_CAN_MB24_ID1(val) bfin_write16(CAN_MB24_ID1, val)
  2195. #define pCAN_MB25_DATA0 ((uint16_t volatile *)CAN_MB25_DATA0) /* Mailbox 25 Data Word 0 [15:0] Register */
  2196. #define bfin_read_CAN_MB25_DATA0() bfin_read16(CAN_MB25_DATA0)
  2197. #define bfin_write_CAN_MB25_DATA0(val) bfin_write16(CAN_MB25_DATA0, val)
  2198. #define pCAN_MB25_DATA1 ((uint16_t volatile *)CAN_MB25_DATA1) /* Mailbox 25 Data Word 1 [31:16] Register */
  2199. #define bfin_read_CAN_MB25_DATA1() bfin_read16(CAN_MB25_DATA1)
  2200. #define bfin_write_CAN_MB25_DATA1(val) bfin_write16(CAN_MB25_DATA1, val)
  2201. #define pCAN_MB25_DATA2 ((uint16_t volatile *)CAN_MB25_DATA2) /* Mailbox 25 Data Word 2 [47:32] Register */
  2202. #define bfin_read_CAN_MB25_DATA2() bfin_read16(CAN_MB25_DATA2)
  2203. #define bfin_write_CAN_MB25_DATA2(val) bfin_write16(CAN_MB25_DATA2, val)
  2204. #define pCAN_MB25_DATA3 ((uint16_t volatile *)CAN_MB25_DATA3) /* Mailbox 25 Data Word 3 [63:48] Register */
  2205. #define bfin_read_CAN_MB25_DATA3() bfin_read16(CAN_MB25_DATA3)
  2206. #define bfin_write_CAN_MB25_DATA3(val) bfin_write16(CAN_MB25_DATA3, val)
  2207. #define pCAN_MB25_LENGTH ((uint16_t volatile *)CAN_MB25_LENGTH) /* Mailbox 25 Data Length Code Register */
  2208. #define bfin_read_CAN_MB25_LENGTH() bfin_read16(CAN_MB25_LENGTH)
  2209. #define bfin_write_CAN_MB25_LENGTH(val) bfin_write16(CAN_MB25_LENGTH, val)
  2210. #define pCAN_MB25_TIMESTAMP ((uint16_t volatile *)CAN_MB25_TIMESTAMP) /* Mailbox 25 Time Stamp Value Register */
  2211. #define bfin_read_CAN_MB25_TIMESTAMP() bfin_read16(CAN_MB25_TIMESTAMP)
  2212. #define bfin_write_CAN_MB25_TIMESTAMP(val) bfin_write16(CAN_MB25_TIMESTAMP, val)
  2213. #define pCAN_MB25_ID0 ((uint16_t volatile *)CAN_MB25_ID0) /* Mailbox 25 Identifier Low Register */
  2214. #define bfin_read_CAN_MB25_ID0() bfin_read16(CAN_MB25_ID0)
  2215. #define bfin_write_CAN_MB25_ID0(val) bfin_write16(CAN_MB25_ID0, val)
  2216. #define pCAN_MB25_ID1 ((uint16_t volatile *)CAN_MB25_ID1) /* Mailbox 25 Identifier High Register */
  2217. #define bfin_read_CAN_MB25_ID1() bfin_read16(CAN_MB25_ID1)
  2218. #define bfin_write_CAN_MB25_ID1(val) bfin_write16(CAN_MB25_ID1, val)
  2219. #define pCAN_MB26_DATA0 ((uint16_t volatile *)CAN_MB26_DATA0) /* Mailbox 26 Data Word 0 [15:0] Register */
  2220. #define bfin_read_CAN_MB26_DATA0() bfin_read16(CAN_MB26_DATA0)
  2221. #define bfin_write_CAN_MB26_DATA0(val) bfin_write16(CAN_MB26_DATA0, val)
  2222. #define pCAN_MB26_DATA1 ((uint16_t volatile *)CAN_MB26_DATA1) /* Mailbox 26 Data Word 1 [31:16] Register */
  2223. #define bfin_read_CAN_MB26_DATA1() bfin_read16(CAN_MB26_DATA1)
  2224. #define bfin_write_CAN_MB26_DATA1(val) bfin_write16(CAN_MB26_DATA1, val)
  2225. #define pCAN_MB26_DATA2 ((uint16_t volatile *)CAN_MB26_DATA2) /* Mailbox 26 Data Word 2 [47:32] Register */
  2226. #define bfin_read_CAN_MB26_DATA2() bfin_read16(CAN_MB26_DATA2)
  2227. #define bfin_write_CAN_MB26_DATA2(val) bfin_write16(CAN_MB26_DATA2, val)
  2228. #define pCAN_MB26_DATA3 ((uint16_t volatile *)CAN_MB26_DATA3) /* Mailbox 26 Data Word 3 [63:48] Register */
  2229. #define bfin_read_CAN_MB26_DATA3() bfin_read16(CAN_MB26_DATA3)
  2230. #define bfin_write_CAN_MB26_DATA3(val) bfin_write16(CAN_MB26_DATA3, val)
  2231. #define pCAN_MB26_LENGTH ((uint16_t volatile *)CAN_MB26_LENGTH) /* Mailbox 26 Data Length Code Register */
  2232. #define bfin_read_CAN_MB26_LENGTH() bfin_read16(CAN_MB26_LENGTH)
  2233. #define bfin_write_CAN_MB26_LENGTH(val) bfin_write16(CAN_MB26_LENGTH, val)
  2234. #define pCAN_MB26_TIMESTAMP ((uint16_t volatile *)CAN_MB26_TIMESTAMP) /* Mailbox 26 Time Stamp Value Register */
  2235. #define bfin_read_CAN_MB26_TIMESTAMP() bfin_read16(CAN_MB26_TIMESTAMP)
  2236. #define bfin_write_CAN_MB26_TIMESTAMP(val) bfin_write16(CAN_MB26_TIMESTAMP, val)
  2237. #define pCAN_MB26_ID0 ((uint16_t volatile *)CAN_MB26_ID0) /* Mailbox 26 Identifier Low Register */
  2238. #define bfin_read_CAN_MB26_ID0() bfin_read16(CAN_MB26_ID0)
  2239. #define bfin_write_CAN_MB26_ID0(val) bfin_write16(CAN_MB26_ID0, val)
  2240. #define pCAN_MB26_ID1 ((uint16_t volatile *)CAN_MB26_ID1) /* Mailbox 26 Identifier High Register */
  2241. #define bfin_read_CAN_MB26_ID1() bfin_read16(CAN_MB26_ID1)
  2242. #define bfin_write_CAN_MB26_ID1(val) bfin_write16(CAN_MB26_ID1, val)
  2243. #define pCAN_MB27_DATA0 ((uint16_t volatile *)CAN_MB27_DATA0) /* Mailbox 27 Data Word 0 [15:0] Register */
  2244. #define bfin_read_CAN_MB27_DATA0() bfin_read16(CAN_MB27_DATA0)
  2245. #define bfin_write_CAN_MB27_DATA0(val) bfin_write16(CAN_MB27_DATA0, val)
  2246. #define pCAN_MB27_DATA1 ((uint16_t volatile *)CAN_MB27_DATA1) /* Mailbox 27 Data Word 1 [31:16] Register */
  2247. #define bfin_read_CAN_MB27_DATA1() bfin_read16(CAN_MB27_DATA1)
  2248. #define bfin_write_CAN_MB27_DATA1(val) bfin_write16(CAN_MB27_DATA1, val)
  2249. #define pCAN_MB27_DATA2 ((uint16_t volatile *)CAN_MB27_DATA2) /* Mailbox 27 Data Word 2 [47:32] Register */
  2250. #define bfin_read_CAN_MB27_DATA2() bfin_read16(CAN_MB27_DATA2)
  2251. #define bfin_write_CAN_MB27_DATA2(val) bfin_write16(CAN_MB27_DATA2, val)
  2252. #define pCAN_MB27_DATA3 ((uint16_t volatile *)CAN_MB27_DATA3) /* Mailbox 27 Data Word 3 [63:48] Register */
  2253. #define bfin_read_CAN_MB27_DATA3() bfin_read16(CAN_MB27_DATA3)
  2254. #define bfin_write_CAN_MB27_DATA3(val) bfin_write16(CAN_MB27_DATA3, val)
  2255. #define pCAN_MB27_LENGTH ((uint16_t volatile *)CAN_MB27_LENGTH) /* Mailbox 27 Data Length Code Register */
  2256. #define bfin_read_CAN_MB27_LENGTH() bfin_read16(CAN_MB27_LENGTH)
  2257. #define bfin_write_CAN_MB27_LENGTH(val) bfin_write16(CAN_MB27_LENGTH, val)
  2258. #define pCAN_MB27_TIMESTAMP ((uint16_t volatile *)CAN_MB27_TIMESTAMP) /* Mailbox 27 Time Stamp Value Register */
  2259. #define bfin_read_CAN_MB27_TIMESTAMP() bfin_read16(CAN_MB27_TIMESTAMP)
  2260. #define bfin_write_CAN_MB27_TIMESTAMP(val) bfin_write16(CAN_MB27_TIMESTAMP, val)
  2261. #define pCAN_MB27_ID0 ((uint16_t volatile *)CAN_MB27_ID0) /* Mailbox 27 Identifier Low Register */
  2262. #define bfin_read_CAN_MB27_ID0() bfin_read16(CAN_MB27_ID0)
  2263. #define bfin_write_CAN_MB27_ID0(val) bfin_write16(CAN_MB27_ID0, val)
  2264. #define pCAN_MB27_ID1 ((uint16_t volatile *)CAN_MB27_ID1) /* Mailbox 27 Identifier High Register */
  2265. #define bfin_read_CAN_MB27_ID1() bfin_read16(CAN_MB27_ID1)
  2266. #define bfin_write_CAN_MB27_ID1(val) bfin_write16(CAN_MB27_ID1, val)
  2267. #define pCAN_MB28_DATA0 ((uint16_t volatile *)CAN_MB28_DATA0) /* Mailbox 28 Data Word 0 [15:0] Register */
  2268. #define bfin_read_CAN_MB28_DATA0() bfin_read16(CAN_MB28_DATA0)
  2269. #define bfin_write_CAN_MB28_DATA0(val) bfin_write16(CAN_MB28_DATA0, val)
  2270. #define pCAN_MB28_DATA1 ((uint16_t volatile *)CAN_MB28_DATA1) /* Mailbox 28 Data Word 1 [31:16] Register */
  2271. #define bfin_read_CAN_MB28_DATA1() bfin_read16(CAN_MB28_DATA1)
  2272. #define bfin_write_CAN_MB28_DATA1(val) bfin_write16(CAN_MB28_DATA1, val)
  2273. #define pCAN_MB28_DATA2 ((uint16_t volatile *)CAN_MB28_DATA2) /* Mailbox 28 Data Word 2 [47:32] Register */
  2274. #define bfin_read_CAN_MB28_DATA2() bfin_read16(CAN_MB28_DATA2)
  2275. #define bfin_write_CAN_MB28_DATA2(val) bfin_write16(CAN_MB28_DATA2, val)
  2276. #define pCAN_MB28_DATA3 ((uint16_t volatile *)CAN_MB28_DATA3) /* Mailbox 28 Data Word 3 [63:48] Register */
  2277. #define bfin_read_CAN_MB28_DATA3() bfin_read16(CAN_MB28_DATA3)
  2278. #define bfin_write_CAN_MB28_DATA3(val) bfin_write16(CAN_MB28_DATA3, val)
  2279. #define pCAN_MB28_LENGTH ((uint16_t volatile *)CAN_MB28_LENGTH) /* Mailbox 28 Data Length Code Register */
  2280. #define bfin_read_CAN_MB28_LENGTH() bfin_read16(CAN_MB28_LENGTH)
  2281. #define bfin_write_CAN_MB28_LENGTH(val) bfin_write16(CAN_MB28_LENGTH, val)
  2282. #define pCAN_MB28_TIMESTAMP ((uint16_t volatile *)CAN_MB28_TIMESTAMP) /* Mailbox 28 Time Stamp Value Register */
  2283. #define bfin_read_CAN_MB28_TIMESTAMP() bfin_read16(CAN_MB28_TIMESTAMP)
  2284. #define bfin_write_CAN_MB28_TIMESTAMP(val) bfin_write16(CAN_MB28_TIMESTAMP, val)
  2285. #define pCAN_MB28_ID0 ((uint16_t volatile *)CAN_MB28_ID0) /* Mailbox 28 Identifier Low Register */
  2286. #define bfin_read_CAN_MB28_ID0() bfin_read16(CAN_MB28_ID0)
  2287. #define bfin_write_CAN_MB28_ID0(val) bfin_write16(CAN_MB28_ID0, val)
  2288. #define pCAN_MB28_ID1 ((uint16_t volatile *)CAN_MB28_ID1) /* Mailbox 28 Identifier High Register */
  2289. #define bfin_read_CAN_MB28_ID1() bfin_read16(CAN_MB28_ID1)
  2290. #define bfin_write_CAN_MB28_ID1(val) bfin_write16(CAN_MB28_ID1, val)
  2291. #define pCAN_MB29_DATA0 ((uint16_t volatile *)CAN_MB29_DATA0) /* Mailbox 29 Data Word 0 [15:0] Register */
  2292. #define bfin_read_CAN_MB29_DATA0() bfin_read16(CAN_MB29_DATA0)
  2293. #define bfin_write_CAN_MB29_DATA0(val) bfin_write16(CAN_MB29_DATA0, val)
  2294. #define pCAN_MB29_DATA1 ((uint16_t volatile *)CAN_MB29_DATA1) /* Mailbox 29 Data Word 1 [31:16] Register */
  2295. #define bfin_read_CAN_MB29_DATA1() bfin_read16(CAN_MB29_DATA1)
  2296. #define bfin_write_CAN_MB29_DATA1(val) bfin_write16(CAN_MB29_DATA1, val)
  2297. #define pCAN_MB29_DATA2 ((uint16_t volatile *)CAN_MB29_DATA2) /* Mailbox 29 Data Word 2 [47:32] Register */
  2298. #define bfin_read_CAN_MB29_DATA2() bfin_read16(CAN_MB29_DATA2)
  2299. #define bfin_write_CAN_MB29_DATA2(val) bfin_write16(CAN_MB29_DATA2, val)
  2300. #define pCAN_MB29_DATA3 ((uint16_t volatile *)CAN_MB29_DATA3) /* Mailbox 29 Data Word 3 [63:48] Register */
  2301. #define bfin_read_CAN_MB29_DATA3() bfin_read16(CAN_MB29_DATA3)
  2302. #define bfin_write_CAN_MB29_DATA3(val) bfin_write16(CAN_MB29_DATA3, val)
  2303. #define pCAN_MB29_LENGTH ((uint16_t volatile *)CAN_MB29_LENGTH) /* Mailbox 29 Data Length Code Register */
  2304. #define bfin_read_CAN_MB29_LENGTH() bfin_read16(CAN_MB29_LENGTH)
  2305. #define bfin_write_CAN_MB29_LENGTH(val) bfin_write16(CAN_MB29_LENGTH, val)
  2306. #define pCAN_MB29_TIMESTAMP ((uint16_t volatile *)CAN_MB29_TIMESTAMP) /* Mailbox 29 Time Stamp Value Register */
  2307. #define bfin_read_CAN_MB29_TIMESTAMP() bfin_read16(CAN_MB29_TIMESTAMP)
  2308. #define bfin_write_CAN_MB29_TIMESTAMP(val) bfin_write16(CAN_MB29_TIMESTAMP, val)
  2309. #define pCAN_MB29_ID0 ((uint16_t volatile *)CAN_MB29_ID0) /* Mailbox 29 Identifier Low Register */
  2310. #define bfin_read_CAN_MB29_ID0() bfin_read16(CAN_MB29_ID0)
  2311. #define bfin_write_CAN_MB29_ID0(val) bfin_write16(CAN_MB29_ID0, val)
  2312. #define pCAN_MB29_ID1 ((uint16_t volatile *)CAN_MB29_ID1) /* Mailbox 29 Identifier High Register */
  2313. #define bfin_read_CAN_MB29_ID1() bfin_read16(CAN_MB29_ID1)
  2314. #define bfin_write_CAN_MB29_ID1(val) bfin_write16(CAN_MB29_ID1, val)
  2315. #define pCAN_MB30_DATA0 ((uint16_t volatile *)CAN_MB30_DATA0) /* Mailbox 30 Data Word 0 [15:0] Register */
  2316. #define bfin_read_CAN_MB30_DATA0() bfin_read16(CAN_MB30_DATA0)
  2317. #define bfin_write_CAN_MB30_DATA0(val) bfin_write16(CAN_MB30_DATA0, val)
  2318. #define pCAN_MB30_DATA1 ((uint16_t volatile *)CAN_MB30_DATA1) /* Mailbox 30 Data Word 1 [31:16] Register */
  2319. #define bfin_read_CAN_MB30_DATA1() bfin_read16(CAN_MB30_DATA1)
  2320. #define bfin_write_CAN_MB30_DATA1(val) bfin_write16(CAN_MB30_DATA1, val)
  2321. #define pCAN_MB30_DATA2 ((uint16_t volatile *)CAN_MB30_DATA2) /* Mailbox 30 Data Word 2 [47:32] Register */
  2322. #define bfin_read_CAN_MB30_DATA2() bfin_read16(CAN_MB30_DATA2)
  2323. #define bfin_write_CAN_MB30_DATA2(val) bfin_write16(CAN_MB30_DATA2, val)
  2324. #define pCAN_MB30_DATA3 ((uint16_t volatile *)CAN_MB30_DATA3) /* Mailbox 30 Data Word 3 [63:48] Register */
  2325. #define bfin_read_CAN_MB30_DATA3() bfin_read16(CAN_MB30_DATA3)
  2326. #define bfin_write_CAN_MB30_DATA3(val) bfin_write16(CAN_MB30_DATA3, val)
  2327. #define pCAN_MB30_LENGTH ((uint16_t volatile *)CAN_MB30_LENGTH) /* Mailbox 30 Data Length Code Register */
  2328. #define bfin_read_CAN_MB30_LENGTH() bfin_read16(CAN_MB30_LENGTH)
  2329. #define bfin_write_CAN_MB30_LENGTH(val) bfin_write16(CAN_MB30_LENGTH, val)
  2330. #define pCAN_MB30_TIMESTAMP ((uint16_t volatile *)CAN_MB30_TIMESTAMP) /* Mailbox 30 Time Stamp Value Register */
  2331. #define bfin_read_CAN_MB30_TIMESTAMP() bfin_read16(CAN_MB30_TIMESTAMP)
  2332. #define bfin_write_CAN_MB30_TIMESTAMP(val) bfin_write16(CAN_MB30_TIMESTAMP, val)
  2333. #define pCAN_MB30_ID0 ((uint16_t volatile *)CAN_MB30_ID0) /* Mailbox 30 Identifier Low Register */
  2334. #define bfin_read_CAN_MB30_ID0() bfin_read16(CAN_MB30_ID0)
  2335. #define bfin_write_CAN_MB30_ID0(val) bfin_write16(CAN_MB30_ID0, val)
  2336. #define pCAN_MB30_ID1 ((uint16_t volatile *)CAN_MB30_ID1) /* Mailbox 30 Identifier High Register */
  2337. #define bfin_read_CAN_MB30_ID1() bfin_read16(CAN_MB30_ID1)
  2338. #define bfin_write_CAN_MB30_ID1(val) bfin_write16(CAN_MB30_ID1, val)
  2339. #define pCAN_MB31_DATA0 ((uint16_t volatile *)CAN_MB31_DATA0) /* Mailbox 31 Data Word 0 [15:0] Register */
  2340. #define bfin_read_CAN_MB31_DATA0() bfin_read16(CAN_MB31_DATA0)
  2341. #define bfin_write_CAN_MB31_DATA0(val) bfin_write16(CAN_MB31_DATA0, val)
  2342. #define pCAN_MB31_DATA1 ((uint16_t volatile *)CAN_MB31_DATA1) /* Mailbox 31 Data Word 1 [31:16] Register */
  2343. #define bfin_read_CAN_MB31_DATA1() bfin_read16(CAN_MB31_DATA1)
  2344. #define bfin_write_CAN_MB31_DATA1(val) bfin_write16(CAN_MB31_DATA1, val)
  2345. #define pCAN_MB31_DATA2 ((uint16_t volatile *)CAN_MB31_DATA2) /* Mailbox 31 Data Word 2 [47:32] Register */
  2346. #define bfin_read_CAN_MB31_DATA2() bfin_read16(CAN_MB31_DATA2)
  2347. #define bfin_write_CAN_MB31_DATA2(val) bfin_write16(CAN_MB31_DATA2, val)
  2348. #define pCAN_MB31_DATA3 ((uint16_t volatile *)CAN_MB31_DATA3) /* Mailbox 31 Data Word 3 [63:48] Register */
  2349. #define bfin_read_CAN_MB31_DATA3() bfin_read16(CAN_MB31_DATA3)
  2350. #define bfin_write_CAN_MB31_DATA3(val) bfin_write16(CAN_MB31_DATA3, val)
  2351. #define pCAN_MB31_LENGTH ((uint16_t volatile *)CAN_MB31_LENGTH) /* Mailbox 31 Data Length Code Register */
  2352. #define bfin_read_CAN_MB31_LENGTH() bfin_read16(CAN_MB31_LENGTH)
  2353. #define bfin_write_CAN_MB31_LENGTH(val) bfin_write16(CAN_MB31_LENGTH, val)
  2354. #define pCAN_MB31_TIMESTAMP ((uint16_t volatile *)CAN_MB31_TIMESTAMP) /* Mailbox 31 Time Stamp Value Register */
  2355. #define bfin_read_CAN_MB31_TIMESTAMP() bfin_read16(CAN_MB31_TIMESTAMP)
  2356. #define bfin_write_CAN_MB31_TIMESTAMP(val) bfin_write16(CAN_MB31_TIMESTAMP, val)
  2357. #define pCAN_MB31_ID0 ((uint16_t volatile *)CAN_MB31_ID0) /* Mailbox 31 Identifier Low Register */
  2358. #define bfin_read_CAN_MB31_ID0() bfin_read16(CAN_MB31_ID0)
  2359. #define bfin_write_CAN_MB31_ID0(val) bfin_write16(CAN_MB31_ID0, val)
  2360. #define pCAN_MB31_ID1 ((uint16_t volatile *)CAN_MB31_ID1) /* Mailbox 31 Identifier High Register */
  2361. #define bfin_read_CAN_MB31_ID1() bfin_read16(CAN_MB31_ID1)
  2362. #define bfin_write_CAN_MB31_ID1(val) bfin_write16(CAN_MB31_ID1, val)
  2363. #define pPORTF_FER ((uint16_t volatile *)PORTF_FER) /* Port F Function Enable Register (Alternate/Flag*) */
  2364. #define bfin_read_PORTF_FER() bfin_read16(PORTF_FER)
  2365. #define bfin_write_PORTF_FER(val) bfin_write16(PORTF_FER, val)
  2366. #define pPORTG_FER ((uint16_t volatile *)PORTG_FER) /* Port G Function Enable Register (Alternate/Flag*) */
  2367. #define bfin_read_PORTG_FER() bfin_read16(PORTG_FER)
  2368. #define bfin_write_PORTG_FER(val) bfin_write16(PORTG_FER, val)
  2369. #define pPORTH_FER ((uint16_t volatile *)PORTH_FER) /* Port H Function Enable Register (Alternate/Flag*) */
  2370. #define bfin_read_PORTH_FER() bfin_read16(PORTH_FER)
  2371. #define bfin_write_PORTH_FER(val) bfin_write16(PORTH_FER, val)
  2372. #define pPORT_MUX ((uint16_t volatile *)PORT_MUX) /* Port Multiplexer Control Register */
  2373. #define bfin_read_PORT_MUX() bfin_read16(PORT_MUX)
  2374. #define bfin_write_PORT_MUX(val) bfin_write16(PORT_MUX, val)
  2375. #define pHMDMA0_CONTROL ((uint16_t volatile *)HMDMA0_CONTROL) /* Handshake MDMA0 Control Register */
  2376. #define bfin_read_HMDMA0_CONTROL() bfin_read16(HMDMA0_CONTROL)
  2377. #define bfin_write_HMDMA0_CONTROL(val) bfin_write16(HMDMA0_CONTROL, val)
  2378. #define pHMDMA0_ECINIT ((uint16_t volatile *)HMDMA0_ECINIT) /* HMDMA0 Initial Edge Count Register */
  2379. #define bfin_read_HMDMA0_ECINIT() bfin_read16(HMDMA0_ECINIT)
  2380. #define bfin_write_HMDMA0_ECINIT(val) bfin_write16(HMDMA0_ECINIT, val)
  2381. #define pHMDMA0_BCINIT ((uint16_t volatile *)HMDMA0_BCINIT) /* HMDMA0 Initial Block Count Register */
  2382. #define bfin_read_HMDMA0_BCINIT() bfin_read16(HMDMA0_BCINIT)
  2383. #define bfin_write_HMDMA0_BCINIT(val) bfin_write16(HMDMA0_BCINIT, val)
  2384. #define pHMDMA0_ECURGENT ((uint16_t volatile *)HMDMA0_ECURGENT) /* HMDMA0 Urgent Edge Count Threshhold Register */
  2385. #define bfin_read_HMDMA0_ECURGENT() bfin_read16(HMDMA0_ECURGENT)
  2386. #define bfin_write_HMDMA0_ECURGENT(val) bfin_write16(HMDMA0_ECURGENT, val)
  2387. #define pHMDMA0_ECOVERFLOW ((uint16_t volatile *)HMDMA0_ECOVERFLOW) /* HMDMA0 Edge Count Overflow Interrupt Register */
  2388. #define bfin_read_HMDMA0_ECOVERFLOW() bfin_read16(HMDMA0_ECOVERFLOW)
  2389. #define bfin_write_HMDMA0_ECOVERFLOW(val) bfin_write16(HMDMA0_ECOVERFLOW, val)
  2390. #define pHMDMA0_ECOUNT ((uint16_t volatile *)HMDMA0_ECOUNT) /* HMDMA0 Current Edge Count Register */
  2391. #define bfin_read_HMDMA0_ECOUNT() bfin_read16(HMDMA0_ECOUNT)
  2392. #define bfin_write_HMDMA0_ECOUNT(val) bfin_write16(HMDMA0_ECOUNT, val)
  2393. #define pHMDMA0_BCOUNT ((uint16_t volatile *)HMDMA0_BCOUNT) /* HMDMA0 Current Block Count Register */
  2394. #define bfin_read_HMDMA0_BCOUNT() bfin_read16(HMDMA0_BCOUNT)
  2395. #define bfin_write_HMDMA0_BCOUNT(val) bfin_write16(HMDMA0_BCOUNT, val)
  2396. #define pHMDMA1_CONTROL ((uint16_t volatile *)HMDMA1_CONTROL) /* Handshake MDMA1 Control Register */
  2397. #define bfin_read_HMDMA1_CONTROL() bfin_read16(HMDMA1_CONTROL)
  2398. #define bfin_write_HMDMA1_CONTROL(val) bfin_write16(HMDMA1_CONTROL, val)
  2399. #define pHMDMA1_ECINIT ((uint16_t volatile *)HMDMA1_ECINIT) /* HMDMA1 Initial Edge Count Register */
  2400. #define bfin_read_HMDMA1_ECINIT() bfin_read16(HMDMA1_ECINIT)
  2401. #define bfin_write_HMDMA1_ECINIT(val) bfin_write16(HMDMA1_ECINIT, val)
  2402. #define pHMDMA1_BCINIT ((uint16_t volatile *)HMDMA1_BCINIT) /* HMDMA1 Initial Block Count Register */
  2403. #define bfin_read_HMDMA1_BCINIT() bfin_read16(HMDMA1_BCINIT)
  2404. #define bfin_write_HMDMA1_BCINIT(val) bfin_write16(HMDMA1_BCINIT, val)
  2405. #define pHMDMA1_ECURGENT ((uint16_t volatile *)HMDMA1_ECURGENT) /* HMDMA1 Urgent Edge Count Threshhold Register */
  2406. #define bfin_read_HMDMA1_ECURGENT() bfin_read16(HMDMA1_ECURGENT)
  2407. #define bfin_write_HMDMA1_ECURGENT(val) bfin_write16(HMDMA1_ECURGENT, val)
  2408. #define pHMDMA1_ECOVERFLOW ((uint16_t volatile *)HMDMA1_ECOVERFLOW) /* HMDMA1 Edge Count Overflow Interrupt Register */
  2409. #define bfin_read_HMDMA1_ECOVERFLOW() bfin_read16(HMDMA1_ECOVERFLOW)
  2410. #define bfin_write_HMDMA1_ECOVERFLOW(val) bfin_write16(HMDMA1_ECOVERFLOW, val)
  2411. #define pHMDMA1_ECOUNT ((uint16_t volatile *)HMDMA1_ECOUNT) /* HMDMA1 Current Edge Count Register */
  2412. #define bfin_read_HMDMA1_ECOUNT() bfin_read16(HMDMA1_ECOUNT)
  2413. #define bfin_write_HMDMA1_ECOUNT(val) bfin_write16(HMDMA1_ECOUNT, val)
  2414. #define pHMDMA1_BCOUNT ((uint16_t volatile *)HMDMA1_BCOUNT) /* HMDMA1 Current Block Count Register */
  2415. #define bfin_read_HMDMA1_BCOUNT() bfin_read16(HMDMA1_BCOUNT)
  2416. #define bfin_write_HMDMA1_BCOUNT(val) bfin_write16(HMDMA1_BCOUNT, val)
  2417. #define pSRAM_BASE_ADDR ((void * volatile *)SRAM_BASE_ADDR) /* SRAM Base Address (Read Only) */
  2418. #define bfin_read_SRAM_BASE_ADDR() bfin_readPTR(SRAM_BASE_ADDR)
  2419. #define bfin_write_SRAM_BASE_ADDR(val) bfin_writePTR(SRAM_BASE_ADDR, val)
  2420. #define pDMEM_CONTROL ((uint32_t volatile *)DMEM_CONTROL) /* Data memory control */
  2421. #define bfin_read_DMEM_CONTROL() bfin_read32(DMEM_CONTROL)
  2422. #define bfin_write_DMEM_CONTROL(val) bfin_write32(DMEM_CONTROL, val)
  2423. #define pDCPLB_STATUS ((uint32_t volatile *)DCPLB_STATUS) /* L1 Data Memory Controller Register */
  2424. #define bfin_read_DCPLB_STATUS() bfin_read32(DCPLB_STATUS)
  2425. #define bfin_write_DCPLB_STATUS(val) bfin_write32(DCPLB_STATUS, val)
  2426. #define pDCPLB_FAULT_ADDR ((void * volatile *)DCPLB_FAULT_ADDR)
  2427. #define bfin_read_DCPLB_FAULT_ADDR() bfin_readPTR(DCPLB_FAULT_ADDR)
  2428. #define bfin_write_DCPLB_FAULT_ADDR(val) bfin_writePTR(DCPLB_FAULT_ADDR, val)
  2429. #define pDCPLB_ADDR0 ((void * volatile *)DCPLB_ADDR0) /* Data Cache Protection Lookaside Buffer 0 */
  2430. #define bfin_read_DCPLB_ADDR0() bfin_readPTR(DCPLB_ADDR0)
  2431. #define bfin_write_DCPLB_ADDR0(val) bfin_writePTR(DCPLB_ADDR0, val)
  2432. #define pDCPLB_ADDR1 ((void * volatile *)DCPLB_ADDR1) /* Data Cache Protection Lookaside Buffer 1 */
  2433. #define bfin_read_DCPLB_ADDR1() bfin_readPTR(DCPLB_ADDR1)
  2434. #define bfin_write_DCPLB_ADDR1(val) bfin_writePTR(DCPLB_ADDR1, val)
  2435. #define pDCPLB_ADDR2 ((void * volatile *)DCPLB_ADDR2) /* Data Cache Protection Lookaside Buffer 2 */
  2436. #define bfin_read_DCPLB_ADDR2() bfin_readPTR(DCPLB_ADDR2)
  2437. #define bfin_write_DCPLB_ADDR2(val) bfin_writePTR(DCPLB_ADDR2, val)
  2438. #define pDCPLB_ADDR3 ((void * volatile *)DCPLB_ADDR3) /* Data Cache Protection Lookaside Buffer 3 */
  2439. #define bfin_read_DCPLB_ADDR3() bfin_readPTR(DCPLB_ADDR3)
  2440. #define bfin_write_DCPLB_ADDR3(val) bfin_writePTR(DCPLB_ADDR3, val)
  2441. #define pDCPLB_ADDR4 ((void * volatile *)DCPLB_ADDR4) /* Data Cache Protection Lookaside Buffer 4 */
  2442. #define bfin_read_DCPLB_ADDR4() bfin_readPTR(DCPLB_ADDR4)
  2443. #define bfin_write_DCPLB_ADDR4(val) bfin_writePTR(DCPLB_ADDR4, val)
  2444. #define pDCPLB_ADDR5 ((void * volatile *)DCPLB_ADDR5) /* Data Cache Protection Lookaside Buffer 5 */
  2445. #define bfin_read_DCPLB_ADDR5() bfin_readPTR(DCPLB_ADDR5)
  2446. #define bfin_write_DCPLB_ADDR5(val) bfin_writePTR(DCPLB_ADDR5, val)
  2447. #define pDCPLB_ADDR6 ((void * volatile *)DCPLB_ADDR6) /* Data Cache Protection Lookaside Buffer 6 */
  2448. #define bfin_read_DCPLB_ADDR6() bfin_readPTR(DCPLB_ADDR6)
  2449. #define bfin_write_DCPLB_ADDR6(val) bfin_writePTR(DCPLB_ADDR6, val)
  2450. #define pDCPLB_ADDR7 ((void * volatile *)DCPLB_ADDR7) /* Data Cache Protection Lookaside Buffer 7 */
  2451. #define bfin_read_DCPLB_ADDR7() bfin_readPTR(DCPLB_ADDR7)
  2452. #define bfin_write_DCPLB_ADDR7(val) bfin_writePTR(DCPLB_ADDR7, val)
  2453. #define pDCPLB_ADDR8 ((void * volatile *)DCPLB_ADDR8) /* Data Cache Protection Lookaside Buffer 8 */
  2454. #define bfin_read_DCPLB_ADDR8() bfin_readPTR(DCPLB_ADDR8)
  2455. #define bfin_write_DCPLB_ADDR8(val) bfin_writePTR(DCPLB_ADDR8, val)
  2456. #define pDCPLB_ADDR9 ((void * volatile *)DCPLB_ADDR9) /* Data Cache Protection Lookaside Buffer 9 */
  2457. #define bfin_read_DCPLB_ADDR9() bfin_readPTR(DCPLB_ADDR9)
  2458. #define bfin_write_DCPLB_ADDR9(val) bfin_writePTR(DCPLB_ADDR9, val)
  2459. #define pDCPLB_ADDR10 ((void * volatile *)DCPLB_ADDR10) /* Data Cache Protection Lookaside Buffer 10 */
  2460. #define bfin_read_DCPLB_ADDR10() bfin_readPTR(DCPLB_ADDR10)
  2461. #define bfin_write_DCPLB_ADDR10(val) bfin_writePTR(DCPLB_ADDR10, val)
  2462. #define pDCPLB_ADDR11 ((void * volatile *)DCPLB_ADDR11) /* Data Cache Protection Lookaside Buffer 11 */
  2463. #define bfin_read_DCPLB_ADDR11() bfin_readPTR(DCPLB_ADDR11)
  2464. #define bfin_write_DCPLB_ADDR11(val) bfin_writePTR(DCPLB_ADDR11, val)
  2465. #define pDCPLB_ADDR12 ((void * volatile *)DCPLB_ADDR12) /* Data Cache Protection Lookaside Buffer 12 */
  2466. #define bfin_read_DCPLB_ADDR12() bfin_readPTR(DCPLB_ADDR12)
  2467. #define bfin_write_DCPLB_ADDR12(val) bfin_writePTR(DCPLB_ADDR12, val)
  2468. #define pDCPLB_ADDR13 ((void * volatile *)DCPLB_ADDR13) /* Data Cache Protection Lookaside Buffer 13 */
  2469. #define bfin_read_DCPLB_ADDR13() bfin_readPTR(DCPLB_ADDR13)
  2470. #define bfin_write_DCPLB_ADDR13(val) bfin_writePTR(DCPLB_ADDR13, val)
  2471. #define pDCPLB_ADDR14 ((void * volatile *)DCPLB_ADDR14) /* Data Cache Protection Lookaside Buffer 14 */
  2472. #define bfin_read_DCPLB_ADDR14() bfin_readPTR(DCPLB_ADDR14)
  2473. #define bfin_write_DCPLB_ADDR14(val) bfin_writePTR(DCPLB_ADDR14, val)
  2474. #define pDCPLB_ADDR15 ((void * volatile *)DCPLB_ADDR15) /* Data Cache Protection Lookaside Buffer 15 */
  2475. #define bfin_read_DCPLB_ADDR15() bfin_readPTR(DCPLB_ADDR15)
  2476. #define bfin_write_DCPLB_ADDR15(val) bfin_writePTR(DCPLB_ADDR15, val)
  2477. #define pDCPLB_DATA0 ((uint32_t volatile *)DCPLB_DATA0) /* Data Cache 0 Status */
  2478. #define bfin_read_DCPLB_DATA0() bfin_read32(DCPLB_DATA0)
  2479. #define bfin_write_DCPLB_DATA0(val) bfin_write32(DCPLB_DATA0, val)
  2480. #define pDCPLB_DATA1 ((uint32_t volatile *)DCPLB_DATA1) /* Data Cache 1 Status */
  2481. #define bfin_read_DCPLB_DATA1() bfin_read32(DCPLB_DATA1)
  2482. #define bfin_write_DCPLB_DATA1(val) bfin_write32(DCPLB_DATA1, val)
  2483. #define pDCPLB_DATA2 ((uint32_t volatile *)DCPLB_DATA2) /* Data Cache 2 Status */
  2484. #define bfin_read_DCPLB_DATA2() bfin_read32(DCPLB_DATA2)
  2485. #define bfin_write_DCPLB_DATA2(val) bfin_write32(DCPLB_DATA2, val)
  2486. #define pDCPLB_DATA3 ((uint32_t volatile *)DCPLB_DATA3) /* Data Cache 3 Status */
  2487. #define bfin_read_DCPLB_DATA3() bfin_read32(DCPLB_DATA3)
  2488. #define bfin_write_DCPLB_DATA3(val) bfin_write32(DCPLB_DATA3, val)
  2489. #define pDCPLB_DATA4 ((uint32_t volatile *)DCPLB_DATA4) /* Data Cache 4 Status */
  2490. #define bfin_read_DCPLB_DATA4() bfin_read32(DCPLB_DATA4)
  2491. #define bfin_write_DCPLB_DATA4(val) bfin_write32(DCPLB_DATA4, val)
  2492. #define pDCPLB_DATA5 ((uint32_t volatile *)DCPLB_DATA5) /* Data Cache 5 Status */
  2493. #define bfin_read_DCPLB_DATA5() bfin_read32(DCPLB_DATA5)
  2494. #define bfin_write_DCPLB_DATA5(val) bfin_write32(DCPLB_DATA5, val)
  2495. #define pDCPLB_DATA6 ((uint32_t volatile *)DCPLB_DATA6) /* Data Cache 6 Status */
  2496. #define bfin_read_DCPLB_DATA6() bfin_read32(DCPLB_DATA6)
  2497. #define bfin_write_DCPLB_DATA6(val) bfin_write32(DCPLB_DATA6, val)
  2498. #define pDCPLB_DATA7 ((uint32_t volatile *)DCPLB_DATA7) /* Data Cache 7 Status */
  2499. #define bfin_read_DCPLB_DATA7() bfin_read32(DCPLB_DATA7)
  2500. #define bfin_write_DCPLB_DATA7(val) bfin_write32(DCPLB_DATA7, val)
  2501. #define pDCPLB_DATA8 ((uint32_t volatile *)DCPLB_DATA8) /* Data Cache 8 Status */
  2502. #define bfin_read_DCPLB_DATA8() bfin_read32(DCPLB_DATA8)
  2503. #define bfin_write_DCPLB_DATA8(val) bfin_write32(DCPLB_DATA8, val)
  2504. #define pDCPLB_DATA9 ((uint32_t volatile *)DCPLB_DATA9) /* Data Cache 9 Status */
  2505. #define bfin_read_DCPLB_DATA9() bfin_read32(DCPLB_DATA9)
  2506. #define bfin_write_DCPLB_DATA9(val) bfin_write32(DCPLB_DATA9, val)
  2507. #define pDCPLB_DATA10 ((uint32_t volatile *)DCPLB_DATA10) /* Data Cache 10 Status */
  2508. #define bfin_read_DCPLB_DATA10() bfin_read32(DCPLB_DATA10)
  2509. #define bfin_write_DCPLB_DATA10(val) bfin_write32(DCPLB_DATA10, val)
  2510. #define pDCPLB_DATA11 ((uint32_t volatile *)DCPLB_DATA11) /* Data Cache 11 Status */
  2511. #define bfin_read_DCPLB_DATA11() bfin_read32(DCPLB_DATA11)
  2512. #define bfin_write_DCPLB_DATA11(val) bfin_write32(DCPLB_DATA11, val)
  2513. #define pDCPLB_DATA12 ((uint32_t volatile *)DCPLB_DATA12) /* Data Cache 12 Status */
  2514. #define bfin_read_DCPLB_DATA12() bfin_read32(DCPLB_DATA12)
  2515. #define bfin_write_DCPLB_DATA12(val) bfin_write32(DCPLB_DATA12, val)
  2516. #define pDCPLB_DATA13 ((uint32_t volatile *)DCPLB_DATA13) /* Data Cache 13 Status */
  2517. #define bfin_read_DCPLB_DATA13() bfin_read32(DCPLB_DATA13)
  2518. #define bfin_write_DCPLB_DATA13(val) bfin_write32(DCPLB_DATA13, val)
  2519. #define pDCPLB_DATA14 ((uint32_t volatile *)DCPLB_DATA14) /* Data Cache 14 Status */
  2520. #define bfin_read_DCPLB_DATA14() bfin_read32(DCPLB_DATA14)
  2521. #define bfin_write_DCPLB_DATA14(val) bfin_write32(DCPLB_DATA14, val)
  2522. #define pDCPLB_DATA15 ((uint32_t volatile *)DCPLB_DATA15) /* Data Cache 15 Status */
  2523. #define bfin_read_DCPLB_DATA15() bfin_read32(DCPLB_DATA15)
  2524. #define bfin_write_DCPLB_DATA15(val) bfin_write32(DCPLB_DATA15, val)
  2525. #define pDTEST_COMMAND ((uint32_t volatile *)DTEST_COMMAND) /* Data Test Command Register */
  2526. #define bfin_read_DTEST_COMMAND() bfin_read32(DTEST_COMMAND)
  2527. #define bfin_write_DTEST_COMMAND(val) bfin_write32(DTEST_COMMAND, val)
  2528. #define pDTEST_DATA0 ((uint32_t volatile *)DTEST_DATA0) /* Data Test Data Register */
  2529. #define bfin_read_DTEST_DATA0() bfin_read32(DTEST_DATA0)
  2530. #define bfin_write_DTEST_DATA0(val) bfin_write32(DTEST_DATA0, val)
  2531. #define pDTEST_DATA1 ((uint32_t volatile *)DTEST_DATA1) /* Data Test Data Register */
  2532. #define bfin_read_DTEST_DATA1() bfin_read32(DTEST_DATA1)
  2533. #define bfin_write_DTEST_DATA1(val) bfin_write32(DTEST_DATA1, val)
  2534. #define pIMEM_CONTROL ((uint32_t volatile *)IMEM_CONTROL) /* Instruction Memory Control */
  2535. #define bfin_read_IMEM_CONTROL() bfin_read32(IMEM_CONTROL)
  2536. #define bfin_write_IMEM_CONTROL(val) bfin_write32(IMEM_CONTROL, val)
  2537. #define pICPLB_STATUS ((uint32_t volatile *)ICPLB_STATUS)
  2538. #define bfin_read_ICPLB_STATUS() bfin_read32(ICPLB_STATUS)
  2539. #define bfin_write_ICPLB_STATUS(val) bfin_write32(ICPLB_STATUS, val)
  2540. #define pICPLB_FAULT_ADDR ((void * volatile *)ICPLB_FAULT_ADDR)
  2541. #define bfin_read_ICPLB_FAULT_ADDR() bfin_readPTR(ICPLB_FAULT_ADDR)
  2542. #define bfin_write_ICPLB_FAULT_ADDR(val) bfin_writePTR(ICPLB_FAULT_ADDR, val)
  2543. #define pICPLB_ADDR0 ((void * volatile *)ICPLB_ADDR0) /* Instruction Cacheability Protection Lookaside Buffer 0 */
  2544. #define bfin_read_ICPLB_ADDR0() bfin_readPTR(ICPLB_ADDR0)
  2545. #define bfin_write_ICPLB_ADDR0(val) bfin_writePTR(ICPLB_ADDR0, val)
  2546. #define pICPLB_ADDR1 ((void * volatile *)ICPLB_ADDR1) /* Instruction Cacheability Protection Lookaside Buffer 1 */
  2547. #define bfin_read_ICPLB_ADDR1() bfin_readPTR(ICPLB_ADDR1)
  2548. #define bfin_write_ICPLB_ADDR1(val) bfin_writePTR(ICPLB_ADDR1, val)
  2549. #define pICPLB_ADDR2 ((void * volatile *)ICPLB_ADDR2) /* Instruction Cacheability Protection Lookaside Buffer 2 */
  2550. #define bfin_read_ICPLB_ADDR2() bfin_readPTR(ICPLB_ADDR2)
  2551. #define bfin_write_ICPLB_ADDR2(val) bfin_writePTR(ICPLB_ADDR2, val)
  2552. #define pICPLB_ADDR3 ((void * volatile *)ICPLB_ADDR3) /* Instruction Cacheability Protection Lookaside Buffer 3 */
  2553. #define bfin_read_ICPLB_ADDR3() bfin_readPTR(ICPLB_ADDR3)
  2554. #define bfin_write_ICPLB_ADDR3(val) bfin_writePTR(ICPLB_ADDR3, val)
  2555. #define pICPLB_ADDR4 ((void * volatile *)ICPLB_ADDR4) /* Instruction Cacheability Protection Lookaside Buffer 4 */
  2556. #define bfin_read_ICPLB_ADDR4() bfin_readPTR(ICPLB_ADDR4)
  2557. #define bfin_write_ICPLB_ADDR4(val) bfin_writePTR(ICPLB_ADDR4, val)
  2558. #define pICPLB_ADDR5 ((void * volatile *)ICPLB_ADDR5) /* Instruction Cacheability Protection Lookaside Buffer 5 */
  2559. #define bfin_read_ICPLB_ADDR5() bfin_readPTR(ICPLB_ADDR5)
  2560. #define bfin_write_ICPLB_ADDR5(val) bfin_writePTR(ICPLB_ADDR5, val)
  2561. #define pICPLB_ADDR6 ((void * volatile *)ICPLB_ADDR6) /* Instruction Cacheability Protection Lookaside Buffer 6 */
  2562. #define bfin_read_ICPLB_ADDR6() bfin_readPTR(ICPLB_ADDR6)
  2563. #define bfin_write_ICPLB_ADDR6(val) bfin_writePTR(ICPLB_ADDR6, val)
  2564. #define pICPLB_ADDR7 ((void * volatile *)ICPLB_ADDR7) /* Instruction Cacheability Protection Lookaside Buffer 7 */
  2565. #define bfin_read_ICPLB_ADDR7() bfin_readPTR(ICPLB_ADDR7)
  2566. #define bfin_write_ICPLB_ADDR7(val) bfin_writePTR(ICPLB_ADDR7, val)
  2567. #define pICPLB_ADDR8 ((void * volatile *)ICPLB_ADDR8) /* Instruction Cacheability Protection Lookaside Buffer 8 */
  2568. #define bfin_read_ICPLB_ADDR8() bfin_readPTR(ICPLB_ADDR8)
  2569. #define bfin_write_ICPLB_ADDR8(val) bfin_writePTR(ICPLB_ADDR8, val)
  2570. #define pICPLB_ADDR9 ((void * volatile *)ICPLB_ADDR9) /* Instruction Cacheability Protection Lookaside Buffer 9 */
  2571. #define bfin_read_ICPLB_ADDR9() bfin_readPTR(ICPLB_ADDR9)
  2572. #define bfin_write_ICPLB_ADDR9(val) bfin_writePTR(ICPLB_ADDR9, val)
  2573. #define pICPLB_ADDR10 ((void * volatile *)ICPLB_ADDR10) /* Instruction Cacheability Protection Lookaside Buffer 10 */
  2574. #define bfin_read_ICPLB_ADDR10() bfin_readPTR(ICPLB_ADDR10)
  2575. #define bfin_write_ICPLB_ADDR10(val) bfin_writePTR(ICPLB_ADDR10, val)
  2576. #define pICPLB_ADDR11 ((void * volatile *)ICPLB_ADDR11) /* Instruction Cacheability Protection Lookaside Buffer 11 */
  2577. #define bfin_read_ICPLB_ADDR11() bfin_readPTR(ICPLB_ADDR11)
  2578. #define bfin_write_ICPLB_ADDR11(val) bfin_writePTR(ICPLB_ADDR11, val)
  2579. #define pICPLB_ADDR12 ((void * volatile *)ICPLB_ADDR12) /* Instruction Cacheability Protection Lookaside Buffer 12 */
  2580. #define bfin_read_ICPLB_ADDR12() bfin_readPTR(ICPLB_ADDR12)
  2581. #define bfin_write_ICPLB_ADDR12(val) bfin_writePTR(ICPLB_ADDR12, val)
  2582. #define pICPLB_ADDR13 ((void * volatile *)ICPLB_ADDR13) /* Instruction Cacheability Protection Lookaside Buffer 13 */
  2583. #define bfin_read_ICPLB_ADDR13() bfin_readPTR(ICPLB_ADDR13)
  2584. #define bfin_write_ICPLB_ADDR13(val) bfin_writePTR(ICPLB_ADDR13, val)
  2585. #define pICPLB_ADDR14 ((void * volatile *)ICPLB_ADDR14) /* Instruction Cacheability Protection Lookaside Buffer 14 */
  2586. #define bfin_read_ICPLB_ADDR14() bfin_readPTR(ICPLB_ADDR14)
  2587. #define bfin_write_ICPLB_ADDR14(val) bfin_writePTR(ICPLB_ADDR14, val)
  2588. #define pICPLB_ADDR15 ((void * volatile *)ICPLB_ADDR15) /* Instruction Cacheability Protection Lookaside Buffer 15 */
  2589. #define bfin_read_ICPLB_ADDR15() bfin_readPTR(ICPLB_ADDR15)
  2590. #define bfin_write_ICPLB_ADDR15(val) bfin_writePTR(ICPLB_ADDR15, val)
  2591. #define pICPLB_DATA0 ((uint32_t volatile *)ICPLB_DATA0) /* Instruction Cache 0 Status */
  2592. #define bfin_read_ICPLB_DATA0() bfin_read32(ICPLB_DATA0)
  2593. #define bfin_write_ICPLB_DATA0(val) bfin_write32(ICPLB_DATA0, val)
  2594. #define pICPLB_DATA1 ((uint32_t volatile *)ICPLB_DATA1) /* Instruction Cache 1 Status */
  2595. #define bfin_read_ICPLB_DATA1() bfin_read32(ICPLB_DATA1)
  2596. #define bfin_write_ICPLB_DATA1(val) bfin_write32(ICPLB_DATA1, val)
  2597. #define pICPLB_DATA2 ((uint32_t volatile *)ICPLB_DATA2) /* Instruction Cache 2 Status */
  2598. #define bfin_read_ICPLB_DATA2() bfin_read32(ICPLB_DATA2)
  2599. #define bfin_write_ICPLB_DATA2(val) bfin_write32(ICPLB_DATA2, val)
  2600. #define pICPLB_DATA3 ((uint32_t volatile *)ICPLB_DATA3) /* Instruction Cache 3 Status */
  2601. #define bfin_read_ICPLB_DATA3() bfin_read32(ICPLB_DATA3)
  2602. #define bfin_write_ICPLB_DATA3(val) bfin_write32(ICPLB_DATA3, val)
  2603. #define pICPLB_DATA4 ((uint32_t volatile *)ICPLB_DATA4) /* Instruction Cache 4 Status */
  2604. #define bfin_read_ICPLB_DATA4() bfin_read32(ICPLB_DATA4)
  2605. #define bfin_write_ICPLB_DATA4(val) bfin_write32(ICPLB_DATA4, val)
  2606. #define pICPLB_DATA5 ((uint32_t volatile *)ICPLB_DATA5) /* Instruction Cache 5 Status */
  2607. #define bfin_read_ICPLB_DATA5() bfin_read32(ICPLB_DATA5)
  2608. #define bfin_write_ICPLB_DATA5(val) bfin_write32(ICPLB_DATA5, val)
  2609. #define pICPLB_DATA6 ((uint32_t volatile *)ICPLB_DATA6) /* Instruction Cache 6 Status */
  2610. #define bfin_read_ICPLB_DATA6() bfin_read32(ICPLB_DATA6)
  2611. #define bfin_write_ICPLB_DATA6(val) bfin_write32(ICPLB_DATA6, val)
  2612. #define pICPLB_DATA7 ((uint32_t volatile *)ICPLB_DATA7) /* Instruction Cache 7 Status */
  2613. #define bfin_read_ICPLB_DATA7() bfin_read32(ICPLB_DATA7)
  2614. #define bfin_write_ICPLB_DATA7(val) bfin_write32(ICPLB_DATA7, val)
  2615. #define pICPLB_DATA8 ((uint32_t volatile *)ICPLB_DATA8) /* Instruction Cache 8 Status */
  2616. #define bfin_read_ICPLB_DATA8() bfin_read32(ICPLB_DATA8)
  2617. #define bfin_write_ICPLB_DATA8(val) bfin_write32(ICPLB_DATA8, val)
  2618. #define pICPLB_DATA9 ((uint32_t volatile *)ICPLB_DATA9) /* Instruction Cache 9 Status */
  2619. #define bfin_read_ICPLB_DATA9() bfin_read32(ICPLB_DATA9)
  2620. #define bfin_write_ICPLB_DATA9(val) bfin_write32(ICPLB_DATA9, val)
  2621. #define pICPLB_DATA10 ((uint32_t volatile *)ICPLB_DATA10) /* Instruction Cache 10 Status */
  2622. #define bfin_read_ICPLB_DATA10() bfin_read32(ICPLB_DATA10)
  2623. #define bfin_write_ICPLB_DATA10(val) bfin_write32(ICPLB_DATA10, val)
  2624. #define pICPLB_DATA11 ((uint32_t volatile *)ICPLB_DATA11) /* Instruction Cache 11 Status */
  2625. #define bfin_read_ICPLB_DATA11() bfin_read32(ICPLB_DATA11)
  2626. #define bfin_write_ICPLB_DATA11(val) bfin_write32(ICPLB_DATA11, val)
  2627. #define pICPLB_DATA12 ((uint32_t volatile *)ICPLB_DATA12) /* Instruction Cache 12 Status */
  2628. #define bfin_read_ICPLB_DATA12() bfin_read32(ICPLB_DATA12)
  2629. #define bfin_write_ICPLB_DATA12(val) bfin_write32(ICPLB_DATA12, val)
  2630. #define pICPLB_DATA13 ((uint32_t volatile *)ICPLB_DATA13) /* Instruction Cache 13 Status */
  2631. #define bfin_read_ICPLB_DATA13() bfin_read32(ICPLB_DATA13)
  2632. #define bfin_write_ICPLB_DATA13(val) bfin_write32(ICPLB_DATA13, val)
  2633. #define pICPLB_DATA14 ((uint32_t volatile *)ICPLB_DATA14) /* Instruction Cache 14 Status */
  2634. #define bfin_read_ICPLB_DATA14() bfin_read32(ICPLB_DATA14)
  2635. #define bfin_write_ICPLB_DATA14(val) bfin_write32(ICPLB_DATA14, val)
  2636. #define pICPLB_DATA15 ((uint32_t volatile *)ICPLB_DATA15) /* Instruction Cache 15 Status */
  2637. #define bfin_read_ICPLB_DATA15() bfin_read32(ICPLB_DATA15)
  2638. #define bfin_write_ICPLB_DATA15(val) bfin_write32(ICPLB_DATA15, val)
  2639. #define pITEST_COMMAND ((uint32_t volatile *)ITEST_COMMAND) /* Instruction Test Command Register */
  2640. #define bfin_read_ITEST_COMMAND() bfin_read32(ITEST_COMMAND)
  2641. #define bfin_write_ITEST_COMMAND(val) bfin_write32(ITEST_COMMAND, val)
  2642. #define pITEST_DATA0 ((uint32_t volatile *)ITEST_DATA0) /* Instruction Test Data Register */
  2643. #define bfin_read_ITEST_DATA0() bfin_read32(ITEST_DATA0)
  2644. #define bfin_write_ITEST_DATA0(val) bfin_write32(ITEST_DATA0, val)
  2645. #define pITEST_DATA1 ((uint32_t volatile *)ITEST_DATA1) /* Instruction Test Data Register */
  2646. #define bfin_read_ITEST_DATA1() bfin_read32(ITEST_DATA1)
  2647. #define bfin_write_ITEST_DATA1(val) bfin_write32(ITEST_DATA1, val)
  2648. #define pEVT0 ((void * volatile *)EVT0) /* Event Vector 0 ESR Address */
  2649. #define bfin_read_EVT0() bfin_readPTR(EVT0)
  2650. #define bfin_write_EVT0(val) bfin_writePTR(EVT0, val)
  2651. #define pEVT1 ((void * volatile *)EVT1) /* Event Vector 1 ESR Address */
  2652. #define bfin_read_EVT1() bfin_readPTR(EVT1)
  2653. #define bfin_write_EVT1(val) bfin_writePTR(EVT1, val)
  2654. #define pEVT2 ((void * volatile *)EVT2) /* Event Vector 2 ESR Address */
  2655. #define bfin_read_EVT2() bfin_readPTR(EVT2)
  2656. #define bfin_write_EVT2(val) bfin_writePTR(EVT2, val)
  2657. #define pEVT3 ((void * volatile *)EVT3) /* Event Vector 3 ESR Address */
  2658. #define bfin_read_EVT3() bfin_readPTR(EVT3)
  2659. #define bfin_write_EVT3(val) bfin_writePTR(EVT3, val)
  2660. #define pEVT4 ((void * volatile *)EVT4) /* Event Vector 4 ESR Address */
  2661. #define bfin_read_EVT4() bfin_readPTR(EVT4)
  2662. #define bfin_write_EVT4(val) bfin_writePTR(EVT4, val)
  2663. #define pEVT5 ((void * volatile *)EVT5) /* Event Vector 5 ESR Address */
  2664. #define bfin_read_EVT5() bfin_readPTR(EVT5)
  2665. #define bfin_write_EVT5(val) bfin_writePTR(EVT5, val)
  2666. #define pEVT6 ((void * volatile *)EVT6) /* Event Vector 6 ESR Address */
  2667. #define bfin_read_EVT6() bfin_readPTR(EVT6)
  2668. #define bfin_write_EVT6(val) bfin_writePTR(EVT6, val)
  2669. #define pEVT7 ((void * volatile *)EVT7) /* Event Vector 7 ESR Address */
  2670. #define bfin_read_EVT7() bfin_readPTR(EVT7)
  2671. #define bfin_write_EVT7(val) bfin_writePTR(EVT7, val)
  2672. #define pEVT8 ((void * volatile *)EVT8) /* Event Vector 8 ESR Address */
  2673. #define bfin_read_EVT8() bfin_readPTR(EVT8)
  2674. #define bfin_write_EVT8(val) bfin_writePTR(EVT8, val)
  2675. #define pEVT9 ((void * volatile *)EVT9) /* Event Vector 9 ESR Address */
  2676. #define bfin_read_EVT9() bfin_readPTR(EVT9)
  2677. #define bfin_write_EVT9(val) bfin_writePTR(EVT9, val)
  2678. #define pEVT10 ((void * volatile *)EVT10) /* Event Vector 10 ESR Address */
  2679. #define bfin_read_EVT10() bfin_readPTR(EVT10)
  2680. #define bfin_write_EVT10(val) bfin_writePTR(EVT10, val)
  2681. #define pEVT11 ((void * volatile *)EVT11) /* Event Vector 11 ESR Address */
  2682. #define bfin_read_EVT11() bfin_readPTR(EVT11)
  2683. #define bfin_write_EVT11(val) bfin_writePTR(EVT11, val)
  2684. #define pEVT12 ((void * volatile *)EVT12) /* Event Vector 12 ESR Address */
  2685. #define bfin_read_EVT12() bfin_readPTR(EVT12)
  2686. #define bfin_write_EVT12(val) bfin_writePTR(EVT12, val)
  2687. #define pEVT13 ((void * volatile *)EVT13) /* Event Vector 13 ESR Address */
  2688. #define bfin_read_EVT13() bfin_readPTR(EVT13)
  2689. #define bfin_write_EVT13(val) bfin_writePTR(EVT13, val)
  2690. #define pEVT14 ((void * volatile *)EVT14) /* Event Vector 14 ESR Address */
  2691. #define bfin_read_EVT14() bfin_readPTR(EVT14)
  2692. #define bfin_write_EVT14(val) bfin_writePTR(EVT14, val)
  2693. #define pEVT15 ((void * volatile *)EVT15) /* Event Vector 15 ESR Address */
  2694. #define bfin_read_EVT15() bfin_readPTR(EVT15)
  2695. #define bfin_write_EVT15(val) bfin_writePTR(EVT15, val)
  2696. #define pILAT ((uint32_t volatile *)ILAT) /* Interrupt Latch Register */
  2697. #define bfin_read_ILAT() bfin_read32(ILAT)
  2698. #define bfin_write_ILAT(val) bfin_write32(ILAT, val)
  2699. #define pIMASK ((uint32_t volatile *)IMASK) /* Interrupt Mask Register */
  2700. #define bfin_read_IMASK() bfin_read32(IMASK)
  2701. #define bfin_write_IMASK(val) bfin_write32(IMASK, val)
  2702. #define pIPEND ((uint32_t volatile *)IPEND) /* Interrupt Pending Register */
  2703. #define bfin_read_IPEND() bfin_read32(IPEND)
  2704. #define bfin_write_IPEND(val) bfin_write32(IPEND, val)
  2705. #define pIPRIO ((uint32_t volatile *)IPRIO) /* Interrupt Priority Register */
  2706. #define bfin_read_IPRIO() bfin_read32(IPRIO)
  2707. #define bfin_write_IPRIO(val) bfin_write32(IPRIO, val)
  2708. #define pTCNTL ((uint32_t volatile *)TCNTL) /* Core Timer Control Register */
  2709. #define bfin_read_TCNTL() bfin_read32(TCNTL)
  2710. #define bfin_write_TCNTL(val) bfin_write32(TCNTL, val)
  2711. #define pTPERIOD ((uint32_t volatile *)TPERIOD) /* Core Timer Period Register */
  2712. #define bfin_read_TPERIOD() bfin_read32(TPERIOD)
  2713. #define bfin_write_TPERIOD(val) bfin_write32(TPERIOD, val)
  2714. #define pTSCALE ((uint32_t volatile *)TSCALE) /* Core Timer Scale Register */
  2715. #define bfin_read_TSCALE() bfin_read32(TSCALE)
  2716. #define bfin_write_TSCALE(val) bfin_write32(TSCALE, val)
  2717. #define pTCOUNT ((uint32_t volatile *)TCOUNT) /* Core Timer Count Register */
  2718. #define bfin_read_TCOUNT() bfin_read32(TCOUNT)
  2719. #define bfin_write_TCOUNT(val) bfin_write32(TCOUNT, val)
  2720. #define pCHIPID ((uint32_t volatile *)CHIPID)
  2721. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  2722. #define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
  2723. #define pTBUFCTL ((uint32_t volatile *)TBUFCTL) /* Trace Buffer Control Register */
  2724. #define bfin_read_TBUFCTL() bfin_read32(TBUFCTL)
  2725. #define bfin_write_TBUFCTL(val) bfin_write32(TBUFCTL, val)
  2726. #define pTBUFSTAT ((uint32_t volatile *)TBUFSTAT) /* Trace Buffer Status Register */
  2727. #define bfin_read_TBUFSTAT() bfin_read32(TBUFSTAT)
  2728. #define bfin_write_TBUFSTAT(val) bfin_write32(TBUFSTAT, val)
  2729. #define pTBUF ((void * volatile *)TBUF) /* Trace Buffer */
  2730. #define bfin_read_TBUF() bfin_readPTR(TBUF)
  2731. #define bfin_write_TBUF(val) bfin_writePTR(TBUF, val)
  2732. #define pPFCTL ((uint32_t volatile *)PFCTL)
  2733. #define bfin_read_PFCTL() bfin_read32(PFCTL)
  2734. #define bfin_write_PFCTL(val) bfin_write32(PFCTL, val)
  2735. #define pPFCNTR0 ((uint32_t volatile *)PFCNTR0)
  2736. #define bfin_read_PFCNTR0() bfin_read32(PFCNTR0)
  2737. #define bfin_write_PFCNTR0(val) bfin_write32(PFCNTR0, val)
  2738. #define pPFCNTR1 ((uint32_t volatile *)PFCNTR1)
  2739. #define bfin_read_PFCNTR1() bfin_read32(PFCNTR1)
  2740. #define bfin_write_PFCNTR1(val) bfin_write32(PFCNTR1, val)
  2741. #define pDMA_TC_CNT ((uint16_t volatile *)DMA_TC_CNT)
  2742. #define bfin_read_DMA_TC_CNT() bfin_read16(DMA_TC_CNT)
  2743. #define bfin_write_DMA_TC_CNT(val) bfin_write16(DMA_TC_CNT, val)
  2744. #define pDMA_TC_PER ((uint16_t volatile *)DMA_TC_PER)
  2745. #define bfin_read_DMA_TC_PER() bfin_read16(DMA_TC_PER)
  2746. #define bfin_write_DMA_TC_PER(val) bfin_write16(DMA_TC_PER, val)
  2747. #endif /* __BFIN_CDEF_ADSP_EDN_BF534_extended__ */