BF526_cdef.h 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-cdef-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_CDEF_ADSP_BF526_proc__
  6. #define __BFIN_CDEF_ADSP_BF526_proc__
  7. #include "../mach-common/ADSP-EDN-core_cdef.h"
  8. #include "ADSP-EDN-BF52x-extended_cdef.h"
  9. #define pPLL_CTL ((uint16_t volatile *)PLL_CTL) /* PLL Control Register */
  10. #define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
  11. #define bfin_write_PLL_CTL(val) bfin_write16(PLL_CTL, val)
  12. #define pPLL_DIV ((uint16_t volatile *)PLL_DIV) /* PLL Divide Register */
  13. #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
  14. #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV, val)
  15. #define pVR_CTL ((uint16_t volatile *)VR_CTL) /* Voltage Regulator Control Register */
  16. #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
  17. #define bfin_write_VR_CTL(val) bfin_write16(VR_CTL, val)
  18. #define pPLL_STAT ((uint16_t volatile *)PLL_STAT) /* PLL Status Register */
  19. #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
  20. #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT, val)
  21. #define pPLL_LOCKCNT ((uint16_t volatile *)PLL_LOCKCNT) /* PLL Lock Count Register */
  22. #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
  23. #define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT, val)
  24. #define pCHIPID ((uint32_t volatile *)CHIPID)
  25. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  26. #define bfin_write_CHIPID(val) bfin_write32(CHIPID, val)
  27. #define pSWRST ((uint16_t volatile *)SWRST) /* Software Reset Register */
  28. #define bfin_read_SWRST() bfin_read16(SWRST)
  29. #define bfin_write_SWRST(val) bfin_write16(SWRST, val)
  30. #define pSYSCR ((uint16_t volatile *)SYSCR) /* System Configuration register */
  31. #define bfin_read_SYSCR() bfin_read16(SYSCR)
  32. #define bfin_write_SYSCR(val) bfin_write16(SYSCR, val)
  33. #define pSRAM_BASE_ADDR ((void * volatile *)SRAM_BASE_ADDR) /* SRAM Base Address (Read Only) */
  34. #define bfin_read_SRAM_BASE_ADDR() bfin_readPTR(SRAM_BASE_ADDR)
  35. #define bfin_write_SRAM_BASE_ADDR(val) bfin_writePTR(SRAM_BASE_ADDR, val)
  36. #define pDMEM_CONTROL ((uint32_t volatile *)DMEM_CONTROL) /* Data memory control */
  37. #define bfin_read_DMEM_CONTROL() bfin_read32(DMEM_CONTROL)
  38. #define bfin_write_DMEM_CONTROL(val) bfin_write32(DMEM_CONTROL, val)
  39. #define pDCPLB_STATUS ((uint32_t volatile *)DCPLB_STATUS) /* Data Cache Programmable Look-Aside Buffer Status */
  40. #define bfin_read_DCPLB_STATUS() bfin_read32(DCPLB_STATUS)
  41. #define bfin_write_DCPLB_STATUS(val) bfin_write32(DCPLB_STATUS, val)
  42. #define pDCPLB_FAULT_ADDR ((void * volatile *)DCPLB_FAULT_ADDR) /* Data Cache Programmable Look-Aside Buffer Fault Address */
  43. #define bfin_read_DCPLB_FAULT_ADDR() bfin_readPTR(DCPLB_FAULT_ADDR)
  44. #define bfin_write_DCPLB_FAULT_ADDR(val) bfin_writePTR(DCPLB_FAULT_ADDR, val)
  45. #define pDCPLB_ADDR0 ((void * volatile *)DCPLB_ADDR0) /* Data Cache Protection Lookaside Buffer 0 */
  46. #define bfin_read_DCPLB_ADDR0() bfin_readPTR(DCPLB_ADDR0)
  47. #define bfin_write_DCPLB_ADDR0(val) bfin_writePTR(DCPLB_ADDR0, val)
  48. #define pDCPLB_ADDR1 ((void * volatile *)DCPLB_ADDR1) /* Data Cache Protection Lookaside Buffer 1 */
  49. #define bfin_read_DCPLB_ADDR1() bfin_readPTR(DCPLB_ADDR1)
  50. #define bfin_write_DCPLB_ADDR1(val) bfin_writePTR(DCPLB_ADDR1, val)
  51. #define pDCPLB_ADDR2 ((void * volatile *)DCPLB_ADDR2) /* Data Cache Protection Lookaside Buffer 2 */
  52. #define bfin_read_DCPLB_ADDR2() bfin_readPTR(DCPLB_ADDR2)
  53. #define bfin_write_DCPLB_ADDR2(val) bfin_writePTR(DCPLB_ADDR2, val)
  54. #define pDCPLB_ADDR3 ((void * volatile *)DCPLB_ADDR3) /* Data Cache Protection Lookaside Buffer 3 */
  55. #define bfin_read_DCPLB_ADDR3() bfin_readPTR(DCPLB_ADDR3)
  56. #define bfin_write_DCPLB_ADDR3(val) bfin_writePTR(DCPLB_ADDR3, val)
  57. #define pDCPLB_ADDR4 ((void * volatile *)DCPLB_ADDR4) /* Data Cache Protection Lookaside Buffer 4 */
  58. #define bfin_read_DCPLB_ADDR4() bfin_readPTR(DCPLB_ADDR4)
  59. #define bfin_write_DCPLB_ADDR4(val) bfin_writePTR(DCPLB_ADDR4, val)
  60. #define pDCPLB_ADDR5 ((void * volatile *)DCPLB_ADDR5) /* Data Cache Protection Lookaside Buffer 5 */
  61. #define bfin_read_DCPLB_ADDR5() bfin_readPTR(DCPLB_ADDR5)
  62. #define bfin_write_DCPLB_ADDR5(val) bfin_writePTR(DCPLB_ADDR5, val)
  63. #define pDCPLB_ADDR6 ((void * volatile *)DCPLB_ADDR6) /* Data Cache Protection Lookaside Buffer 6 */
  64. #define bfin_read_DCPLB_ADDR6() bfin_readPTR(DCPLB_ADDR6)
  65. #define bfin_write_DCPLB_ADDR6(val) bfin_writePTR(DCPLB_ADDR6, val)
  66. #define pDCPLB_ADDR7 ((void * volatile *)DCPLB_ADDR7) /* Data Cache Protection Lookaside Buffer 7 */
  67. #define bfin_read_DCPLB_ADDR7() bfin_readPTR(DCPLB_ADDR7)
  68. #define bfin_write_DCPLB_ADDR7(val) bfin_writePTR(DCPLB_ADDR7, val)
  69. #define pDCPLB_ADDR8 ((void * volatile *)DCPLB_ADDR8) /* Data Cache Protection Lookaside Buffer 8 */
  70. #define bfin_read_DCPLB_ADDR8() bfin_readPTR(DCPLB_ADDR8)
  71. #define bfin_write_DCPLB_ADDR8(val) bfin_writePTR(DCPLB_ADDR8, val)
  72. #define pDCPLB_ADDR9 ((void * volatile *)DCPLB_ADDR9) /* Data Cache Protection Lookaside Buffer 9 */
  73. #define bfin_read_DCPLB_ADDR9() bfin_readPTR(DCPLB_ADDR9)
  74. #define bfin_write_DCPLB_ADDR9(val) bfin_writePTR(DCPLB_ADDR9, val)
  75. #define pDCPLB_ADDR10 ((void * volatile *)DCPLB_ADDR10) /* Data Cache Protection Lookaside Buffer 10 */
  76. #define bfin_read_DCPLB_ADDR10() bfin_readPTR(DCPLB_ADDR10)
  77. #define bfin_write_DCPLB_ADDR10(val) bfin_writePTR(DCPLB_ADDR10, val)
  78. #define pDCPLB_ADDR11 ((void * volatile *)DCPLB_ADDR11) /* Data Cache Protection Lookaside Buffer 11 */
  79. #define bfin_read_DCPLB_ADDR11() bfin_readPTR(DCPLB_ADDR11)
  80. #define bfin_write_DCPLB_ADDR11(val) bfin_writePTR(DCPLB_ADDR11, val)
  81. #define pDCPLB_ADDR12 ((void * volatile *)DCPLB_ADDR12) /* Data Cache Protection Lookaside Buffer 12 */
  82. #define bfin_read_DCPLB_ADDR12() bfin_readPTR(DCPLB_ADDR12)
  83. #define bfin_write_DCPLB_ADDR12(val) bfin_writePTR(DCPLB_ADDR12, val)
  84. #define pDCPLB_ADDR13 ((void * volatile *)DCPLB_ADDR13) /* Data Cache Protection Lookaside Buffer 13 */
  85. #define bfin_read_DCPLB_ADDR13() bfin_readPTR(DCPLB_ADDR13)
  86. #define bfin_write_DCPLB_ADDR13(val) bfin_writePTR(DCPLB_ADDR13, val)
  87. #define pDCPLB_ADDR14 ((void * volatile *)DCPLB_ADDR14) /* Data Cache Protection Lookaside Buffer 14 */
  88. #define bfin_read_DCPLB_ADDR14() bfin_readPTR(DCPLB_ADDR14)
  89. #define bfin_write_DCPLB_ADDR14(val) bfin_writePTR(DCPLB_ADDR14, val)
  90. #define pDCPLB_ADDR15 ((void * volatile *)DCPLB_ADDR15) /* Data Cache Protection Lookaside Buffer 15 */
  91. #define bfin_read_DCPLB_ADDR15() bfin_readPTR(DCPLB_ADDR15)
  92. #define bfin_write_DCPLB_ADDR15(val) bfin_writePTR(DCPLB_ADDR15, val)
  93. #define pDCPLB_DATA0 ((uint32_t volatile *)DCPLB_DATA0) /* Data Cache 0 Status */
  94. #define bfin_read_DCPLB_DATA0() bfin_read32(DCPLB_DATA0)
  95. #define bfin_write_DCPLB_DATA0(val) bfin_write32(DCPLB_DATA0, val)
  96. #define pDCPLB_DATA1 ((uint32_t volatile *)DCPLB_DATA1) /* Data Cache 1 Status */
  97. #define bfin_read_DCPLB_DATA1() bfin_read32(DCPLB_DATA1)
  98. #define bfin_write_DCPLB_DATA1(val) bfin_write32(DCPLB_DATA1, val)
  99. #define pDCPLB_DATA2 ((uint32_t volatile *)DCPLB_DATA2) /* Data Cache 2 Status */
  100. #define bfin_read_DCPLB_DATA2() bfin_read32(DCPLB_DATA2)
  101. #define bfin_write_DCPLB_DATA2(val) bfin_write32(DCPLB_DATA2, val)
  102. #define pDCPLB_DATA3 ((uint32_t volatile *)DCPLB_DATA3) /* Data Cache 3 Status */
  103. #define bfin_read_DCPLB_DATA3() bfin_read32(DCPLB_DATA3)
  104. #define bfin_write_DCPLB_DATA3(val) bfin_write32(DCPLB_DATA3, val)
  105. #define pDCPLB_DATA4 ((uint32_t volatile *)DCPLB_DATA4) /* Data Cache 4 Status */
  106. #define bfin_read_DCPLB_DATA4() bfin_read32(DCPLB_DATA4)
  107. #define bfin_write_DCPLB_DATA4(val) bfin_write32(DCPLB_DATA4, val)
  108. #define pDCPLB_DATA5 ((uint32_t volatile *)DCPLB_DATA5) /* Data Cache 5 Status */
  109. #define bfin_read_DCPLB_DATA5() bfin_read32(DCPLB_DATA5)
  110. #define bfin_write_DCPLB_DATA5(val) bfin_write32(DCPLB_DATA5, val)
  111. #define pDCPLB_DATA6 ((uint32_t volatile *)DCPLB_DATA6) /* Data Cache 6 Status */
  112. #define bfin_read_DCPLB_DATA6() bfin_read32(DCPLB_DATA6)
  113. #define bfin_write_DCPLB_DATA6(val) bfin_write32(DCPLB_DATA6, val)
  114. #define pDCPLB_DATA7 ((uint32_t volatile *)DCPLB_DATA7) /* Data Cache 7 Status */
  115. #define bfin_read_DCPLB_DATA7() bfin_read32(DCPLB_DATA7)
  116. #define bfin_write_DCPLB_DATA7(val) bfin_write32(DCPLB_DATA7, val)
  117. #define pDCPLB_DATA8 ((uint32_t volatile *)DCPLB_DATA8) /* Data Cache 8 Status */
  118. #define bfin_read_DCPLB_DATA8() bfin_read32(DCPLB_DATA8)
  119. #define bfin_write_DCPLB_DATA8(val) bfin_write32(DCPLB_DATA8, val)
  120. #define pDCPLB_DATA9 ((uint32_t volatile *)DCPLB_DATA9) /* Data Cache 9 Status */
  121. #define bfin_read_DCPLB_DATA9() bfin_read32(DCPLB_DATA9)
  122. #define bfin_write_DCPLB_DATA9(val) bfin_write32(DCPLB_DATA9, val)
  123. #define pDCPLB_DATA10 ((uint32_t volatile *)DCPLB_DATA10) /* Data Cache 10 Status */
  124. #define bfin_read_DCPLB_DATA10() bfin_read32(DCPLB_DATA10)
  125. #define bfin_write_DCPLB_DATA10(val) bfin_write32(DCPLB_DATA10, val)
  126. #define pDCPLB_DATA11 ((uint32_t volatile *)DCPLB_DATA11) /* Data Cache 11 Status */
  127. #define bfin_read_DCPLB_DATA11() bfin_read32(DCPLB_DATA11)
  128. #define bfin_write_DCPLB_DATA11(val) bfin_write32(DCPLB_DATA11, val)
  129. #define pDCPLB_DATA12 ((uint32_t volatile *)DCPLB_DATA12) /* Data Cache 12 Status */
  130. #define bfin_read_DCPLB_DATA12() bfin_read32(DCPLB_DATA12)
  131. #define bfin_write_DCPLB_DATA12(val) bfin_write32(DCPLB_DATA12, val)
  132. #define pDCPLB_DATA13 ((uint32_t volatile *)DCPLB_DATA13) /* Data Cache 13 Status */
  133. #define bfin_read_DCPLB_DATA13() bfin_read32(DCPLB_DATA13)
  134. #define bfin_write_DCPLB_DATA13(val) bfin_write32(DCPLB_DATA13, val)
  135. #define pDCPLB_DATA14 ((uint32_t volatile *)DCPLB_DATA14) /* Data Cache 14 Status */
  136. #define bfin_read_DCPLB_DATA14() bfin_read32(DCPLB_DATA14)
  137. #define bfin_write_DCPLB_DATA14(val) bfin_write32(DCPLB_DATA14, val)
  138. #define pDCPLB_DATA15 ((uint32_t volatile *)DCPLB_DATA15) /* Data Cache 15 Status */
  139. #define bfin_read_DCPLB_DATA15() bfin_read32(DCPLB_DATA15)
  140. #define bfin_write_DCPLB_DATA15(val) bfin_write32(DCPLB_DATA15, val)
  141. #define pDTEST_COMMAND ((uint32_t volatile *)DTEST_COMMAND) /* Data Test Command Register */
  142. #define bfin_read_DTEST_COMMAND() bfin_read32(DTEST_COMMAND)
  143. #define bfin_write_DTEST_COMMAND(val) bfin_write32(DTEST_COMMAND, val)
  144. #define pDTEST_DATA0 ((uint32_t volatile *)DTEST_DATA0) /* Data Test Data Register */
  145. #define bfin_read_DTEST_DATA0() bfin_read32(DTEST_DATA0)
  146. #define bfin_write_DTEST_DATA0(val) bfin_write32(DTEST_DATA0, val)
  147. #define pDTEST_DATA1 ((uint32_t volatile *)DTEST_DATA1) /* Data Test Data Register */
  148. #define bfin_read_DTEST_DATA1() bfin_read32(DTEST_DATA1)
  149. #define bfin_write_DTEST_DATA1(val) bfin_write32(DTEST_DATA1, val)
  150. #define pIMEM_CONTROL ((uint32_t volatile *)IMEM_CONTROL) /* Instruction Memory Control */
  151. #define bfin_read_IMEM_CONTROL() bfin_read32(IMEM_CONTROL)
  152. #define bfin_write_IMEM_CONTROL(val) bfin_write32(IMEM_CONTROL, val)
  153. #define pICPLB_STATUS ((uint32_t volatile *)ICPLB_STATUS) /* Instruction Cache Programmable Look-Aside Buffer Status */
  154. #define bfin_read_ICPLB_STATUS() bfin_read32(ICPLB_STATUS)
  155. #define bfin_write_ICPLB_STATUS(val) bfin_write32(ICPLB_STATUS, val)
  156. #define pICPLB_FAULT_ADDR ((void * volatile *)ICPLB_FAULT_ADDR) /* Instruction Cache Programmable Look-Aside Buffer Fault Address */
  157. #define bfin_read_ICPLB_FAULT_ADDR() bfin_readPTR(ICPLB_FAULT_ADDR)
  158. #define bfin_write_ICPLB_FAULT_ADDR(val) bfin_writePTR(ICPLB_FAULT_ADDR, val)
  159. #define pICPLB_ADDR0 ((void * volatile *)ICPLB_ADDR0) /* Instruction Cacheability Protection Lookaside Buffer 0 */
  160. #define bfin_read_ICPLB_ADDR0() bfin_readPTR(ICPLB_ADDR0)
  161. #define bfin_write_ICPLB_ADDR0(val) bfin_writePTR(ICPLB_ADDR0, val)
  162. #define pICPLB_ADDR1 ((void * volatile *)ICPLB_ADDR1) /* Instruction Cacheability Protection Lookaside Buffer 1 */
  163. #define bfin_read_ICPLB_ADDR1() bfin_readPTR(ICPLB_ADDR1)
  164. #define bfin_write_ICPLB_ADDR1(val) bfin_writePTR(ICPLB_ADDR1, val)
  165. #define pICPLB_ADDR2 ((void * volatile *)ICPLB_ADDR2) /* Instruction Cacheability Protection Lookaside Buffer 2 */
  166. #define bfin_read_ICPLB_ADDR2() bfin_readPTR(ICPLB_ADDR2)
  167. #define bfin_write_ICPLB_ADDR2(val) bfin_writePTR(ICPLB_ADDR2, val)
  168. #define pICPLB_ADDR3 ((void * volatile *)ICPLB_ADDR3) /* Instruction Cacheability Protection Lookaside Buffer 3 */
  169. #define bfin_read_ICPLB_ADDR3() bfin_readPTR(ICPLB_ADDR3)
  170. #define bfin_write_ICPLB_ADDR3(val) bfin_writePTR(ICPLB_ADDR3, val)
  171. #define pICPLB_ADDR4 ((void * volatile *)ICPLB_ADDR4) /* Instruction Cacheability Protection Lookaside Buffer 4 */
  172. #define bfin_read_ICPLB_ADDR4() bfin_readPTR(ICPLB_ADDR4)
  173. #define bfin_write_ICPLB_ADDR4(val) bfin_writePTR(ICPLB_ADDR4, val)
  174. #define pICPLB_ADDR5 ((void * volatile *)ICPLB_ADDR5) /* Instruction Cacheability Protection Lookaside Buffer 5 */
  175. #define bfin_read_ICPLB_ADDR5() bfin_readPTR(ICPLB_ADDR5)
  176. #define bfin_write_ICPLB_ADDR5(val) bfin_writePTR(ICPLB_ADDR5, val)
  177. #define pICPLB_ADDR6 ((void * volatile *)ICPLB_ADDR6) /* Instruction Cacheability Protection Lookaside Buffer 6 */
  178. #define bfin_read_ICPLB_ADDR6() bfin_readPTR(ICPLB_ADDR6)
  179. #define bfin_write_ICPLB_ADDR6(val) bfin_writePTR(ICPLB_ADDR6, val)
  180. #define pICPLB_ADDR7 ((void * volatile *)ICPLB_ADDR7) /* Instruction Cacheability Protection Lookaside Buffer 7 */
  181. #define bfin_read_ICPLB_ADDR7() bfin_readPTR(ICPLB_ADDR7)
  182. #define bfin_write_ICPLB_ADDR7(val) bfin_writePTR(ICPLB_ADDR7, val)
  183. #define pICPLB_ADDR8 ((void * volatile *)ICPLB_ADDR8) /* Instruction Cacheability Protection Lookaside Buffer 8 */
  184. #define bfin_read_ICPLB_ADDR8() bfin_readPTR(ICPLB_ADDR8)
  185. #define bfin_write_ICPLB_ADDR8(val) bfin_writePTR(ICPLB_ADDR8, val)
  186. #define pICPLB_ADDR9 ((void * volatile *)ICPLB_ADDR9) /* Instruction Cacheability Protection Lookaside Buffer 9 */
  187. #define bfin_read_ICPLB_ADDR9() bfin_readPTR(ICPLB_ADDR9)
  188. #define bfin_write_ICPLB_ADDR9(val) bfin_writePTR(ICPLB_ADDR9, val)
  189. #define pICPLB_ADDR10 ((void * volatile *)ICPLB_ADDR10) /* Instruction Cacheability Protection Lookaside Buffer 10 */
  190. #define bfin_read_ICPLB_ADDR10() bfin_readPTR(ICPLB_ADDR10)
  191. #define bfin_write_ICPLB_ADDR10(val) bfin_writePTR(ICPLB_ADDR10, val)
  192. #define pICPLB_ADDR11 ((void * volatile *)ICPLB_ADDR11) /* Instruction Cacheability Protection Lookaside Buffer 11 */
  193. #define bfin_read_ICPLB_ADDR11() bfin_readPTR(ICPLB_ADDR11)
  194. #define bfin_write_ICPLB_ADDR11(val) bfin_writePTR(ICPLB_ADDR11, val)
  195. #define pICPLB_ADDR12 ((void * volatile *)ICPLB_ADDR12) /* Instruction Cacheability Protection Lookaside Buffer 12 */
  196. #define bfin_read_ICPLB_ADDR12() bfin_readPTR(ICPLB_ADDR12)
  197. #define bfin_write_ICPLB_ADDR12(val) bfin_writePTR(ICPLB_ADDR12, val)
  198. #define pICPLB_ADDR13 ((void * volatile *)ICPLB_ADDR13) /* Instruction Cacheability Protection Lookaside Buffer 13 */
  199. #define bfin_read_ICPLB_ADDR13() bfin_readPTR(ICPLB_ADDR13)
  200. #define bfin_write_ICPLB_ADDR13(val) bfin_writePTR(ICPLB_ADDR13, val)
  201. #define pICPLB_ADDR14 ((void * volatile *)ICPLB_ADDR14) /* Instruction Cacheability Protection Lookaside Buffer 14 */
  202. #define bfin_read_ICPLB_ADDR14() bfin_readPTR(ICPLB_ADDR14)
  203. #define bfin_write_ICPLB_ADDR14(val) bfin_writePTR(ICPLB_ADDR14, val)
  204. #define pICPLB_ADDR15 ((void * volatile *)ICPLB_ADDR15) /* Instruction Cacheability Protection Lookaside Buffer 15 */
  205. #define bfin_read_ICPLB_ADDR15() bfin_readPTR(ICPLB_ADDR15)
  206. #define bfin_write_ICPLB_ADDR15(val) bfin_writePTR(ICPLB_ADDR15, val)
  207. #define pICPLB_DATA0 ((uint32_t volatile *)ICPLB_DATA0) /* Instruction Cache 0 Status */
  208. #define bfin_read_ICPLB_DATA0() bfin_read32(ICPLB_DATA0)
  209. #define bfin_write_ICPLB_DATA0(val) bfin_write32(ICPLB_DATA0, val)
  210. #define pICPLB_DATA1 ((uint32_t volatile *)ICPLB_DATA1) /* Instruction Cache 1 Status */
  211. #define bfin_read_ICPLB_DATA1() bfin_read32(ICPLB_DATA1)
  212. #define bfin_write_ICPLB_DATA1(val) bfin_write32(ICPLB_DATA1, val)
  213. #define pICPLB_DATA2 ((uint32_t volatile *)ICPLB_DATA2) /* Instruction Cache 2 Status */
  214. #define bfin_read_ICPLB_DATA2() bfin_read32(ICPLB_DATA2)
  215. #define bfin_write_ICPLB_DATA2(val) bfin_write32(ICPLB_DATA2, val)
  216. #define pICPLB_DATA3 ((uint32_t volatile *)ICPLB_DATA3) /* Instruction Cache 3 Status */
  217. #define bfin_read_ICPLB_DATA3() bfin_read32(ICPLB_DATA3)
  218. #define bfin_write_ICPLB_DATA3(val) bfin_write32(ICPLB_DATA3, val)
  219. #define pICPLB_DATA4 ((uint32_t volatile *)ICPLB_DATA4) /* Instruction Cache 4 Status */
  220. #define bfin_read_ICPLB_DATA4() bfin_read32(ICPLB_DATA4)
  221. #define bfin_write_ICPLB_DATA4(val) bfin_write32(ICPLB_DATA4, val)
  222. #define pICPLB_DATA5 ((uint32_t volatile *)ICPLB_DATA5) /* Instruction Cache 5 Status */
  223. #define bfin_read_ICPLB_DATA5() bfin_read32(ICPLB_DATA5)
  224. #define bfin_write_ICPLB_DATA5(val) bfin_write32(ICPLB_DATA5, val)
  225. #define pICPLB_DATA6 ((uint32_t volatile *)ICPLB_DATA6) /* Instruction Cache 6 Status */
  226. #define bfin_read_ICPLB_DATA6() bfin_read32(ICPLB_DATA6)
  227. #define bfin_write_ICPLB_DATA6(val) bfin_write32(ICPLB_DATA6, val)
  228. #define pICPLB_DATA7 ((uint32_t volatile *)ICPLB_DATA7) /* Instruction Cache 7 Status */
  229. #define bfin_read_ICPLB_DATA7() bfin_read32(ICPLB_DATA7)
  230. #define bfin_write_ICPLB_DATA7(val) bfin_write32(ICPLB_DATA7, val)
  231. #define pICPLB_DATA8 ((uint32_t volatile *)ICPLB_DATA8) /* Instruction Cache 8 Status */
  232. #define bfin_read_ICPLB_DATA8() bfin_read32(ICPLB_DATA8)
  233. #define bfin_write_ICPLB_DATA8(val) bfin_write32(ICPLB_DATA8, val)
  234. #define pICPLB_DATA9 ((uint32_t volatile *)ICPLB_DATA9) /* Instruction Cache 9 Status */
  235. #define bfin_read_ICPLB_DATA9() bfin_read32(ICPLB_DATA9)
  236. #define bfin_write_ICPLB_DATA9(val) bfin_write32(ICPLB_DATA9, val)
  237. #define pICPLB_DATA10 ((uint32_t volatile *)ICPLB_DATA10) /* Instruction Cache 10 Status */
  238. #define bfin_read_ICPLB_DATA10() bfin_read32(ICPLB_DATA10)
  239. #define bfin_write_ICPLB_DATA10(val) bfin_write32(ICPLB_DATA10, val)
  240. #define pICPLB_DATA11 ((uint32_t volatile *)ICPLB_DATA11) /* Instruction Cache 11 Status */
  241. #define bfin_read_ICPLB_DATA11() bfin_read32(ICPLB_DATA11)
  242. #define bfin_write_ICPLB_DATA11(val) bfin_write32(ICPLB_DATA11, val)
  243. #define pICPLB_DATA12 ((uint32_t volatile *)ICPLB_DATA12) /* Instruction Cache 12 Status */
  244. #define bfin_read_ICPLB_DATA12() bfin_read32(ICPLB_DATA12)
  245. #define bfin_write_ICPLB_DATA12(val) bfin_write32(ICPLB_DATA12, val)
  246. #define pICPLB_DATA13 ((uint32_t volatile *)ICPLB_DATA13) /* Instruction Cache 13 Status */
  247. #define bfin_read_ICPLB_DATA13() bfin_read32(ICPLB_DATA13)
  248. #define bfin_write_ICPLB_DATA13(val) bfin_write32(ICPLB_DATA13, val)
  249. #define pICPLB_DATA14 ((uint32_t volatile *)ICPLB_DATA14) /* Instruction Cache 14 Status */
  250. #define bfin_read_ICPLB_DATA14() bfin_read32(ICPLB_DATA14)
  251. #define bfin_write_ICPLB_DATA14(val) bfin_write32(ICPLB_DATA14, val)
  252. #define pICPLB_DATA15 ((uint32_t volatile *)ICPLB_DATA15) /* Instruction Cache 15 Status */
  253. #define bfin_read_ICPLB_DATA15() bfin_read32(ICPLB_DATA15)
  254. #define bfin_write_ICPLB_DATA15(val) bfin_write32(ICPLB_DATA15, val)
  255. #define pITEST_COMMAND ((uint32_t volatile *)ITEST_COMMAND) /* Instruction Test Command Register */
  256. #define bfin_read_ITEST_COMMAND() bfin_read32(ITEST_COMMAND)
  257. #define bfin_write_ITEST_COMMAND(val) bfin_write32(ITEST_COMMAND, val)
  258. #define pITEST_DATA0 ((uint32_t volatile *)ITEST_DATA0) /* Instruction Test Data Register */
  259. #define bfin_read_ITEST_DATA0() bfin_read32(ITEST_DATA0)
  260. #define bfin_write_ITEST_DATA0(val) bfin_write32(ITEST_DATA0, val)
  261. #define pITEST_DATA1 ((uint32_t volatile *)ITEST_DATA1) /* Instruction Test Data Register */
  262. #define bfin_read_ITEST_DATA1() bfin_read32(ITEST_DATA1)
  263. #define bfin_write_ITEST_DATA1(val) bfin_write32(ITEST_DATA1, val)
  264. #define pEVT0 ((void * volatile *)EVT0) /* Event Vector 0 ESR Address */
  265. #define bfin_read_EVT0() bfin_readPTR(EVT0)
  266. #define bfin_write_EVT0(val) bfin_writePTR(EVT0, val)
  267. #define pEVT1 ((void * volatile *)EVT1) /* Event Vector 1 ESR Address */
  268. #define bfin_read_EVT1() bfin_readPTR(EVT1)
  269. #define bfin_write_EVT1(val) bfin_writePTR(EVT1, val)
  270. #define pEVT2 ((void * volatile *)EVT2) /* Event Vector 2 ESR Address */
  271. #define bfin_read_EVT2() bfin_readPTR(EVT2)
  272. #define bfin_write_EVT2(val) bfin_writePTR(EVT2, val)
  273. #define pEVT3 ((void * volatile *)EVT3) /* Event Vector 3 ESR Address */
  274. #define bfin_read_EVT3() bfin_readPTR(EVT3)
  275. #define bfin_write_EVT3(val) bfin_writePTR(EVT3, val)
  276. #define pEVT4 ((void * volatile *)EVT4) /* Event Vector 4 ESR Address */
  277. #define bfin_read_EVT4() bfin_readPTR(EVT4)
  278. #define bfin_write_EVT4(val) bfin_writePTR(EVT4, val)
  279. #define pEVT5 ((void * volatile *)EVT5) /* Event Vector 5 ESR Address */
  280. #define bfin_read_EVT5() bfin_readPTR(EVT5)
  281. #define bfin_write_EVT5(val) bfin_writePTR(EVT5, val)
  282. #define pEVT6 ((void * volatile *)EVT6) /* Event Vector 6 ESR Address */
  283. #define bfin_read_EVT6() bfin_readPTR(EVT6)
  284. #define bfin_write_EVT6(val) bfin_writePTR(EVT6, val)
  285. #define pEVT7 ((void * volatile *)EVT7) /* Event Vector 7 ESR Address */
  286. #define bfin_read_EVT7() bfin_readPTR(EVT7)
  287. #define bfin_write_EVT7(val) bfin_writePTR(EVT7, val)
  288. #define pEVT8 ((void * volatile *)EVT8) /* Event Vector 8 ESR Address */
  289. #define bfin_read_EVT8() bfin_readPTR(EVT8)
  290. #define bfin_write_EVT8(val) bfin_writePTR(EVT8, val)
  291. #define pEVT9 ((void * volatile *)EVT9) /* Event Vector 9 ESR Address */
  292. #define bfin_read_EVT9() bfin_readPTR(EVT9)
  293. #define bfin_write_EVT9(val) bfin_writePTR(EVT9, val)
  294. #define pEVT10 ((void * volatile *)EVT10) /* Event Vector 10 ESR Address */
  295. #define bfin_read_EVT10() bfin_readPTR(EVT10)
  296. #define bfin_write_EVT10(val) bfin_writePTR(EVT10, val)
  297. #define pEVT11 ((void * volatile *)EVT11) /* Event Vector 11 ESR Address */
  298. #define bfin_read_EVT11() bfin_readPTR(EVT11)
  299. #define bfin_write_EVT11(val) bfin_writePTR(EVT11, val)
  300. #define pEVT12 ((void * volatile *)EVT12) /* Event Vector 12 ESR Address */
  301. #define bfin_read_EVT12() bfin_readPTR(EVT12)
  302. #define bfin_write_EVT12(val) bfin_writePTR(EVT12, val)
  303. #define pEVT13 ((void * volatile *)EVT13) /* Event Vector 13 ESR Address */
  304. #define bfin_read_EVT13() bfin_readPTR(EVT13)
  305. #define bfin_write_EVT13(val) bfin_writePTR(EVT13, val)
  306. #define pEVT14 ((void * volatile *)EVT14) /* Event Vector 14 ESR Address */
  307. #define bfin_read_EVT14() bfin_readPTR(EVT14)
  308. #define bfin_write_EVT14(val) bfin_writePTR(EVT14, val)
  309. #define pEVT15 ((void * volatile *)EVT15) /* Event Vector 15 ESR Address */
  310. #define bfin_read_EVT15() bfin_readPTR(EVT15)
  311. #define bfin_write_EVT15(val) bfin_writePTR(EVT15, val)
  312. #define pILAT ((uint32_t volatile *)ILAT) /* Interrupt Latch Register */
  313. #define bfin_read_ILAT() bfin_read32(ILAT)
  314. #define bfin_write_ILAT(val) bfin_write32(ILAT, val)
  315. #define pIMASK ((uint32_t volatile *)IMASK) /* Interrupt Mask Register */
  316. #define bfin_read_IMASK() bfin_read32(IMASK)
  317. #define bfin_write_IMASK(val) bfin_write32(IMASK, val)
  318. #define pIPEND ((uint32_t volatile *)IPEND) /* Interrupt Pending Register */
  319. #define bfin_read_IPEND() bfin_read32(IPEND)
  320. #define bfin_write_IPEND(val) bfin_write32(IPEND, val)
  321. #define pIPRIO ((uint32_t volatile *)IPRIO) /* Interrupt Priority Register */
  322. #define bfin_read_IPRIO() bfin_read32(IPRIO)
  323. #define bfin_write_IPRIO(val) bfin_write32(IPRIO, val)
  324. #define pTCNTL ((uint32_t volatile *)TCNTL) /* Core Timer Control Register */
  325. #define bfin_read_TCNTL() bfin_read32(TCNTL)
  326. #define bfin_write_TCNTL(val) bfin_write32(TCNTL, val)
  327. #define pTPERIOD ((uint32_t volatile *)TPERIOD) /* Core Timer Period Register */
  328. #define bfin_read_TPERIOD() bfin_read32(TPERIOD)
  329. #define bfin_write_TPERIOD(val) bfin_write32(TPERIOD, val)
  330. #define pTSCALE ((uint32_t volatile *)TSCALE) /* Core Timer Scale Register */
  331. #define bfin_read_TSCALE() bfin_read32(TSCALE)
  332. #define bfin_write_TSCALE(val) bfin_write32(TSCALE, val)
  333. #define pTCOUNT ((uint32_t volatile *)TCOUNT) /* Core Timer Count Register */
  334. #define bfin_read_TCOUNT() bfin_read32(TCOUNT)
  335. #define bfin_write_TCOUNT(val) bfin_write32(TCOUNT, val)
  336. #define pEMAC_OPMODE ((uint32_t volatile *)EMAC_OPMODE) /* Operating Mode Register */
  337. #define bfin_read_EMAC_OPMODE() bfin_read32(EMAC_OPMODE)
  338. #define bfin_write_EMAC_OPMODE(val) bfin_write32(EMAC_OPMODE, val)
  339. #define pEMAC_ADDRLO ((uint32_t volatile *)EMAC_ADDRLO) /* Address Low (32 LSBs) Register */
  340. #define bfin_read_EMAC_ADDRLO() bfin_read32(EMAC_ADDRLO)
  341. #define bfin_write_EMAC_ADDRLO(val) bfin_write32(EMAC_ADDRLO, val)
  342. #define pEMAC_ADDRHI ((uint32_t volatile *)EMAC_ADDRHI) /* Address High (16 MSBs) Register */
  343. #define bfin_read_EMAC_ADDRHI() bfin_read32(EMAC_ADDRHI)
  344. #define bfin_write_EMAC_ADDRHI(val) bfin_write32(EMAC_ADDRHI, val)
  345. #define pEMAC_HASHLO ((uint32_t volatile *)EMAC_HASHLO) /* Multicast Hash Table Low (Bins 31-0) Register */
  346. #define bfin_read_EMAC_HASHLO() bfin_read32(EMAC_HASHLO)
  347. #define bfin_write_EMAC_HASHLO(val) bfin_write32(EMAC_HASHLO, val)
  348. #define pEMAC_HASHHI ((uint32_t volatile *)EMAC_HASHHI) /* Multicast Hash Table High (Bins 63-32) Register */
  349. #define bfin_read_EMAC_HASHHI() bfin_read32(EMAC_HASHHI)
  350. #define bfin_write_EMAC_HASHHI(val) bfin_write32(EMAC_HASHHI, val)
  351. #define pEMAC_STAADD ((uint32_t volatile *)EMAC_STAADD) /* Station Management Address Register */
  352. #define bfin_read_EMAC_STAADD() bfin_read32(EMAC_STAADD)
  353. #define bfin_write_EMAC_STAADD(val) bfin_write32(EMAC_STAADD, val)
  354. #define pEMAC_STADAT ((uint32_t volatile *)EMAC_STADAT) /* Station Management Data Register */
  355. #define bfin_read_EMAC_STADAT() bfin_read32(EMAC_STADAT)
  356. #define bfin_write_EMAC_STADAT(val) bfin_write32(EMAC_STADAT, val)
  357. #define pEMAC_FLC ((uint32_t volatile *)EMAC_FLC) /* Flow Control Register */
  358. #define bfin_read_EMAC_FLC() bfin_read32(EMAC_FLC)
  359. #define bfin_write_EMAC_FLC(val) bfin_write32(EMAC_FLC, val)
  360. #define pEMAC_VLAN1 ((uint32_t volatile *)EMAC_VLAN1) /* VLAN1 Tag Register */
  361. #define bfin_read_EMAC_VLAN1() bfin_read32(EMAC_VLAN1)
  362. #define bfin_write_EMAC_VLAN1(val) bfin_write32(EMAC_VLAN1, val)
  363. #define pEMAC_VLAN2 ((uint32_t volatile *)EMAC_VLAN2) /* VLAN2 Tag Register */
  364. #define bfin_read_EMAC_VLAN2() bfin_read32(EMAC_VLAN2)
  365. #define bfin_write_EMAC_VLAN2(val) bfin_write32(EMAC_VLAN2, val)
  366. #define pEMAC_WKUP_CTL ((uint32_t volatile *)EMAC_WKUP_CTL) /* Wake-Up Control/Status Register */
  367. #define bfin_read_EMAC_WKUP_CTL() bfin_read32(EMAC_WKUP_CTL)
  368. #define bfin_write_EMAC_WKUP_CTL(val) bfin_write32(EMAC_WKUP_CTL, val)
  369. #define pEMAC_WKUP_FFMSK0 ((uint32_t volatile *)EMAC_WKUP_FFMSK0) /* Wake-Up Frame Filter 0 Byte Mask Register */
  370. #define bfin_read_EMAC_WKUP_FFMSK0() bfin_read32(EMAC_WKUP_FFMSK0)
  371. #define bfin_write_EMAC_WKUP_FFMSK0(val) bfin_write32(EMAC_WKUP_FFMSK0, val)
  372. #define pEMAC_WKUP_FFMSK1 ((uint32_t volatile *)EMAC_WKUP_FFMSK1) /* Wake-Up Frame Filter 1 Byte Mask Register */
  373. #define bfin_read_EMAC_WKUP_FFMSK1() bfin_read32(EMAC_WKUP_FFMSK1)
  374. #define bfin_write_EMAC_WKUP_FFMSK1(val) bfin_write32(EMAC_WKUP_FFMSK1, val)
  375. #define pEMAC_WKUP_FFMSK2 ((uint32_t volatile *)EMAC_WKUP_FFMSK2) /* Wake-Up Frame Filter 2 Byte Mask Register */
  376. #define bfin_read_EMAC_WKUP_FFMSK2() bfin_read32(EMAC_WKUP_FFMSK2)
  377. #define bfin_write_EMAC_WKUP_FFMSK2(val) bfin_write32(EMAC_WKUP_FFMSK2, val)
  378. #define pEMAC_WKUP_FFMSK3 ((uint32_t volatile *)EMAC_WKUP_FFMSK3) /* Wake-Up Frame Filter 3 Byte Mask Register */
  379. #define bfin_read_EMAC_WKUP_FFMSK3() bfin_read32(EMAC_WKUP_FFMSK3)
  380. #define bfin_write_EMAC_WKUP_FFMSK3(val) bfin_write32(EMAC_WKUP_FFMSK3, val)
  381. #define pEMAC_WKUP_FFCMD ((uint32_t volatile *)EMAC_WKUP_FFCMD) /* Wake-Up Frame Filter Commands Register */
  382. #define bfin_read_EMAC_WKUP_FFCMD() bfin_read32(EMAC_WKUP_FFCMD)
  383. #define bfin_write_EMAC_WKUP_FFCMD(val) bfin_write32(EMAC_WKUP_FFCMD, val)
  384. #define pEMAC_WKUP_FFOFF ((uint32_t volatile *)EMAC_WKUP_FFOFF) /* Wake-Up Frame Filter Offsets Register */
  385. #define bfin_read_EMAC_WKUP_FFOFF() bfin_read32(EMAC_WKUP_FFOFF)
  386. #define bfin_write_EMAC_WKUP_FFOFF(val) bfin_write32(EMAC_WKUP_FFOFF, val)
  387. #define pEMAC_WKUP_FFCRC0 ((uint32_t volatile *)EMAC_WKUP_FFCRC0) /* Wake-Up Frame Filter 0,1 CRC-16 Register */
  388. #define bfin_read_EMAC_WKUP_FFCRC0() bfin_read32(EMAC_WKUP_FFCRC0)
  389. #define bfin_write_EMAC_WKUP_FFCRC0(val) bfin_write32(EMAC_WKUP_FFCRC0, val)
  390. #define pEMAC_WKUP_FFCRC1 ((uint32_t volatile *)EMAC_WKUP_FFCRC1) /* Wake-Up Frame Filter 2,3 CRC-16 Register */
  391. #define bfin_read_EMAC_WKUP_FFCRC1() bfin_read32(EMAC_WKUP_FFCRC1)
  392. #define bfin_write_EMAC_WKUP_FFCRC1(val) bfin_write32(EMAC_WKUP_FFCRC1, val)
  393. #define pEMAC_SYSCTL ((uint32_t volatile *)EMAC_SYSCTL) /* EMAC System Control Register */
  394. #define bfin_read_EMAC_SYSCTL() bfin_read32(EMAC_SYSCTL)
  395. #define bfin_write_EMAC_SYSCTL(val) bfin_write32(EMAC_SYSCTL, val)
  396. #define pEMAC_SYSTAT ((uint32_t volatile *)EMAC_SYSTAT) /* EMAC System Status Register */
  397. #define bfin_read_EMAC_SYSTAT() bfin_read32(EMAC_SYSTAT)
  398. #define bfin_write_EMAC_SYSTAT(val) bfin_write32(EMAC_SYSTAT, val)
  399. #define pEMAC_RX_STAT ((uint32_t volatile *)EMAC_RX_STAT) /* RX Current Frame Status Register */
  400. #define bfin_read_EMAC_RX_STAT() bfin_read32(EMAC_RX_STAT)
  401. #define bfin_write_EMAC_RX_STAT(val) bfin_write32(EMAC_RX_STAT, val)
  402. #define pEMAC_RX_STKY ((uint32_t volatile *)EMAC_RX_STKY) /* RX Sticky Frame Status Register */
  403. #define bfin_read_EMAC_RX_STKY() bfin_read32(EMAC_RX_STKY)
  404. #define bfin_write_EMAC_RX_STKY(val) bfin_write32(EMAC_RX_STKY, val)
  405. #define pEMAC_RX_IRQE ((uint32_t volatile *)EMAC_RX_IRQE) /* RX Frame Status Interrupt Enables Register */
  406. #define bfin_read_EMAC_RX_IRQE() bfin_read32(EMAC_RX_IRQE)
  407. #define bfin_write_EMAC_RX_IRQE(val) bfin_write32(EMAC_RX_IRQE, val)
  408. #define pEMAC_TX_STAT ((uint32_t volatile *)EMAC_TX_STAT) /* TX Current Frame Status Register */
  409. #define bfin_read_EMAC_TX_STAT() bfin_read32(EMAC_TX_STAT)
  410. #define bfin_write_EMAC_TX_STAT(val) bfin_write32(EMAC_TX_STAT, val)
  411. #define pEMAC_TX_STKY ((uint32_t volatile *)EMAC_TX_STKY) /* TX Sticky Frame Status Register */
  412. #define bfin_read_EMAC_TX_STKY() bfin_read32(EMAC_TX_STKY)
  413. #define bfin_write_EMAC_TX_STKY(val) bfin_write32(EMAC_TX_STKY, val)
  414. #define pEMAC_TX_IRQE ((uint32_t volatile *)EMAC_TX_IRQE) /* TX Frame Status Interrupt Enables Register */
  415. #define bfin_read_EMAC_TX_IRQE() bfin_read32(EMAC_TX_IRQE)
  416. #define bfin_write_EMAC_TX_IRQE(val) bfin_write32(EMAC_TX_IRQE, val)
  417. #define pEMAC_MMC_CTL ((uint32_t volatile *)EMAC_MMC_CTL) /* MMC Counter Control Register */
  418. #define bfin_read_EMAC_MMC_CTL() bfin_read32(EMAC_MMC_CTL)
  419. #define bfin_write_EMAC_MMC_CTL(val) bfin_write32(EMAC_MMC_CTL, val)
  420. #define pEMAC_MMC_RIRQS ((uint32_t volatile *)EMAC_MMC_RIRQS) /* MMC RX Interrupt Status Register */
  421. #define bfin_read_EMAC_MMC_RIRQS() bfin_read32(EMAC_MMC_RIRQS)
  422. #define bfin_write_EMAC_MMC_RIRQS(val) bfin_write32(EMAC_MMC_RIRQS, val)
  423. #define pEMAC_MMC_RIRQE ((uint32_t volatile *)EMAC_MMC_RIRQE) /* MMC RX Interrupt Enables Register */
  424. #define bfin_read_EMAC_MMC_RIRQE() bfin_read32(EMAC_MMC_RIRQE)
  425. #define bfin_write_EMAC_MMC_RIRQE(val) bfin_write32(EMAC_MMC_RIRQE, val)
  426. #define pEMAC_MMC_TIRQS ((uint32_t volatile *)EMAC_MMC_TIRQS) /* MMC TX Interrupt Status Register */
  427. #define bfin_read_EMAC_MMC_TIRQS() bfin_read32(EMAC_MMC_TIRQS)
  428. #define bfin_write_EMAC_MMC_TIRQS(val) bfin_write32(EMAC_MMC_TIRQS, val)
  429. #define pEMAC_MMC_TIRQE ((uint32_t volatile *)EMAC_MMC_TIRQE) /* MMC TX Interrupt Enables Register */
  430. #define bfin_read_EMAC_MMC_TIRQE() bfin_read32(EMAC_MMC_TIRQE)
  431. #define bfin_write_EMAC_MMC_TIRQE(val) bfin_write32(EMAC_MMC_TIRQE, val)
  432. #define pEMAC_RXC_OK ((uint32_t volatile *)EMAC_RXC_OK) /* RX Frame Successful Count */
  433. #define bfin_read_EMAC_RXC_OK() bfin_read32(EMAC_RXC_OK)
  434. #define bfin_write_EMAC_RXC_OK(val) bfin_write32(EMAC_RXC_OK, val)
  435. #define pEMAC_RXC_FCS ((uint32_t volatile *)EMAC_RXC_FCS) /* RX Frame FCS Failure Count */
  436. #define bfin_read_EMAC_RXC_FCS() bfin_read32(EMAC_RXC_FCS)
  437. #define bfin_write_EMAC_RXC_FCS(val) bfin_write32(EMAC_RXC_FCS, val)
  438. #define pEMAC_RXC_ALIGN ((uint32_t volatile *)EMAC_RXC_ALIGN) /* RX Alignment Error Count */
  439. #define bfin_read_EMAC_RXC_ALIGN() bfin_read32(EMAC_RXC_ALIGN)
  440. #define bfin_write_EMAC_RXC_ALIGN(val) bfin_write32(EMAC_RXC_ALIGN, val)
  441. #define pEMAC_RXC_OCTET ((uint32_t volatile *)EMAC_RXC_OCTET) /* RX Octets Successfully Received Count */
  442. #define bfin_read_EMAC_RXC_OCTET() bfin_read32(EMAC_RXC_OCTET)
  443. #define bfin_write_EMAC_RXC_OCTET(val) bfin_write32(EMAC_RXC_OCTET, val)
  444. #define pEMAC_RXC_DMAOVF ((uint32_t volatile *)EMAC_RXC_DMAOVF) /* Internal MAC Sublayer Error RX Frame Count */
  445. #define bfin_read_EMAC_RXC_DMAOVF() bfin_read32(EMAC_RXC_DMAOVF)
  446. #define bfin_write_EMAC_RXC_DMAOVF(val) bfin_write32(EMAC_RXC_DMAOVF, val)
  447. #define pEMAC_RXC_UNICST ((uint32_t volatile *)EMAC_RXC_UNICST) /* Unicast RX Frame Count */
  448. #define bfin_read_EMAC_RXC_UNICST() bfin_read32(EMAC_RXC_UNICST)
  449. #define bfin_write_EMAC_RXC_UNICST(val) bfin_write32(EMAC_RXC_UNICST, val)
  450. #define pEMAC_RXC_MULTI ((uint32_t volatile *)EMAC_RXC_MULTI) /* Multicast RX Frame Count */
  451. #define bfin_read_EMAC_RXC_MULTI() bfin_read32(EMAC_RXC_MULTI)
  452. #define bfin_write_EMAC_RXC_MULTI(val) bfin_write32(EMAC_RXC_MULTI, val)
  453. #define pEMAC_RXC_BROAD ((uint32_t volatile *)EMAC_RXC_BROAD) /* Broadcast RX Frame Count */
  454. #define bfin_read_EMAC_RXC_BROAD() bfin_read32(EMAC_RXC_BROAD)
  455. #define bfin_write_EMAC_RXC_BROAD(val) bfin_write32(EMAC_RXC_BROAD, val)
  456. #define pEMAC_RXC_LNERRI ((uint32_t volatile *)EMAC_RXC_LNERRI) /* RX Frame In Range Error Count */
  457. #define bfin_read_EMAC_RXC_LNERRI() bfin_read32(EMAC_RXC_LNERRI)
  458. #define bfin_write_EMAC_RXC_LNERRI(val) bfin_write32(EMAC_RXC_LNERRI, val)
  459. #define pEMAC_RXC_LNERRO ((uint32_t volatile *)EMAC_RXC_LNERRO) /* RX Frame Out Of Range Error Count */
  460. #define bfin_read_EMAC_RXC_LNERRO() bfin_read32(EMAC_RXC_LNERRO)
  461. #define bfin_write_EMAC_RXC_LNERRO(val) bfin_write32(EMAC_RXC_LNERRO, val)
  462. #define pEMAC_RXC_LONG ((uint32_t volatile *)EMAC_RXC_LONG) /* RX Frame Too Long Count */
  463. #define bfin_read_EMAC_RXC_LONG() bfin_read32(EMAC_RXC_LONG)
  464. #define bfin_write_EMAC_RXC_LONG(val) bfin_write32(EMAC_RXC_LONG, val)
  465. #define pEMAC_RXC_MACCTL ((uint32_t volatile *)EMAC_RXC_MACCTL) /* MAC Control RX Frame Count */
  466. #define bfin_read_EMAC_RXC_MACCTL() bfin_read32(EMAC_RXC_MACCTL)
  467. #define bfin_write_EMAC_RXC_MACCTL(val) bfin_write32(EMAC_RXC_MACCTL, val)
  468. #define pEMAC_RXC_OPCODE ((uint32_t volatile *)EMAC_RXC_OPCODE) /* Unsupported Op-Code RX Frame Count */
  469. #define bfin_read_EMAC_RXC_OPCODE() bfin_read32(EMAC_RXC_OPCODE)
  470. #define bfin_write_EMAC_RXC_OPCODE(val) bfin_write32(EMAC_RXC_OPCODE, val)
  471. #define pEMAC_RXC_PAUSE ((uint32_t volatile *)EMAC_RXC_PAUSE) /* MAC Control Pause RX Frame Count */
  472. #define bfin_read_EMAC_RXC_PAUSE() bfin_read32(EMAC_RXC_PAUSE)
  473. #define bfin_write_EMAC_RXC_PAUSE(val) bfin_write32(EMAC_RXC_PAUSE, val)
  474. #define pEMAC_RXC_ALLFRM ((uint32_t volatile *)EMAC_RXC_ALLFRM) /* Overall RX Frame Count */
  475. #define bfin_read_EMAC_RXC_ALLFRM() bfin_read32(EMAC_RXC_ALLFRM)
  476. #define bfin_write_EMAC_RXC_ALLFRM(val) bfin_write32(EMAC_RXC_ALLFRM, val)
  477. #define pEMAC_RXC_ALLOCT ((uint32_t volatile *)EMAC_RXC_ALLOCT) /* Overall RX Octet Count */
  478. #define bfin_read_EMAC_RXC_ALLOCT() bfin_read32(EMAC_RXC_ALLOCT)
  479. #define bfin_write_EMAC_RXC_ALLOCT(val) bfin_write32(EMAC_RXC_ALLOCT, val)
  480. #define pEMAC_RXC_TYPED ((uint32_t volatile *)EMAC_RXC_TYPED) /* Type/Length Consistent RX Frame Count */
  481. #define bfin_read_EMAC_RXC_TYPED() bfin_read32(EMAC_RXC_TYPED)
  482. #define bfin_write_EMAC_RXC_TYPED(val) bfin_write32(EMAC_RXC_TYPED, val)
  483. #define pEMAC_RXC_SHORT ((uint32_t volatile *)EMAC_RXC_SHORT) /* RX Frame Fragment Count - Byte Count x < 64 */
  484. #define bfin_read_EMAC_RXC_SHORT() bfin_read32(EMAC_RXC_SHORT)
  485. #define bfin_write_EMAC_RXC_SHORT(val) bfin_write32(EMAC_RXC_SHORT, val)
  486. #define pEMAC_RXC_EQ64 ((uint32_t volatile *)EMAC_RXC_EQ64) /* Good RX Frame Count - Byte Count x = 64 */
  487. #define bfin_read_EMAC_RXC_EQ64() bfin_read32(EMAC_RXC_EQ64)
  488. #define bfin_write_EMAC_RXC_EQ64(val) bfin_write32(EMAC_RXC_EQ64, val)
  489. #define pEMAC_RXC_LT128 ((uint32_t volatile *)EMAC_RXC_LT128) /* Good RX Frame Count - Byte Count 64 <= x < 128 */
  490. #define bfin_read_EMAC_RXC_LT128() bfin_read32(EMAC_RXC_LT128)
  491. #define bfin_write_EMAC_RXC_LT128(val) bfin_write32(EMAC_RXC_LT128, val)
  492. #define pEMAC_RXC_LT256 ((uint32_t volatile *)EMAC_RXC_LT256) /* Good RX Frame Count - Byte Count 128 <= x < 256 */
  493. #define bfin_read_EMAC_RXC_LT256() bfin_read32(EMAC_RXC_LT256)
  494. #define bfin_write_EMAC_RXC_LT256(val) bfin_write32(EMAC_RXC_LT256, val)
  495. #define pEMAC_RXC_LT512 ((uint32_t volatile *)EMAC_RXC_LT512) /* Good RX Frame Count - Byte Count 256 <= x < 512 */
  496. #define bfin_read_EMAC_RXC_LT512() bfin_read32(EMAC_RXC_LT512)
  497. #define bfin_write_EMAC_RXC_LT512(val) bfin_write32(EMAC_RXC_LT512, val)
  498. #define pEMAC_RXC_LT1024 ((uint32_t volatile *)EMAC_RXC_LT1024) /* Good RX Frame Count - Byte Count 512 <= x < 1024 */
  499. #define bfin_read_EMAC_RXC_LT1024() bfin_read32(EMAC_RXC_LT1024)
  500. #define bfin_write_EMAC_RXC_LT1024(val) bfin_write32(EMAC_RXC_LT1024, val)
  501. #define pEMAC_RXC_GE1024 ((uint32_t volatile *)EMAC_RXC_GE1024) /* Good RX Frame Count - Byte Count x >= 1024 */
  502. #define bfin_read_EMAC_RXC_GE1024() bfin_read32(EMAC_RXC_GE1024)
  503. #define bfin_write_EMAC_RXC_GE1024(val) bfin_write32(EMAC_RXC_GE1024, val)
  504. #define pEMAC_TXC_OK ((uint32_t volatile *)EMAC_TXC_OK) /* TX Frame Successful Count */
  505. #define bfin_read_EMAC_TXC_OK() bfin_read32(EMAC_TXC_OK)
  506. #define bfin_write_EMAC_TXC_OK(val) bfin_write32(EMAC_TXC_OK, val)
  507. #define pEMAC_TXC_1COL ((uint32_t volatile *)EMAC_TXC_1COL) /* TX Frames Successful After Single Collision Count */
  508. #define bfin_read_EMAC_TXC_1COL() bfin_read32(EMAC_TXC_1COL)
  509. #define bfin_write_EMAC_TXC_1COL(val) bfin_write32(EMAC_TXC_1COL, val)
  510. #define pEMAC_TXC_GT1COL ((uint32_t volatile *)EMAC_TXC_GT1COL) /* TX Frames Successful After Multiple Collisions Count */
  511. #define bfin_read_EMAC_TXC_GT1COL() bfin_read32(EMAC_TXC_GT1COL)
  512. #define bfin_write_EMAC_TXC_GT1COL(val) bfin_write32(EMAC_TXC_GT1COL, val)
  513. #define pEMAC_TXC_OCTET ((uint32_t volatile *)EMAC_TXC_OCTET) /* TX Octets Successfully Received Count */
  514. #define bfin_read_EMAC_TXC_OCTET() bfin_read32(EMAC_TXC_OCTET)
  515. #define bfin_write_EMAC_TXC_OCTET(val) bfin_write32(EMAC_TXC_OCTET, val)
  516. #define pEMAC_TXC_DEFER ((uint32_t volatile *)EMAC_TXC_DEFER) /* TX Frame Delayed Due To Busy Count */
  517. #define bfin_read_EMAC_TXC_DEFER() bfin_read32(EMAC_TXC_DEFER)
  518. #define bfin_write_EMAC_TXC_DEFER(val) bfin_write32(EMAC_TXC_DEFER, val)
  519. #define pEMAC_TXC_LATECL ((uint32_t volatile *)EMAC_TXC_LATECL) /* Late TX Collisions Count */
  520. #define bfin_read_EMAC_TXC_LATECL() bfin_read32(EMAC_TXC_LATECL)
  521. #define bfin_write_EMAC_TXC_LATECL(val) bfin_write32(EMAC_TXC_LATECL, val)
  522. #define pEMAC_TXC_XS_COL ((uint32_t volatile *)EMAC_TXC_XS_COL) /* TX Frame Failed Due To Excessive Collisions Count */
  523. #define bfin_read_EMAC_TXC_XS_COL() bfin_read32(EMAC_TXC_XS_COL)
  524. #define bfin_write_EMAC_TXC_XS_COL(val) bfin_write32(EMAC_TXC_XS_COL, val)
  525. #define pEMAC_TXC_DMAUND ((uint32_t volatile *)EMAC_TXC_DMAUND) /* Internal MAC Sublayer Error TX Frame Count */
  526. #define bfin_read_EMAC_TXC_DMAUND() bfin_read32(EMAC_TXC_DMAUND)
  527. #define bfin_write_EMAC_TXC_DMAUND(val) bfin_write32(EMAC_TXC_DMAUND, val)
  528. #define pEMAC_TXC_CRSERR ((uint32_t volatile *)EMAC_TXC_CRSERR) /* Carrier Sense Deasserted During TX Frame Count */
  529. #define bfin_read_EMAC_TXC_CRSERR() bfin_read32(EMAC_TXC_CRSERR)
  530. #define bfin_write_EMAC_TXC_CRSERR(val) bfin_write32(EMAC_TXC_CRSERR, val)
  531. #define pEMAC_TXC_UNICST ((uint32_t volatile *)EMAC_TXC_UNICST) /* Unicast TX Frame Count */
  532. #define bfin_read_EMAC_TXC_UNICST() bfin_read32(EMAC_TXC_UNICST)
  533. #define bfin_write_EMAC_TXC_UNICST(val) bfin_write32(EMAC_TXC_UNICST, val)
  534. #define pEMAC_TXC_MULTI ((uint32_t volatile *)EMAC_TXC_MULTI) /* Multicast TX Frame Count */
  535. #define bfin_read_EMAC_TXC_MULTI() bfin_read32(EMAC_TXC_MULTI)
  536. #define bfin_write_EMAC_TXC_MULTI(val) bfin_write32(EMAC_TXC_MULTI, val)
  537. #define pEMAC_TXC_BROAD ((uint32_t volatile *)EMAC_TXC_BROAD) /* Broadcast TX Frame Count */
  538. #define bfin_read_EMAC_TXC_BROAD() bfin_read32(EMAC_TXC_BROAD)
  539. #define bfin_write_EMAC_TXC_BROAD(val) bfin_write32(EMAC_TXC_BROAD, val)
  540. #define pEMAC_TXC_XS_DFR ((uint32_t volatile *)EMAC_TXC_XS_DFR) /* TX Frames With Excessive Deferral Count */
  541. #define bfin_read_EMAC_TXC_XS_DFR() bfin_read32(EMAC_TXC_XS_DFR)
  542. #define bfin_write_EMAC_TXC_XS_DFR(val) bfin_write32(EMAC_TXC_XS_DFR, val)
  543. #define pEMAC_TXC_MACCTL ((uint32_t volatile *)EMAC_TXC_MACCTL) /* MAC Control TX Frame Count */
  544. #define bfin_read_EMAC_TXC_MACCTL() bfin_read32(EMAC_TXC_MACCTL)
  545. #define bfin_write_EMAC_TXC_MACCTL(val) bfin_write32(EMAC_TXC_MACCTL, val)
  546. #define pEMAC_TXC_ALLFRM ((uint32_t volatile *)EMAC_TXC_ALLFRM) /* Overall TX Frame Count */
  547. #define bfin_read_EMAC_TXC_ALLFRM() bfin_read32(EMAC_TXC_ALLFRM)
  548. #define bfin_write_EMAC_TXC_ALLFRM(val) bfin_write32(EMAC_TXC_ALLFRM, val)
  549. #define pEMAC_TXC_ALLOCT ((uint32_t volatile *)EMAC_TXC_ALLOCT) /* Overall TX Octet Count */
  550. #define bfin_read_EMAC_TXC_ALLOCT() bfin_read32(EMAC_TXC_ALLOCT)
  551. #define bfin_write_EMAC_TXC_ALLOCT(val) bfin_write32(EMAC_TXC_ALLOCT, val)
  552. #define pEMAC_TXC_EQ64 ((uint32_t volatile *)EMAC_TXC_EQ64) /* Good TX Frame Count - Byte Count x = 64 */
  553. #define bfin_read_EMAC_TXC_EQ64() bfin_read32(EMAC_TXC_EQ64)
  554. #define bfin_write_EMAC_TXC_EQ64(val) bfin_write32(EMAC_TXC_EQ64, val)
  555. #define pEMAC_TXC_LT128 ((uint32_t volatile *)EMAC_TXC_LT128) /* Good TX Frame Count - Byte Count 64 <= x < 128 */
  556. #define bfin_read_EMAC_TXC_LT128() bfin_read32(EMAC_TXC_LT128)
  557. #define bfin_write_EMAC_TXC_LT128(val) bfin_write32(EMAC_TXC_LT128, val)
  558. #define pEMAC_TXC_LT256 ((uint32_t volatile *)EMAC_TXC_LT256) /* Good TX Frame Count - Byte Count 128 <= x < 256 */
  559. #define bfin_read_EMAC_TXC_LT256() bfin_read32(EMAC_TXC_LT256)
  560. #define bfin_write_EMAC_TXC_LT256(val) bfin_write32(EMAC_TXC_LT256, val)
  561. #define pEMAC_TXC_LT512 ((uint32_t volatile *)EMAC_TXC_LT512) /* Good TX Frame Count - Byte Count 256 <= x < 512 */
  562. #define bfin_read_EMAC_TXC_LT512() bfin_read32(EMAC_TXC_LT512)
  563. #define bfin_write_EMAC_TXC_LT512(val) bfin_write32(EMAC_TXC_LT512, val)
  564. #define pEMAC_TXC_LT1024 ((uint32_t volatile *)EMAC_TXC_LT1024) /* Good TX Frame Count - Byte Count 512 <= x < 1024 */
  565. #define bfin_read_EMAC_TXC_LT1024() bfin_read32(EMAC_TXC_LT1024)
  566. #define bfin_write_EMAC_TXC_LT1024(val) bfin_write32(EMAC_TXC_LT1024, val)
  567. #define pEMAC_TXC_GE1024 ((uint32_t volatile *)EMAC_TXC_GE1024) /* Good TX Frame Count - Byte Count x >= 1024 */
  568. #define bfin_read_EMAC_TXC_GE1024() bfin_read32(EMAC_TXC_GE1024)
  569. #define bfin_write_EMAC_TXC_GE1024(val) bfin_write32(EMAC_TXC_GE1024, val)
  570. #define pEMAC_TXC_ABORT ((uint32_t volatile *)EMAC_TXC_ABORT) /* Total TX Frames Aborted Count */
  571. #define bfin_read_EMAC_TXC_ABORT() bfin_read32(EMAC_TXC_ABORT)
  572. #define bfin_write_EMAC_TXC_ABORT(val) bfin_write32(EMAC_TXC_ABORT, val)
  573. #define pUSB_FADDR ((uint16_t volatile *)USB_FADDR) /* Function address register */
  574. #define bfin_read_USB_FADDR() bfin_read16(USB_FADDR)
  575. #define bfin_write_USB_FADDR(val) bfin_write16(USB_FADDR, val)
  576. #define pUSB_POWER ((uint16_t volatile *)USB_POWER) /* Power management register */
  577. #define bfin_read_USB_POWER() bfin_read16(USB_POWER)
  578. #define bfin_write_USB_POWER(val) bfin_write16(USB_POWER, val)
  579. #define pUSB_INTRTX ((uint16_t volatile *)USB_INTRTX) /* Interrupt register for endpoint 0 and Tx endpoint 1 to 7 */
  580. #define bfin_read_USB_INTRTX() bfin_read16(USB_INTRTX)
  581. #define bfin_write_USB_INTRTX(val) bfin_write16(USB_INTRTX, val)
  582. #define pUSB_INTRRX ((uint16_t volatile *)USB_INTRRX) /* Interrupt register for Rx endpoints 1 to 7 */
  583. #define bfin_read_USB_INTRRX() bfin_read16(USB_INTRRX)
  584. #define bfin_write_USB_INTRRX(val) bfin_write16(USB_INTRRX, val)
  585. #define pUSB_INTRTXE ((uint16_t volatile *)USB_INTRTXE) /* Interrupt enable register for IntrTx */
  586. #define bfin_read_USB_INTRTXE() bfin_read16(USB_INTRTXE)
  587. #define bfin_write_USB_INTRTXE(val) bfin_write16(USB_INTRTXE, val)
  588. #define pUSB_INTRRXE ((uint16_t volatile *)USB_INTRRXE) /* Interrupt enable register for IntrRx */
  589. #define bfin_read_USB_INTRRXE() bfin_read16(USB_INTRRXE)
  590. #define bfin_write_USB_INTRRXE(val) bfin_write16(USB_INTRRXE, val)
  591. #define pUSB_INTRUSB ((uint16_t volatile *)USB_INTRUSB) /* Interrupt register for common USB interrupts */
  592. #define bfin_read_USB_INTRUSB() bfin_read16(USB_INTRUSB)
  593. #define bfin_write_USB_INTRUSB(val) bfin_write16(USB_INTRUSB, val)
  594. #define pUSB_INTRUSBE ((uint16_t volatile *)USB_INTRUSBE) /* Interrupt enable register for IntrUSB */
  595. #define bfin_read_USB_INTRUSBE() bfin_read16(USB_INTRUSBE)
  596. #define bfin_write_USB_INTRUSBE(val) bfin_write16(USB_INTRUSBE, val)
  597. #define pUSB_FRAME ((uint16_t volatile *)USB_FRAME) /* USB frame number */
  598. #define bfin_read_USB_FRAME() bfin_read16(USB_FRAME)
  599. #define bfin_write_USB_FRAME(val) bfin_write16(USB_FRAME, val)
  600. #define pUSB_INDEX ((uint16_t volatile *)USB_INDEX) /* Index register for selecting the indexed endpoint registers */
  601. #define bfin_read_USB_INDEX() bfin_read16(USB_INDEX)
  602. #define bfin_write_USB_INDEX(val) bfin_write16(USB_INDEX, val)
  603. #define pUSB_TESTMODE ((uint16_t volatile *)USB_TESTMODE) /* Enabled USB 20 test modes */
  604. #define bfin_read_USB_TESTMODE() bfin_read16(USB_TESTMODE)
  605. #define bfin_write_USB_TESTMODE(val) bfin_write16(USB_TESTMODE, val)
  606. #define pUSB_GLOBINTR ((uint16_t volatile *)USB_GLOBINTR) /* Global Interrupt Mask register and Wakeup Exception Interrupt */
  607. #define bfin_read_USB_GLOBINTR() bfin_read16(USB_GLOBINTR)
  608. #define bfin_write_USB_GLOBINTR(val) bfin_write16(USB_GLOBINTR, val)
  609. #define pUSB_GLOBAL_CTL ((uint16_t volatile *)USB_GLOBAL_CTL) /* Global Clock Control for the core */
  610. #define bfin_read_USB_GLOBAL_CTL() bfin_read16(USB_GLOBAL_CTL)
  611. #define bfin_write_USB_GLOBAL_CTL(val) bfin_write16(USB_GLOBAL_CTL, val)
  612. #define pUSB_TX_MAX_PACKET ((uint16_t volatile *)USB_TX_MAX_PACKET) /* Maximum packet size for Host Tx endpoint */
  613. #define bfin_read_USB_TX_MAX_PACKET() bfin_read16(USB_TX_MAX_PACKET)
  614. #define bfin_write_USB_TX_MAX_PACKET(val) bfin_write16(USB_TX_MAX_PACKET, val)
  615. #define pUSB_CSR0 ((uint16_t volatile *)USB_CSR0) /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  616. #define bfin_read_USB_CSR0() bfin_read16(USB_CSR0)
  617. #define bfin_write_USB_CSR0(val) bfin_write16(USB_CSR0, val)
  618. #define pUSB_TXCSR ((uint16_t volatile *)USB_TXCSR) /* Control Status register for endpoint 0 and Control Status register for Host Tx endpoint */
  619. #define bfin_read_USB_TXCSR() bfin_read16(USB_TXCSR)
  620. #define bfin_write_USB_TXCSR(val) bfin_write16(USB_TXCSR, val)
  621. #define pUSB_RX_MAX_PACKET ((uint16_t volatile *)USB_RX_MAX_PACKET) /* Maximum packet size for Host Rx endpoint */
  622. #define bfin_read_USB_RX_MAX_PACKET() bfin_read16(USB_RX_MAX_PACKET)
  623. #define bfin_write_USB_RX_MAX_PACKET(val) bfin_write16(USB_RX_MAX_PACKET, val)
  624. #define pUSB_RXCSR ((uint16_t volatile *)USB_RXCSR) /* Control Status register for Host Rx endpoint */
  625. #define bfin_read_USB_RXCSR() bfin_read16(USB_RXCSR)
  626. #define bfin_write_USB_RXCSR(val) bfin_write16(USB_RXCSR, val)
  627. #define pUSB_COUNT0 ((uint16_t volatile *)USB_COUNT0) /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  628. #define bfin_read_USB_COUNT0() bfin_read16(USB_COUNT0)
  629. #define bfin_write_USB_COUNT0(val) bfin_write16(USB_COUNT0, val)
  630. #define pUSB_RXCOUNT ((uint16_t volatile *)USB_RXCOUNT) /* Number of bytes received in endpoint 0 FIFO and Number of bytes received in Host Tx endpoint */
  631. #define bfin_read_USB_RXCOUNT() bfin_read16(USB_RXCOUNT)
  632. #define bfin_write_USB_RXCOUNT(val) bfin_write16(USB_RXCOUNT, val)
  633. #define pUSB_TXTYPE ((uint16_t volatile *)USB_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint */
  634. #define bfin_read_USB_TXTYPE() bfin_read16(USB_TXTYPE)
  635. #define bfin_write_USB_TXTYPE(val) bfin_write16(USB_TXTYPE, val)
  636. #define pUSB_NAKLIMIT0 ((uint16_t volatile *)USB_NAKLIMIT0) /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  637. #define bfin_read_USB_NAKLIMIT0() bfin_read16(USB_NAKLIMIT0)
  638. #define bfin_write_USB_NAKLIMIT0(val) bfin_write16(USB_NAKLIMIT0, val)
  639. #define pUSB_TXINTERVAL ((uint16_t volatile *)USB_TXINTERVAL) /* Sets the NAK response timeout on Endpoint 0 and on Bulk transfers for Host Tx endpoint */
  640. #define bfin_read_USB_TXINTERVAL() bfin_read16(USB_TXINTERVAL)
  641. #define bfin_write_USB_TXINTERVAL(val) bfin_write16(USB_TXINTERVAL, val)
  642. #define pUSB_RXTYPE ((uint16_t volatile *)USB_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint */
  643. #define bfin_read_USB_RXTYPE() bfin_read16(USB_RXTYPE)
  644. #define bfin_write_USB_RXTYPE(val) bfin_write16(USB_RXTYPE, val)
  645. #define pUSB_RXINTERVAL ((uint16_t volatile *)USB_RXINTERVAL) /* Sets the polling interval for Interrupt and Isochronous transfers or the NAK response timeout on Bulk transfers */
  646. #define bfin_read_USB_RXINTERVAL() bfin_read16(USB_RXINTERVAL)
  647. #define bfin_write_USB_RXINTERVAL(val) bfin_write16(USB_RXINTERVAL, val)
  648. #define pUSB_TXCOUNT ((uint16_t volatile *)USB_TXCOUNT) /* Number of bytes to be written to the selected endpoint Tx FIFO */
  649. #define bfin_read_USB_TXCOUNT() bfin_read16(USB_TXCOUNT)
  650. #define bfin_write_USB_TXCOUNT(val) bfin_write16(USB_TXCOUNT, val)
  651. #define pUSB_EP0_FIFO ((uint16_t volatile *)USB_EP0_FIFO) /* Endpoint 0 FIFO */
  652. #define bfin_read_USB_EP0_FIFO() bfin_read16(USB_EP0_FIFO)
  653. #define bfin_write_USB_EP0_FIFO(val) bfin_write16(USB_EP0_FIFO, val)
  654. #define pUSB_EP1_FIFO ((uint16_t volatile *)USB_EP1_FIFO) /* Endpoint 1 FIFO */
  655. #define bfin_read_USB_EP1_FIFO() bfin_read16(USB_EP1_FIFO)
  656. #define bfin_write_USB_EP1_FIFO(val) bfin_write16(USB_EP1_FIFO, val)
  657. #define pUSB_EP2_FIFO ((uint16_t volatile *)USB_EP2_FIFO) /* Endpoint 2 FIFO */
  658. #define bfin_read_USB_EP2_FIFO() bfin_read16(USB_EP2_FIFO)
  659. #define bfin_write_USB_EP2_FIFO(val) bfin_write16(USB_EP2_FIFO, val)
  660. #define pUSB_EP3_FIFO ((uint16_t volatile *)USB_EP3_FIFO) /* Endpoint 3 FIFO */
  661. #define bfin_read_USB_EP3_FIFO() bfin_read16(USB_EP3_FIFO)
  662. #define bfin_write_USB_EP3_FIFO(val) bfin_write16(USB_EP3_FIFO, val)
  663. #define pUSB_EP4_FIFO ((uint16_t volatile *)USB_EP4_FIFO) /* Endpoint 4 FIFO */
  664. #define bfin_read_USB_EP4_FIFO() bfin_read16(USB_EP4_FIFO)
  665. #define bfin_write_USB_EP4_FIFO(val) bfin_write16(USB_EP4_FIFO, val)
  666. #define pUSB_EP5_FIFO ((uint16_t volatile *)USB_EP5_FIFO) /* Endpoint 5 FIFO */
  667. #define bfin_read_USB_EP5_FIFO() bfin_read16(USB_EP5_FIFO)
  668. #define bfin_write_USB_EP5_FIFO(val) bfin_write16(USB_EP5_FIFO, val)
  669. #define pUSB_EP6_FIFO ((uint16_t volatile *)USB_EP6_FIFO) /* Endpoint 6 FIFO */
  670. #define bfin_read_USB_EP6_FIFO() bfin_read16(USB_EP6_FIFO)
  671. #define bfin_write_USB_EP6_FIFO(val) bfin_write16(USB_EP6_FIFO, val)
  672. #define pUSB_EP7_FIFO ((uint16_t volatile *)USB_EP7_FIFO) /* Endpoint 7 FIFO */
  673. #define bfin_read_USB_EP7_FIFO() bfin_read16(USB_EP7_FIFO)
  674. #define bfin_write_USB_EP7_FIFO(val) bfin_write16(USB_EP7_FIFO, val)
  675. #define pUSB_OTG_DEV_CTL ((uint16_t volatile *)USB_OTG_DEV_CTL) /* OTG Device Control Register */
  676. #define bfin_read_USB_OTG_DEV_CTL() bfin_read16(USB_OTG_DEV_CTL)
  677. #define bfin_write_USB_OTG_DEV_CTL(val) bfin_write16(USB_OTG_DEV_CTL, val)
  678. #define pUSB_OTG_VBUS_IRQ ((uint16_t volatile *)USB_OTG_VBUS_IRQ) /* OTG VBUS Control Interrupts */
  679. #define bfin_read_USB_OTG_VBUS_IRQ() bfin_read16(USB_OTG_VBUS_IRQ)
  680. #define bfin_write_USB_OTG_VBUS_IRQ(val) bfin_write16(USB_OTG_VBUS_IRQ, val)
  681. #define pUSB_OTG_VBUS_MASK ((uint16_t volatile *)USB_OTG_VBUS_MASK) /* VBUS Control Interrupt Enable */
  682. #define bfin_read_USB_OTG_VBUS_MASK() bfin_read16(USB_OTG_VBUS_MASK)
  683. #define bfin_write_USB_OTG_VBUS_MASK(val) bfin_write16(USB_OTG_VBUS_MASK, val)
  684. #define pUSB_LINKINFO ((uint16_t volatile *)USB_LINKINFO) /* Enables programming of some PHY-side delays */
  685. #define bfin_read_USB_LINKINFO() bfin_read16(USB_LINKINFO)
  686. #define bfin_write_USB_LINKINFO(val) bfin_write16(USB_LINKINFO, val)
  687. #define pUSB_VPLEN ((uint16_t volatile *)USB_VPLEN) /* Determines duration of VBUS pulse for VBUS charging */
  688. #define bfin_read_USB_VPLEN() bfin_read16(USB_VPLEN)
  689. #define bfin_write_USB_VPLEN(val) bfin_write16(USB_VPLEN, val)
  690. #define pUSB_HS_EOF1 ((uint16_t volatile *)USB_HS_EOF1) /* Time buffer for High-Speed transactions */
  691. #define bfin_read_USB_HS_EOF1() bfin_read16(USB_HS_EOF1)
  692. #define bfin_write_USB_HS_EOF1(val) bfin_write16(USB_HS_EOF1, val)
  693. #define pUSB_FS_EOF1 ((uint16_t volatile *)USB_FS_EOF1) /* Time buffer for Full-Speed transactions */
  694. #define bfin_read_USB_FS_EOF1() bfin_read16(USB_FS_EOF1)
  695. #define bfin_write_USB_FS_EOF1(val) bfin_write16(USB_FS_EOF1, val)
  696. #define pUSB_LS_EOF1 ((uint16_t volatile *)USB_LS_EOF1) /* Time buffer for Low-Speed transactions */
  697. #define bfin_read_USB_LS_EOF1() bfin_read16(USB_LS_EOF1)
  698. #define bfin_write_USB_LS_EOF1(val) bfin_write16(USB_LS_EOF1, val)
  699. #define pUSB_APHY_CNTRL ((uint16_t volatile *)USB_APHY_CNTRL) /* Register that increases visibility of Analog PHY */
  700. #define bfin_read_USB_APHY_CNTRL() bfin_read16(USB_APHY_CNTRL)
  701. #define bfin_write_USB_APHY_CNTRL(val) bfin_write16(USB_APHY_CNTRL, val)
  702. #define pUSB_APHY_CALIB ((uint16_t volatile *)USB_APHY_CALIB) /* Register used to set some calibration values */
  703. #define bfin_read_USB_APHY_CALIB() bfin_read16(USB_APHY_CALIB)
  704. #define bfin_write_USB_APHY_CALIB(val) bfin_write16(USB_APHY_CALIB, val)
  705. #define pUSB_APHY_CNTRL2 ((uint16_t volatile *)USB_APHY_CNTRL2) /* Register used to prevent re-enumeration once Moab goes into hibernate mode */
  706. #define bfin_read_USB_APHY_CNTRL2() bfin_read16(USB_APHY_CNTRL2)
  707. #define bfin_write_USB_APHY_CNTRL2(val) bfin_write16(USB_APHY_CNTRL2, val)
  708. #define pUSB_PHY_TEST ((uint16_t volatile *)USB_PHY_TEST) /* Used for reducing simulation time and simplifies FIFO testability */
  709. #define bfin_read_USB_PHY_TEST() bfin_read16(USB_PHY_TEST)
  710. #define bfin_write_USB_PHY_TEST(val) bfin_write16(USB_PHY_TEST, val)
  711. #define pUSB_PLLOSC_CTRL ((uint16_t volatile *)USB_PLLOSC_CTRL) /* Used to program different parameters for USB PLL and Oscillator */
  712. #define bfin_read_USB_PLLOSC_CTRL() bfin_read16(USB_PLLOSC_CTRL)
  713. #define bfin_write_USB_PLLOSC_CTRL(val) bfin_write16(USB_PLLOSC_CTRL, val)
  714. #define pUSB_SRP_CLKDIV ((uint16_t volatile *)USB_SRP_CLKDIV) /* Used to program clock divide value for the clock fed to the SRP detection logic */
  715. #define bfin_read_USB_SRP_CLKDIV() bfin_read16(USB_SRP_CLKDIV)
  716. #define bfin_write_USB_SRP_CLKDIV(val) bfin_write16(USB_SRP_CLKDIV, val)
  717. #define pUSB_EP_NI0_TXMAXP ((uint16_t volatile *)USB_EP_NI0_TXMAXP) /* Maximum packet size for Host Tx endpoint0 */
  718. #define bfin_read_USB_EP_NI0_TXMAXP() bfin_read16(USB_EP_NI0_TXMAXP)
  719. #define bfin_write_USB_EP_NI0_TXMAXP(val) bfin_write16(USB_EP_NI0_TXMAXP, val)
  720. #define pUSB_EP_NI0_TXCSR ((uint16_t volatile *)USB_EP_NI0_TXCSR) /* Control Status register for endpoint 0 */
  721. #define bfin_read_USB_EP_NI0_TXCSR() bfin_read16(USB_EP_NI0_TXCSR)
  722. #define bfin_write_USB_EP_NI0_TXCSR(val) bfin_write16(USB_EP_NI0_TXCSR, val)
  723. #define pUSB_EP_NI0_RXMAXP ((uint16_t volatile *)USB_EP_NI0_RXMAXP) /* Maximum packet size for Host Rx endpoint0 */
  724. #define bfin_read_USB_EP_NI0_RXMAXP() bfin_read16(USB_EP_NI0_RXMAXP)
  725. #define bfin_write_USB_EP_NI0_RXMAXP(val) bfin_write16(USB_EP_NI0_RXMAXP, val)
  726. #define pUSB_EP_NI0_RXCSR ((uint16_t volatile *)USB_EP_NI0_RXCSR) /* Control Status register for Host Rx endpoint0 */
  727. #define bfin_read_USB_EP_NI0_RXCSR() bfin_read16(USB_EP_NI0_RXCSR)
  728. #define bfin_write_USB_EP_NI0_RXCSR(val) bfin_write16(USB_EP_NI0_RXCSR, val)
  729. #define pUSB_EP_NI0_RXCOUNT ((uint16_t volatile *)USB_EP_NI0_RXCOUNT) /* Number of bytes received in endpoint 0 FIFO */
  730. #define bfin_read_USB_EP_NI0_RXCOUNT() bfin_read16(USB_EP_NI0_RXCOUNT)
  731. #define bfin_write_USB_EP_NI0_RXCOUNT(val) bfin_write16(USB_EP_NI0_RXCOUNT, val)
  732. #define pUSB_EP_NI0_TXTYPE ((uint16_t volatile *)USB_EP_NI0_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint0 */
  733. #define bfin_read_USB_EP_NI0_TXTYPE() bfin_read16(USB_EP_NI0_TXTYPE)
  734. #define bfin_write_USB_EP_NI0_TXTYPE(val) bfin_write16(USB_EP_NI0_TXTYPE, val)
  735. #define pUSB_EP_NI0_TXINTERVAL ((uint16_t volatile *)USB_EP_NI0_TXINTERVAL) /* Sets the NAK response timeout on Endpoint 0 */
  736. #define bfin_read_USB_EP_NI0_TXINTERVAL() bfin_read16(USB_EP_NI0_TXINTERVAL)
  737. #define bfin_write_USB_EP_NI0_TXINTERVAL(val) bfin_write16(USB_EP_NI0_TXINTERVAL, val)
  738. #define pUSB_EP_NI0_RXTYPE ((uint16_t volatile *)USB_EP_NI0_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint0 */
  739. #define bfin_read_USB_EP_NI0_RXTYPE() bfin_read16(USB_EP_NI0_RXTYPE)
  740. #define bfin_write_USB_EP_NI0_RXTYPE(val) bfin_write16(USB_EP_NI0_RXTYPE, val)
  741. #define pUSB_EP_NI0_RXINTERVAL ((uint16_t volatile *)USB_EP_NI0_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint0 */
  742. #define bfin_read_USB_EP_NI0_RXINTERVAL() bfin_read16(USB_EP_NI0_RXINTERVAL)
  743. #define bfin_write_USB_EP_NI0_RXINTERVAL(val) bfin_write16(USB_EP_NI0_RXINTERVAL, val)
  744. #define pUSB_EP_NI0_TXCOUNT ((uint16_t volatile *)USB_EP_NI0_TXCOUNT) /* Number of bytes to be written to the endpoint0 Tx FIFO */
  745. #define bfin_read_USB_EP_NI0_TXCOUNT() bfin_read16(USB_EP_NI0_TXCOUNT)
  746. #define bfin_write_USB_EP_NI0_TXCOUNT(val) bfin_write16(USB_EP_NI0_TXCOUNT, val)
  747. #define pUSB_EP_NI1_TXMAXP ((uint16_t volatile *)USB_EP_NI1_TXMAXP) /* Maximum packet size for Host Tx endpoint1 */
  748. #define bfin_read_USB_EP_NI1_TXMAXP() bfin_read16(USB_EP_NI1_TXMAXP)
  749. #define bfin_write_USB_EP_NI1_TXMAXP(val) bfin_write16(USB_EP_NI1_TXMAXP, val)
  750. #define pUSB_EP_NI1_TXCSR ((uint16_t volatile *)USB_EP_NI1_TXCSR) /* Control Status register for endpoint1 */
  751. #define bfin_read_USB_EP_NI1_TXCSR() bfin_read16(USB_EP_NI1_TXCSR)
  752. #define bfin_write_USB_EP_NI1_TXCSR(val) bfin_write16(USB_EP_NI1_TXCSR, val)
  753. #define pUSB_EP_NI1_RXMAXP ((uint16_t volatile *)USB_EP_NI1_RXMAXP) /* Maximum packet size for Host Rx endpoint1 */
  754. #define bfin_read_USB_EP_NI1_RXMAXP() bfin_read16(USB_EP_NI1_RXMAXP)
  755. #define bfin_write_USB_EP_NI1_RXMAXP(val) bfin_write16(USB_EP_NI1_RXMAXP, val)
  756. #define pUSB_EP_NI1_RXCSR ((uint16_t volatile *)USB_EP_NI1_RXCSR) /* Control Status register for Host Rx endpoint1 */
  757. #define bfin_read_USB_EP_NI1_RXCSR() bfin_read16(USB_EP_NI1_RXCSR)
  758. #define bfin_write_USB_EP_NI1_RXCSR(val) bfin_write16(USB_EP_NI1_RXCSR, val)
  759. #define pUSB_EP_NI1_RXCOUNT ((uint16_t volatile *)USB_EP_NI1_RXCOUNT) /* Number of bytes received in endpoint1 FIFO */
  760. #define bfin_read_USB_EP_NI1_RXCOUNT() bfin_read16(USB_EP_NI1_RXCOUNT)
  761. #define bfin_write_USB_EP_NI1_RXCOUNT(val) bfin_write16(USB_EP_NI1_RXCOUNT, val)
  762. #define pUSB_EP_NI1_TXTYPE ((uint16_t volatile *)USB_EP_NI1_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint1 */
  763. #define bfin_read_USB_EP_NI1_TXTYPE() bfin_read16(USB_EP_NI1_TXTYPE)
  764. #define bfin_write_USB_EP_NI1_TXTYPE(val) bfin_write16(USB_EP_NI1_TXTYPE, val)
  765. #define pUSB_EP_NI1_TXINTERVAL ((uint16_t volatile *)USB_EP_NI1_TXINTERVAL) /* Sets the NAK response timeout on Endpoint1 */
  766. #define bfin_read_USB_EP_NI1_TXINTERVAL() bfin_read16(USB_EP_NI1_TXINTERVAL)
  767. #define bfin_write_USB_EP_NI1_TXINTERVAL(val) bfin_write16(USB_EP_NI1_TXINTERVAL, val)
  768. #define pUSB_EP_NI1_RXTYPE ((uint16_t volatile *)USB_EP_NI1_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint1 */
  769. #define bfin_read_USB_EP_NI1_RXTYPE() bfin_read16(USB_EP_NI1_RXTYPE)
  770. #define bfin_write_USB_EP_NI1_RXTYPE(val) bfin_write16(USB_EP_NI1_RXTYPE, val)
  771. #define pUSB_EP_NI1_RXINTERVAL ((uint16_t volatile *)USB_EP_NI1_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint1 */
  772. #define bfin_read_USB_EP_NI1_RXINTERVAL() bfin_read16(USB_EP_NI1_RXINTERVAL)
  773. #define bfin_write_USB_EP_NI1_RXINTERVAL(val) bfin_write16(USB_EP_NI1_RXINTERVAL, val)
  774. #define pUSB_EP_NI1_TXCOUNT ((uint16_t volatile *)USB_EP_NI1_TXCOUNT) /* Number of bytes to be written to the+H102 endpoint1 Tx FIFO */
  775. #define bfin_read_USB_EP_NI1_TXCOUNT() bfin_read16(USB_EP_NI1_TXCOUNT)
  776. #define bfin_write_USB_EP_NI1_TXCOUNT(val) bfin_write16(USB_EP_NI1_TXCOUNT, val)
  777. #define pUSB_EP_NI2_TXMAXP ((uint16_t volatile *)USB_EP_NI2_TXMAXP) /* Maximum packet size for Host Tx endpoint2 */
  778. #define bfin_read_USB_EP_NI2_TXMAXP() bfin_read16(USB_EP_NI2_TXMAXP)
  779. #define bfin_write_USB_EP_NI2_TXMAXP(val) bfin_write16(USB_EP_NI2_TXMAXP, val)
  780. #define pUSB_EP_NI2_TXCSR ((uint16_t volatile *)USB_EP_NI2_TXCSR) /* Control Status register for endpoint2 */
  781. #define bfin_read_USB_EP_NI2_TXCSR() bfin_read16(USB_EP_NI2_TXCSR)
  782. #define bfin_write_USB_EP_NI2_TXCSR(val) bfin_write16(USB_EP_NI2_TXCSR, val)
  783. #define pUSB_EP_NI2_RXMAXP ((uint16_t volatile *)USB_EP_NI2_RXMAXP) /* Maximum packet size for Host Rx endpoint2 */
  784. #define bfin_read_USB_EP_NI2_RXMAXP() bfin_read16(USB_EP_NI2_RXMAXP)
  785. #define bfin_write_USB_EP_NI2_RXMAXP(val) bfin_write16(USB_EP_NI2_RXMAXP, val)
  786. #define pUSB_EP_NI2_RXCSR ((uint16_t volatile *)USB_EP_NI2_RXCSR) /* Control Status register for Host Rx endpoint2 */
  787. #define bfin_read_USB_EP_NI2_RXCSR() bfin_read16(USB_EP_NI2_RXCSR)
  788. #define bfin_write_USB_EP_NI2_RXCSR(val) bfin_write16(USB_EP_NI2_RXCSR, val)
  789. #define pUSB_EP_NI2_RXCOUNT ((uint16_t volatile *)USB_EP_NI2_RXCOUNT) /* Number of bytes received in endpoint2 FIFO */
  790. #define bfin_read_USB_EP_NI2_RXCOUNT() bfin_read16(USB_EP_NI2_RXCOUNT)
  791. #define bfin_write_USB_EP_NI2_RXCOUNT(val) bfin_write16(USB_EP_NI2_RXCOUNT, val)
  792. #define pUSB_EP_NI2_TXTYPE ((uint16_t volatile *)USB_EP_NI2_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint2 */
  793. #define bfin_read_USB_EP_NI2_TXTYPE() bfin_read16(USB_EP_NI2_TXTYPE)
  794. #define bfin_write_USB_EP_NI2_TXTYPE(val) bfin_write16(USB_EP_NI2_TXTYPE, val)
  795. #define pUSB_EP_NI2_TXINTERVAL ((uint16_t volatile *)USB_EP_NI2_TXINTERVAL) /* Sets the NAK response timeout on Endpoint2 */
  796. #define bfin_read_USB_EP_NI2_TXINTERVAL() bfin_read16(USB_EP_NI2_TXINTERVAL)
  797. #define bfin_write_USB_EP_NI2_TXINTERVAL(val) bfin_write16(USB_EP_NI2_TXINTERVAL, val)
  798. #define pUSB_EP_NI2_RXTYPE ((uint16_t volatile *)USB_EP_NI2_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint2 */
  799. #define bfin_read_USB_EP_NI2_RXTYPE() bfin_read16(USB_EP_NI2_RXTYPE)
  800. #define bfin_write_USB_EP_NI2_RXTYPE(val) bfin_write16(USB_EP_NI2_RXTYPE, val)
  801. #define pUSB_EP_NI2_RXINTERVAL ((uint16_t volatile *)USB_EP_NI2_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint2 */
  802. #define bfin_read_USB_EP_NI2_RXINTERVAL() bfin_read16(USB_EP_NI2_RXINTERVAL)
  803. #define bfin_write_USB_EP_NI2_RXINTERVAL(val) bfin_write16(USB_EP_NI2_RXINTERVAL, val)
  804. #define pUSB_EP_NI2_TXCOUNT ((uint16_t volatile *)USB_EP_NI2_TXCOUNT) /* Number of bytes to be written to the endpoint2 Tx FIFO */
  805. #define bfin_read_USB_EP_NI2_TXCOUNT() bfin_read16(USB_EP_NI2_TXCOUNT)
  806. #define bfin_write_USB_EP_NI2_TXCOUNT(val) bfin_write16(USB_EP_NI2_TXCOUNT, val)
  807. #define pUSB_EP_NI3_TXMAXP ((uint16_t volatile *)USB_EP_NI3_TXMAXP) /* Maximum packet size for Host Tx endpoint3 */
  808. #define bfin_read_USB_EP_NI3_TXMAXP() bfin_read16(USB_EP_NI3_TXMAXP)
  809. #define bfin_write_USB_EP_NI3_TXMAXP(val) bfin_write16(USB_EP_NI3_TXMAXP, val)
  810. #define pUSB_EP_NI3_TXCSR ((uint16_t volatile *)USB_EP_NI3_TXCSR) /* Control Status register for endpoint3 */
  811. #define bfin_read_USB_EP_NI3_TXCSR() bfin_read16(USB_EP_NI3_TXCSR)
  812. #define bfin_write_USB_EP_NI3_TXCSR(val) bfin_write16(USB_EP_NI3_TXCSR, val)
  813. #define pUSB_EP_NI3_RXMAXP ((uint16_t volatile *)USB_EP_NI3_RXMAXP) /* Maximum packet size for Host Rx endpoint3 */
  814. #define bfin_read_USB_EP_NI3_RXMAXP() bfin_read16(USB_EP_NI3_RXMAXP)
  815. #define bfin_write_USB_EP_NI3_RXMAXP(val) bfin_write16(USB_EP_NI3_RXMAXP, val)
  816. #define pUSB_EP_NI3_RXCSR ((uint16_t volatile *)USB_EP_NI3_RXCSR) /* Control Status register for Host Rx endpoint3 */
  817. #define bfin_read_USB_EP_NI3_RXCSR() bfin_read16(USB_EP_NI3_RXCSR)
  818. #define bfin_write_USB_EP_NI3_RXCSR(val) bfin_write16(USB_EP_NI3_RXCSR, val)
  819. #define pUSB_EP_NI3_RXCOUNT ((uint16_t volatile *)USB_EP_NI3_RXCOUNT) /* Number of bytes received in endpoint3 FIFO */
  820. #define bfin_read_USB_EP_NI3_RXCOUNT() bfin_read16(USB_EP_NI3_RXCOUNT)
  821. #define bfin_write_USB_EP_NI3_RXCOUNT(val) bfin_write16(USB_EP_NI3_RXCOUNT, val)
  822. #define pUSB_EP_NI3_TXTYPE ((uint16_t volatile *)USB_EP_NI3_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint3 */
  823. #define bfin_read_USB_EP_NI3_TXTYPE() bfin_read16(USB_EP_NI3_TXTYPE)
  824. #define bfin_write_USB_EP_NI3_TXTYPE(val) bfin_write16(USB_EP_NI3_TXTYPE, val)
  825. #define pUSB_EP_NI3_TXINTERVAL ((uint16_t volatile *)USB_EP_NI3_TXINTERVAL) /* Sets the NAK response timeout on Endpoint3 */
  826. #define bfin_read_USB_EP_NI3_TXINTERVAL() bfin_read16(USB_EP_NI3_TXINTERVAL)
  827. #define bfin_write_USB_EP_NI3_TXINTERVAL(val) bfin_write16(USB_EP_NI3_TXINTERVAL, val)
  828. #define pUSB_EP_NI3_RXTYPE ((uint16_t volatile *)USB_EP_NI3_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint3 */
  829. #define bfin_read_USB_EP_NI3_RXTYPE() bfin_read16(USB_EP_NI3_RXTYPE)
  830. #define bfin_write_USB_EP_NI3_RXTYPE(val) bfin_write16(USB_EP_NI3_RXTYPE, val)
  831. #define pUSB_EP_NI3_RXINTERVAL ((uint16_t volatile *)USB_EP_NI3_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint3 */
  832. #define bfin_read_USB_EP_NI3_RXINTERVAL() bfin_read16(USB_EP_NI3_RXINTERVAL)
  833. #define bfin_write_USB_EP_NI3_RXINTERVAL(val) bfin_write16(USB_EP_NI3_RXINTERVAL, val)
  834. #define pUSB_EP_NI3_TXCOUNT ((uint16_t volatile *)USB_EP_NI3_TXCOUNT) /* Number of bytes to be written to the H124endpoint3 Tx FIFO */
  835. #define bfin_read_USB_EP_NI3_TXCOUNT() bfin_read16(USB_EP_NI3_TXCOUNT)
  836. #define bfin_write_USB_EP_NI3_TXCOUNT(val) bfin_write16(USB_EP_NI3_TXCOUNT, val)
  837. #define pUSB_EP_NI4_TXMAXP ((uint16_t volatile *)USB_EP_NI4_TXMAXP) /* Maximum packet size for Host Tx endpoint4 */
  838. #define bfin_read_USB_EP_NI4_TXMAXP() bfin_read16(USB_EP_NI4_TXMAXP)
  839. #define bfin_write_USB_EP_NI4_TXMAXP(val) bfin_write16(USB_EP_NI4_TXMAXP, val)
  840. #define pUSB_EP_NI4_TXCSR ((uint16_t volatile *)USB_EP_NI4_TXCSR) /* Control Status register for endpoint4 */
  841. #define bfin_read_USB_EP_NI4_TXCSR() bfin_read16(USB_EP_NI4_TXCSR)
  842. #define bfin_write_USB_EP_NI4_TXCSR(val) bfin_write16(USB_EP_NI4_TXCSR, val)
  843. #define pUSB_EP_NI4_RXMAXP ((uint16_t volatile *)USB_EP_NI4_RXMAXP) /* Maximum packet size for Host Rx endpoint4 */
  844. #define bfin_read_USB_EP_NI4_RXMAXP() bfin_read16(USB_EP_NI4_RXMAXP)
  845. #define bfin_write_USB_EP_NI4_RXMAXP(val) bfin_write16(USB_EP_NI4_RXMAXP, val)
  846. #define pUSB_EP_NI4_RXCSR ((uint16_t volatile *)USB_EP_NI4_RXCSR) /* Control Status register for Host Rx endpoint4 */
  847. #define bfin_read_USB_EP_NI4_RXCSR() bfin_read16(USB_EP_NI4_RXCSR)
  848. #define bfin_write_USB_EP_NI4_RXCSR(val) bfin_write16(USB_EP_NI4_RXCSR, val)
  849. #define pUSB_EP_NI4_RXCOUNT ((uint16_t volatile *)USB_EP_NI4_RXCOUNT) /* Number of bytes received in endpoint4 FIFO */
  850. #define bfin_read_USB_EP_NI4_RXCOUNT() bfin_read16(USB_EP_NI4_RXCOUNT)
  851. #define bfin_write_USB_EP_NI4_RXCOUNT(val) bfin_write16(USB_EP_NI4_RXCOUNT, val)
  852. #define pUSB_EP_NI4_TXTYPE ((uint16_t volatile *)USB_EP_NI4_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint4 */
  853. #define bfin_read_USB_EP_NI4_TXTYPE() bfin_read16(USB_EP_NI4_TXTYPE)
  854. #define bfin_write_USB_EP_NI4_TXTYPE(val) bfin_write16(USB_EP_NI4_TXTYPE, val)
  855. #define pUSB_EP_NI4_TXINTERVAL ((uint16_t volatile *)USB_EP_NI4_TXINTERVAL) /* Sets the NAK response timeout on Endpoint4 */
  856. #define bfin_read_USB_EP_NI4_TXINTERVAL() bfin_read16(USB_EP_NI4_TXINTERVAL)
  857. #define bfin_write_USB_EP_NI4_TXINTERVAL(val) bfin_write16(USB_EP_NI4_TXINTERVAL, val)
  858. #define pUSB_EP_NI4_RXTYPE ((uint16_t volatile *)USB_EP_NI4_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint4 */
  859. #define bfin_read_USB_EP_NI4_RXTYPE() bfin_read16(USB_EP_NI4_RXTYPE)
  860. #define bfin_write_USB_EP_NI4_RXTYPE(val) bfin_write16(USB_EP_NI4_RXTYPE, val)
  861. #define pUSB_EP_NI4_RXINTERVAL ((uint16_t volatile *)USB_EP_NI4_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint4 */
  862. #define bfin_read_USB_EP_NI4_RXINTERVAL() bfin_read16(USB_EP_NI4_RXINTERVAL)
  863. #define bfin_write_USB_EP_NI4_RXINTERVAL(val) bfin_write16(USB_EP_NI4_RXINTERVAL, val)
  864. #define pUSB_EP_NI4_TXCOUNT ((uint16_t volatile *)USB_EP_NI4_TXCOUNT) /* Number of bytes to be written to the endpoint4 Tx FIFO */
  865. #define bfin_read_USB_EP_NI4_TXCOUNT() bfin_read16(USB_EP_NI4_TXCOUNT)
  866. #define bfin_write_USB_EP_NI4_TXCOUNT(val) bfin_write16(USB_EP_NI4_TXCOUNT, val)
  867. #define pUSB_EP_NI5_TXMAXP ((uint16_t volatile *)USB_EP_NI5_TXMAXP) /* Maximum packet size for Host Tx endpoint5 */
  868. #define bfin_read_USB_EP_NI5_TXMAXP() bfin_read16(USB_EP_NI5_TXMAXP)
  869. #define bfin_write_USB_EP_NI5_TXMAXP(val) bfin_write16(USB_EP_NI5_TXMAXP, val)
  870. #define pUSB_EP_NI5_TXCSR ((uint16_t volatile *)USB_EP_NI5_TXCSR) /* Control Status register for endpoint5 */
  871. #define bfin_read_USB_EP_NI5_TXCSR() bfin_read16(USB_EP_NI5_TXCSR)
  872. #define bfin_write_USB_EP_NI5_TXCSR(val) bfin_write16(USB_EP_NI5_TXCSR, val)
  873. #define pUSB_EP_NI5_RXMAXP ((uint16_t volatile *)USB_EP_NI5_RXMAXP) /* Maximum packet size for Host Rx endpoint5 */
  874. #define bfin_read_USB_EP_NI5_RXMAXP() bfin_read16(USB_EP_NI5_RXMAXP)
  875. #define bfin_write_USB_EP_NI5_RXMAXP(val) bfin_write16(USB_EP_NI5_RXMAXP, val)
  876. #define pUSB_EP_NI5_RXCSR ((uint16_t volatile *)USB_EP_NI5_RXCSR) /* Control Status register for Host Rx endpoint5 */
  877. #define bfin_read_USB_EP_NI5_RXCSR() bfin_read16(USB_EP_NI5_RXCSR)
  878. #define bfin_write_USB_EP_NI5_RXCSR(val) bfin_write16(USB_EP_NI5_RXCSR, val)
  879. #define pUSB_EP_NI5_RXCOUNT ((uint16_t volatile *)USB_EP_NI5_RXCOUNT) /* Number of bytes received in endpoint5 FIFO */
  880. #define bfin_read_USB_EP_NI5_RXCOUNT() bfin_read16(USB_EP_NI5_RXCOUNT)
  881. #define bfin_write_USB_EP_NI5_RXCOUNT(val) bfin_write16(USB_EP_NI5_RXCOUNT, val)
  882. #define pUSB_EP_NI5_TXTYPE ((uint16_t volatile *)USB_EP_NI5_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint5 */
  883. #define bfin_read_USB_EP_NI5_TXTYPE() bfin_read16(USB_EP_NI5_TXTYPE)
  884. #define bfin_write_USB_EP_NI5_TXTYPE(val) bfin_write16(USB_EP_NI5_TXTYPE, val)
  885. #define pUSB_EP_NI5_TXINTERVAL ((uint16_t volatile *)USB_EP_NI5_TXINTERVAL) /* Sets the NAK response timeout on Endpoint5 */
  886. #define bfin_read_USB_EP_NI5_TXINTERVAL() bfin_read16(USB_EP_NI5_TXINTERVAL)
  887. #define bfin_write_USB_EP_NI5_TXINTERVAL(val) bfin_write16(USB_EP_NI5_TXINTERVAL, val)
  888. #define pUSB_EP_NI5_RXTYPE ((uint16_t volatile *)USB_EP_NI5_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint5 */
  889. #define bfin_read_USB_EP_NI5_RXTYPE() bfin_read16(USB_EP_NI5_RXTYPE)
  890. #define bfin_write_USB_EP_NI5_RXTYPE(val) bfin_write16(USB_EP_NI5_RXTYPE, val)
  891. #define pUSB_EP_NI5_RXINTERVAL ((uint16_t volatile *)USB_EP_NI5_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint5 */
  892. #define bfin_read_USB_EP_NI5_RXINTERVAL() bfin_read16(USB_EP_NI5_RXINTERVAL)
  893. #define bfin_write_USB_EP_NI5_RXINTERVAL(val) bfin_write16(USB_EP_NI5_RXINTERVAL, val)
  894. #define pUSB_EP_NI5_TXCOUNT ((uint16_t volatile *)USB_EP_NI5_TXCOUNT) /* Number of bytes to be written to the endpoint5 Tx FIFO */
  895. #define bfin_read_USB_EP_NI5_TXCOUNT() bfin_read16(USB_EP_NI5_TXCOUNT)
  896. #define bfin_write_USB_EP_NI5_TXCOUNT(val) bfin_write16(USB_EP_NI5_TXCOUNT, val)
  897. #define pUSB_EP_NI6_TXMAXP ((uint16_t volatile *)USB_EP_NI6_TXMAXP) /* Maximum packet size for Host Tx endpoint6 */
  898. #define bfin_read_USB_EP_NI6_TXMAXP() bfin_read16(USB_EP_NI6_TXMAXP)
  899. #define bfin_write_USB_EP_NI6_TXMAXP(val) bfin_write16(USB_EP_NI6_TXMAXP, val)
  900. #define pUSB_EP_NI6_TXCSR ((uint16_t volatile *)USB_EP_NI6_TXCSR) /* Control Status register for endpoint6 */
  901. #define bfin_read_USB_EP_NI6_TXCSR() bfin_read16(USB_EP_NI6_TXCSR)
  902. #define bfin_write_USB_EP_NI6_TXCSR(val) bfin_write16(USB_EP_NI6_TXCSR, val)
  903. #define pUSB_EP_NI6_RXMAXP ((uint16_t volatile *)USB_EP_NI6_RXMAXP) /* Maximum packet size for Host Rx endpoint6 */
  904. #define bfin_read_USB_EP_NI6_RXMAXP() bfin_read16(USB_EP_NI6_RXMAXP)
  905. #define bfin_write_USB_EP_NI6_RXMAXP(val) bfin_write16(USB_EP_NI6_RXMAXP, val)
  906. #define pUSB_EP_NI6_RXCSR ((uint16_t volatile *)USB_EP_NI6_RXCSR) /* Control Status register for Host Rx endpoint6 */
  907. #define bfin_read_USB_EP_NI6_RXCSR() bfin_read16(USB_EP_NI6_RXCSR)
  908. #define bfin_write_USB_EP_NI6_RXCSR(val) bfin_write16(USB_EP_NI6_RXCSR, val)
  909. #define pUSB_EP_NI6_RXCOUNT ((uint16_t volatile *)USB_EP_NI6_RXCOUNT) /* Number of bytes received in endpoint6 FIFO */
  910. #define bfin_read_USB_EP_NI6_RXCOUNT() bfin_read16(USB_EP_NI6_RXCOUNT)
  911. #define bfin_write_USB_EP_NI6_RXCOUNT(val) bfin_write16(USB_EP_NI6_RXCOUNT, val)
  912. #define pUSB_EP_NI6_TXTYPE ((uint16_t volatile *)USB_EP_NI6_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint6 */
  913. #define bfin_read_USB_EP_NI6_TXTYPE() bfin_read16(USB_EP_NI6_TXTYPE)
  914. #define bfin_write_USB_EP_NI6_TXTYPE(val) bfin_write16(USB_EP_NI6_TXTYPE, val)
  915. #define pUSB_EP_NI6_TXINTERVAL ((uint16_t volatile *)USB_EP_NI6_TXINTERVAL) /* Sets the NAK response timeout on Endpoint6 */
  916. #define bfin_read_USB_EP_NI6_TXINTERVAL() bfin_read16(USB_EP_NI6_TXINTERVAL)
  917. #define bfin_write_USB_EP_NI6_TXINTERVAL(val) bfin_write16(USB_EP_NI6_TXINTERVAL, val)
  918. #define pUSB_EP_NI6_RXTYPE ((uint16_t volatile *)USB_EP_NI6_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint6 */
  919. #define bfin_read_USB_EP_NI6_RXTYPE() bfin_read16(USB_EP_NI6_RXTYPE)
  920. #define bfin_write_USB_EP_NI6_RXTYPE(val) bfin_write16(USB_EP_NI6_RXTYPE, val)
  921. #define pUSB_EP_NI6_RXINTERVAL ((uint16_t volatile *)USB_EP_NI6_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint6 */
  922. #define bfin_read_USB_EP_NI6_RXINTERVAL() bfin_read16(USB_EP_NI6_RXINTERVAL)
  923. #define bfin_write_USB_EP_NI6_RXINTERVAL(val) bfin_write16(USB_EP_NI6_RXINTERVAL, val)
  924. #define pUSB_EP_NI6_TXCOUNT ((uint16_t volatile *)USB_EP_NI6_TXCOUNT) /* Number of bytes to be written to the endpoint6 Tx FIFO */
  925. #define bfin_read_USB_EP_NI6_TXCOUNT() bfin_read16(USB_EP_NI6_TXCOUNT)
  926. #define bfin_write_USB_EP_NI6_TXCOUNT(val) bfin_write16(USB_EP_NI6_TXCOUNT, val)
  927. #define pUSB_EP_NI7_TXMAXP ((uint16_t volatile *)USB_EP_NI7_TXMAXP) /* Maximum packet size for Host Tx endpoint7 */
  928. #define bfin_read_USB_EP_NI7_TXMAXP() bfin_read16(USB_EP_NI7_TXMAXP)
  929. #define bfin_write_USB_EP_NI7_TXMAXP(val) bfin_write16(USB_EP_NI7_TXMAXP, val)
  930. #define pUSB_EP_NI7_TXCSR ((uint16_t volatile *)USB_EP_NI7_TXCSR) /* Control Status register for endpoint7 */
  931. #define bfin_read_USB_EP_NI7_TXCSR() bfin_read16(USB_EP_NI7_TXCSR)
  932. #define bfin_write_USB_EP_NI7_TXCSR(val) bfin_write16(USB_EP_NI7_TXCSR, val)
  933. #define pUSB_EP_NI7_RXMAXP ((uint16_t volatile *)USB_EP_NI7_RXMAXP) /* Maximum packet size for Host Rx endpoint7 */
  934. #define bfin_read_USB_EP_NI7_RXMAXP() bfin_read16(USB_EP_NI7_RXMAXP)
  935. #define bfin_write_USB_EP_NI7_RXMAXP(val) bfin_write16(USB_EP_NI7_RXMAXP, val)
  936. #define pUSB_EP_NI7_RXCSR ((uint16_t volatile *)USB_EP_NI7_RXCSR) /* Control Status register for Host Rx endpoint7 */
  937. #define bfin_read_USB_EP_NI7_RXCSR() bfin_read16(USB_EP_NI7_RXCSR)
  938. #define bfin_write_USB_EP_NI7_RXCSR(val) bfin_write16(USB_EP_NI7_RXCSR, val)
  939. #define pUSB_EP_NI7_RXCOUNT ((uint16_t volatile *)USB_EP_NI7_RXCOUNT) /* Number of bytes received in endpoint7 FIFO */
  940. #define bfin_read_USB_EP_NI7_RXCOUNT() bfin_read16(USB_EP_NI7_RXCOUNT)
  941. #define bfin_write_USB_EP_NI7_RXCOUNT(val) bfin_write16(USB_EP_NI7_RXCOUNT, val)
  942. #define pUSB_EP_NI7_TXTYPE ((uint16_t volatile *)USB_EP_NI7_TXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Tx endpoint7 */
  943. #define bfin_read_USB_EP_NI7_TXTYPE() bfin_read16(USB_EP_NI7_TXTYPE)
  944. #define bfin_write_USB_EP_NI7_TXTYPE(val) bfin_write16(USB_EP_NI7_TXTYPE, val)
  945. #define pUSB_EP_NI7_TXINTERVAL ((uint16_t volatile *)USB_EP_NI7_TXINTERVAL) /* Sets the NAK response timeout on Endpoint7 */
  946. #define bfin_read_USB_EP_NI7_TXINTERVAL() bfin_read16(USB_EP_NI7_TXINTERVAL)
  947. #define bfin_write_USB_EP_NI7_TXINTERVAL(val) bfin_write16(USB_EP_NI7_TXINTERVAL, val)
  948. #define pUSB_EP_NI7_RXTYPE ((uint16_t volatile *)USB_EP_NI7_RXTYPE) /* Sets the transaction protocol and peripheral endpoint number for the Host Rx endpoint7 */
  949. #define bfin_read_USB_EP_NI7_RXTYPE() bfin_read16(USB_EP_NI7_RXTYPE)
  950. #define bfin_write_USB_EP_NI7_RXTYPE(val) bfin_write16(USB_EP_NI7_RXTYPE, val)
  951. #define pUSB_EP_NI7_RXINTERVAL ((uint16_t volatile *)USB_EP_NI7_RXINTERVAL) /* Sets the polling interval for Interrupt/Isochronous transfers or the NAK response timeout on Bulk transfers for Host Rx endpoint7 */
  952. #define bfin_read_USB_EP_NI7_RXINTERVAL() bfin_read16(USB_EP_NI7_RXINTERVAL)
  953. #define bfin_write_USB_EP_NI7_RXINTERVAL(val) bfin_write16(USB_EP_NI7_RXINTERVAL, val)
  954. #define pUSB_EP_NI7_TXCOUNT ((uint16_t volatile *)USB_EP_NI7_TXCOUNT) /* Number of bytes to be written to the endpoint7 Tx FIFO */
  955. #define bfin_read_USB_EP_NI7_TXCOUNT() bfin_read16(USB_EP_NI7_TXCOUNT)
  956. #define bfin_write_USB_EP_NI7_TXCOUNT(val) bfin_write16(USB_EP_NI7_TXCOUNT, val)
  957. #define pUSB_DMA_INTERRUPT ((uint16_t volatile *)USB_DMA_INTERRUPT) /* Indicates pending interrupts for the DMA channels */
  958. #define bfin_read_USB_DMA_INTERRUPT() bfin_read16(USB_DMA_INTERRUPT)
  959. #define bfin_write_USB_DMA_INTERRUPT(val) bfin_write16(USB_DMA_INTERRUPT, val)
  960. #define pUSB_DMA0_CONTROL ((uint16_t volatile *)USB_DMA0_CONTROL) /* DMA master channel 0 configuration */
  961. #define bfin_read_USB_DMA0_CONTROL() bfin_read16(USB_DMA0_CONTROL)
  962. #define bfin_write_USB_DMA0_CONTROL(val) bfin_write16(USB_DMA0_CONTROL, val)
  963. #define pUSB_DMA0_ADDRLOW ((uint16_t volatile *)USB_DMA0_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 0 */
  964. #define bfin_read_USB_DMA0_ADDRLOW() bfin_read16(USB_DMA0_ADDRLOW)
  965. #define bfin_write_USB_DMA0_ADDRLOW(val) bfin_write16(USB_DMA0_ADDRLOW, val)
  966. #define pUSB_DMA0_ADDRHIGH ((uint16_t volatile *)USB_DMA0_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 0 */
  967. #define bfin_read_USB_DMA0_ADDRHIGH() bfin_read16(USB_DMA0_ADDRHIGH)
  968. #define bfin_write_USB_DMA0_ADDRHIGH(val) bfin_write16(USB_DMA0_ADDRHIGH, val)
  969. #define pUSB_DMA0_COUNTLOW ((uint16_t volatile *)USB_DMA0_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 0 */
  970. #define bfin_read_USB_DMA0_COUNTLOW() bfin_read16(USB_DMA0_COUNTLOW)
  971. #define bfin_write_USB_DMA0_COUNTLOW(val) bfin_write16(USB_DMA0_COUNTLOW, val)
  972. #define pUSB_DMA0_COUNTHIGH ((uint16_t volatile *)USB_DMA0_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 0 */
  973. #define bfin_read_USB_DMA0_COUNTHIGH() bfin_read16(USB_DMA0_COUNTHIGH)
  974. #define bfin_write_USB_DMA0_COUNTHIGH(val) bfin_write16(USB_DMA0_COUNTHIGH, val)
  975. #define pUSB_DMA1_CONTROL ((uint16_t volatile *)USB_DMA1_CONTROL) /* DMA master channel 1 configuration */
  976. #define bfin_read_USB_DMA1_CONTROL() bfin_read16(USB_DMA1_CONTROL)
  977. #define bfin_write_USB_DMA1_CONTROL(val) bfin_write16(USB_DMA1_CONTROL, val)
  978. #define pUSB_DMA1_ADDRLOW ((uint16_t volatile *)USB_DMA1_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 1 */
  979. #define bfin_read_USB_DMA1_ADDRLOW() bfin_read16(USB_DMA1_ADDRLOW)
  980. #define bfin_write_USB_DMA1_ADDRLOW(val) bfin_write16(USB_DMA1_ADDRLOW, val)
  981. #define pUSB_DMA1_ADDRHIGH ((uint16_t volatile *)USB_DMA1_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 1 */
  982. #define bfin_read_USB_DMA1_ADDRHIGH() bfin_read16(USB_DMA1_ADDRHIGH)
  983. #define bfin_write_USB_DMA1_ADDRHIGH(val) bfin_write16(USB_DMA1_ADDRHIGH, val)
  984. #define pUSB_DMA1_COUNTLOW ((uint16_t volatile *)USB_DMA1_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 1 */
  985. #define bfin_read_USB_DMA1_COUNTLOW() bfin_read16(USB_DMA1_COUNTLOW)
  986. #define bfin_write_USB_DMA1_COUNTLOW(val) bfin_write16(USB_DMA1_COUNTLOW, val)
  987. #define pUSB_DMA1_COUNTHIGH ((uint16_t volatile *)USB_DMA1_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 1 */
  988. #define bfin_read_USB_DMA1_COUNTHIGH() bfin_read16(USB_DMA1_COUNTHIGH)
  989. #define bfin_write_USB_DMA1_COUNTHIGH(val) bfin_write16(USB_DMA1_COUNTHIGH, val)
  990. #define pUSB_DMA2_CONTROL ((uint16_t volatile *)USB_DMA2_CONTROL) /* DMA master channel 2 configuration */
  991. #define bfin_read_USB_DMA2_CONTROL() bfin_read16(USB_DMA2_CONTROL)
  992. #define bfin_write_USB_DMA2_CONTROL(val) bfin_write16(USB_DMA2_CONTROL, val)
  993. #define pUSB_DMA2_ADDRLOW ((uint16_t volatile *)USB_DMA2_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 2 */
  994. #define bfin_read_USB_DMA2_ADDRLOW() bfin_read16(USB_DMA2_ADDRLOW)
  995. #define bfin_write_USB_DMA2_ADDRLOW(val) bfin_write16(USB_DMA2_ADDRLOW, val)
  996. #define pUSB_DMA2_ADDRHIGH ((uint16_t volatile *)USB_DMA2_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 2 */
  997. #define bfin_read_USB_DMA2_ADDRHIGH() bfin_read16(USB_DMA2_ADDRHIGH)
  998. #define bfin_write_USB_DMA2_ADDRHIGH(val) bfin_write16(USB_DMA2_ADDRHIGH, val)
  999. #define pUSB_DMA2_COUNTLOW ((uint16_t volatile *)USB_DMA2_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 2 */
  1000. #define bfin_read_USB_DMA2_COUNTLOW() bfin_read16(USB_DMA2_COUNTLOW)
  1001. #define bfin_write_USB_DMA2_COUNTLOW(val) bfin_write16(USB_DMA2_COUNTLOW, val)
  1002. #define pUSB_DMA2_COUNTHIGH ((uint16_t volatile *)USB_DMA2_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 2 */
  1003. #define bfin_read_USB_DMA2_COUNTHIGH() bfin_read16(USB_DMA2_COUNTHIGH)
  1004. #define bfin_write_USB_DMA2_COUNTHIGH(val) bfin_write16(USB_DMA2_COUNTHIGH, val)
  1005. #define pUSB_DMA3_CONTROL ((uint16_t volatile *)USB_DMA3_CONTROL) /* DMA master channel 3 configuration */
  1006. #define bfin_read_USB_DMA3_CONTROL() bfin_read16(USB_DMA3_CONTROL)
  1007. #define bfin_write_USB_DMA3_CONTROL(val) bfin_write16(USB_DMA3_CONTROL, val)
  1008. #define pUSB_DMA3_ADDRLOW ((uint16_t volatile *)USB_DMA3_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 3 */
  1009. #define bfin_read_USB_DMA3_ADDRLOW() bfin_read16(USB_DMA3_ADDRLOW)
  1010. #define bfin_write_USB_DMA3_ADDRLOW(val) bfin_write16(USB_DMA3_ADDRLOW, val)
  1011. #define pUSB_DMA3_ADDRHIGH ((uint16_t volatile *)USB_DMA3_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 3 */
  1012. #define bfin_read_USB_DMA3_ADDRHIGH() bfin_read16(USB_DMA3_ADDRHIGH)
  1013. #define bfin_write_USB_DMA3_ADDRHIGH(val) bfin_write16(USB_DMA3_ADDRHIGH, val)
  1014. #define pUSB_DMA3_COUNTLOW ((uint16_t volatile *)USB_DMA3_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 3 */
  1015. #define bfin_read_USB_DMA3_COUNTLOW() bfin_read16(USB_DMA3_COUNTLOW)
  1016. #define bfin_write_USB_DMA3_COUNTLOW(val) bfin_write16(USB_DMA3_COUNTLOW, val)
  1017. #define pUSB_DMA3_COUNTHIGH ((uint16_t volatile *)USB_DMA3_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 3 */
  1018. #define bfin_read_USB_DMA3_COUNTHIGH() bfin_read16(USB_DMA3_COUNTHIGH)
  1019. #define bfin_write_USB_DMA3_COUNTHIGH(val) bfin_write16(USB_DMA3_COUNTHIGH, val)
  1020. #define pUSB_DMA4_CONTROL ((uint16_t volatile *)USB_DMA4_CONTROL) /* DMA master channel 4 configuration */
  1021. #define bfin_read_USB_DMA4_CONTROL() bfin_read16(USB_DMA4_CONTROL)
  1022. #define bfin_write_USB_DMA4_CONTROL(val) bfin_write16(USB_DMA4_CONTROL, val)
  1023. #define pUSB_DMA4_ADDRLOW ((uint16_t volatile *)USB_DMA4_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 4 */
  1024. #define bfin_read_USB_DMA4_ADDRLOW() bfin_read16(USB_DMA4_ADDRLOW)
  1025. #define bfin_write_USB_DMA4_ADDRLOW(val) bfin_write16(USB_DMA4_ADDRLOW, val)
  1026. #define pUSB_DMA4_ADDRHIGH ((uint16_t volatile *)USB_DMA4_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 4 */
  1027. #define bfin_read_USB_DMA4_ADDRHIGH() bfin_read16(USB_DMA4_ADDRHIGH)
  1028. #define bfin_write_USB_DMA4_ADDRHIGH(val) bfin_write16(USB_DMA4_ADDRHIGH, val)
  1029. #define pUSB_DMA4_COUNTLOW ((uint16_t volatile *)USB_DMA4_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 4 */
  1030. #define bfin_read_USB_DMA4_COUNTLOW() bfin_read16(USB_DMA4_COUNTLOW)
  1031. #define bfin_write_USB_DMA4_COUNTLOW(val) bfin_write16(USB_DMA4_COUNTLOW, val)
  1032. #define pUSB_DMA4_COUNTHIGH ((uint16_t volatile *)USB_DMA4_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 4 */
  1033. #define bfin_read_USB_DMA4_COUNTHIGH() bfin_read16(USB_DMA4_COUNTHIGH)
  1034. #define bfin_write_USB_DMA4_COUNTHIGH(val) bfin_write16(USB_DMA4_COUNTHIGH, val)
  1035. #define pUSB_DMA5_CONTROL ((uint16_t volatile *)USB_DMA5_CONTROL) /* DMA master channel 5 configuration */
  1036. #define bfin_read_USB_DMA5_CONTROL() bfin_read16(USB_DMA5_CONTROL)
  1037. #define bfin_write_USB_DMA5_CONTROL(val) bfin_write16(USB_DMA5_CONTROL, val)
  1038. #define pUSB_DMA5_ADDRLOW ((uint16_t volatile *)USB_DMA5_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 5 */
  1039. #define bfin_read_USB_DMA5_ADDRLOW() bfin_read16(USB_DMA5_ADDRLOW)
  1040. #define bfin_write_USB_DMA5_ADDRLOW(val) bfin_write16(USB_DMA5_ADDRLOW, val)
  1041. #define pUSB_DMA5_ADDRHIGH ((uint16_t volatile *)USB_DMA5_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 5 */
  1042. #define bfin_read_USB_DMA5_ADDRHIGH() bfin_read16(USB_DMA5_ADDRHIGH)
  1043. #define bfin_write_USB_DMA5_ADDRHIGH(val) bfin_write16(USB_DMA5_ADDRHIGH, val)
  1044. #define pUSB_DMA5_COUNTLOW ((uint16_t volatile *)USB_DMA5_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 5 */
  1045. #define bfin_read_USB_DMA5_COUNTLOW() bfin_read16(USB_DMA5_COUNTLOW)
  1046. #define bfin_write_USB_DMA5_COUNTLOW(val) bfin_write16(USB_DMA5_COUNTLOW, val)
  1047. #define pUSB_DMA5_COUNTHIGH ((uint16_t volatile *)USB_DMA5_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 5 */
  1048. #define bfin_read_USB_DMA5_COUNTHIGH() bfin_read16(USB_DMA5_COUNTHIGH)
  1049. #define bfin_write_USB_DMA5_COUNTHIGH(val) bfin_write16(USB_DMA5_COUNTHIGH, val)
  1050. #define pUSB_DMA6_CONTROL ((uint16_t volatile *)USB_DMA6_CONTROL) /* DMA master channel 6 configuration */
  1051. #define bfin_read_USB_DMA6_CONTROL() bfin_read16(USB_DMA6_CONTROL)
  1052. #define bfin_write_USB_DMA6_CONTROL(val) bfin_write16(USB_DMA6_CONTROL, val)
  1053. #define pUSB_DMA6_ADDRLOW ((uint16_t volatile *)USB_DMA6_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 6 */
  1054. #define bfin_read_USB_DMA6_ADDRLOW() bfin_read16(USB_DMA6_ADDRLOW)
  1055. #define bfin_write_USB_DMA6_ADDRLOW(val) bfin_write16(USB_DMA6_ADDRLOW, val)
  1056. #define pUSB_DMA6_ADDRHIGH ((uint16_t volatile *)USB_DMA6_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 6 */
  1057. #define bfin_read_USB_DMA6_ADDRHIGH() bfin_read16(USB_DMA6_ADDRHIGH)
  1058. #define bfin_write_USB_DMA6_ADDRHIGH(val) bfin_write16(USB_DMA6_ADDRHIGH, val)
  1059. #define pUSB_DMA6_COUNTLOW ((uint16_t volatile *)USB_DMA6_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 6 */
  1060. #define bfin_read_USB_DMA6_COUNTLOW() bfin_read16(USB_DMA6_COUNTLOW)
  1061. #define bfin_write_USB_DMA6_COUNTLOW(val) bfin_write16(USB_DMA6_COUNTLOW, val)
  1062. #define pUSB_DMA6_COUNTHIGH ((uint16_t volatile *)USB_DMA6_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 6 */
  1063. #define bfin_read_USB_DMA6_COUNTHIGH() bfin_read16(USB_DMA6_COUNTHIGH)
  1064. #define bfin_write_USB_DMA6_COUNTHIGH(val) bfin_write16(USB_DMA6_COUNTHIGH, val)
  1065. #define pUSB_DMA7_CONTROL ((uint16_t volatile *)USB_DMA7_CONTROL) /* DMA master channel 7 configuration */
  1066. #define bfin_read_USB_DMA7_CONTROL() bfin_read16(USB_DMA7_CONTROL)
  1067. #define bfin_write_USB_DMA7_CONTROL(val) bfin_write16(USB_DMA7_CONTROL, val)
  1068. #define pUSB_DMA7_ADDRLOW ((uint16_t volatile *)USB_DMA7_ADDRLOW) /* Lower 16-bits of memory source/destination address for DMA master channel 7 */
  1069. #define bfin_read_USB_DMA7_ADDRLOW() bfin_read16(USB_DMA7_ADDRLOW)
  1070. #define bfin_write_USB_DMA7_ADDRLOW(val) bfin_write16(USB_DMA7_ADDRLOW, val)
  1071. #define pUSB_DMA7_ADDRHIGH ((uint16_t volatile *)USB_DMA7_ADDRHIGH) /* Upper 16-bits of memory source/destination address for DMA master channel 7 */
  1072. #define bfin_read_USB_DMA7_ADDRHIGH() bfin_read16(USB_DMA7_ADDRHIGH)
  1073. #define bfin_write_USB_DMA7_ADDRHIGH(val) bfin_write16(USB_DMA7_ADDRHIGH, val)
  1074. #define pUSB_DMA7_COUNTLOW ((uint16_t volatile *)USB_DMA7_COUNTLOW) /* Lower 16-bits of byte count of DMA transfer for DMA master channel 7 */
  1075. #define bfin_read_USB_DMA7_COUNTLOW() bfin_read16(USB_DMA7_COUNTLOW)
  1076. #define bfin_write_USB_DMA7_COUNTLOW(val) bfin_write16(USB_DMA7_COUNTLOW, val)
  1077. #define pUSB_DMA7_COUNTHIGH ((uint16_t volatile *)USB_DMA7_COUNTHIGH) /* Upper 16-bits of byte count of DMA transfer for DMA master channel 7 */
  1078. #define bfin_read_USB_DMA7_COUNTHIGH() bfin_read16(USB_DMA7_COUNTHIGH)
  1079. #define bfin_write_USB_DMA7_COUNTHIGH(val) bfin_write16(USB_DMA7_COUNTHIGH, val)
  1080. #endif /* __BFIN_CDEF_ADSP_BF526_proc__ */