netarm_mem_module.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * include/asm-armnommu/arch-netarm/netarm_mem_module.h
  3. *
  4. * Copyright (C) 2005
  5. * Art Shipkowski, Videon Central, Inc., <art@videon-central.com>
  6. *
  7. * Copyright (C) 2000, 2001 NETsilicon, Inc.
  8. * Copyright (C) 2000, 2001 Red Hat, Inc.
  9. *
  10. * This software is copyrighted by Red Hat. LICENSEE agrees that
  11. * it will not delete this copyright notice, trademarks or protective
  12. * notices from any copy made by LICENSEE.
  13. *
  14. * This software is provided "AS-IS" and any express or implied
  15. * warranties or conditions, including but not limited to any
  16. * implied warranties of merchantability and fitness for a particular
  17. * purpose regarding this software. In no event shall Red Hat
  18. * be liable for any indirect, consequential, or incidental damages,
  19. * loss of profits or revenue, loss of use or data, or interruption
  20. * of business, whether the alleged damages are labeled in contract,
  21. * tort, or indemnity.
  22. *
  23. * This program is free software; you can redistribute it and/or modify
  24. * it under the terms of the GNU General Public License as published by
  25. * the Free Software Foundation; either version 2 of the License, or
  26. * (at your option) any later version.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  31. *
  32. * author(s) : Joe deBlaquiere
  33. *
  34. * Modified to support NS7520 by Art Shipkowski.
  35. */
  36. #ifndef __NETARM_MEM_MODULE_REGISTERS_H
  37. #define __NETARM_MEM_MODULE_REGISTERS_H
  38. /* GEN unit register offsets */
  39. #define NETARM_MEM_MODULE_BASE (0xFFC00000)
  40. #define NETARM_MEM_MODULE_CONFIG (0x00)
  41. #define NETARM_MEM_CS0_BASE_ADDR (0x10)
  42. #define NETARM_MEM_CS0_OPTIONS (0x14)
  43. #define NETARM_MEM_CS1_BASE_ADDR (0x20)
  44. #define NETARM_MEM_CS1_OPTIONS (0x24)
  45. #define NETARM_MEM_CS2_BASE_ADDR (0x30)
  46. #define NETARM_MEM_CS2_OPTIONS (0x34)
  47. #define NETARM_MEM_CS3_BASE_ADDR (0x40)
  48. #define NETARM_MEM_CS3_OPTIONS (0x44)
  49. #define NETARM_MEM_CS4_BASE_ADDR (0x50)
  50. #define NETARM_MEM_CS4_OPTIONS (0x54)
  51. /* select bitfield defintions */
  52. /* Module Configuration Register ( 0xFFC0_0000 ) */
  53. #define NETARM_MEM_CFG_REFR_COUNT_MASK (0xFF000000)
  54. #define NETARM_MEM_CFG_REFRESH_EN (0x00800000)
  55. #define NETARM_MEM_CFG_REFR_CYCLE_8CLKS (0x00000000)
  56. #define NETARM_MEM_CFG_REFR_CYCLE_6CLKS (0x00200000)
  57. #define NETARM_MEM_CFG_REFR_CYCLE_5CLKS (0x00400000)
  58. #define NETARM_MEM_CFG_REFR_CYCLE_4CLKS (0x00600000)
  59. #define NETARM_MEM_CFG_PORTC_AMUX (0x00100000)
  60. #define NETARM_MEM_CFG_A27_ADDR (0x00080000)
  61. #define NETARM_MEM_CFG_A27_CS0OE (0x00000000)
  62. #define NETARM_MEM_CFG_A26_ADDR (0x00040000)
  63. #define NETARM_MEM_CFG_A26_CS0WE (0x00000000)
  64. #define NETARM_MEM_CFG_A25_ADDR (0x00020000)
  65. #define NETARM_MEM_CFG_A25_BLAST (0x00000000)
  66. #define NETARM_MEM_CFG_PORTC_AMUX2 (0x00010000)
  67. /* range on this period is about 1 to 275 usec (with 18.432MHz clock) */
  68. /* the expression will round down, so make sure to reverse it to verify */
  69. /* it is what you want. period = [( count + 1 ) * 20] / Fcrystal */
  70. /* (note: Fxtal = Fcrystal/5, see HWRefGuide sections 8.2.5 and 11.3.2) */
  71. #define NETARM_MEM_REFR_PERIOD_USEC(p) (NETARM_MEM_CFG_REFR_COUNT_MASK & \
  72. (((((NETARM_XTAL_FREQ/(1000))*p)/(20000) \
  73. ) - (1) ) << (24)))
  74. #if 0
  75. /* range on this period is about 1 to 275 usec (with 18.432MHz clock) */
  76. /* the expression will round down, so make sure to reverse it toverify */
  77. /* it is what you want. period = [( count + 1 ) * 4] / Fxtal */
  78. #define NETARM_MEM_REFR_PERIOD_USEC(p) (NETARM_MEM_CFG_REFR_COUNT_MASK & \
  79. (((((NETARM_XTAL_FREQ/(1000))*p)/(4000) \
  80. ) - (1) ) << (24)))
  81. #endif
  82. /* Base Address Registers (0xFFC0_00X0) */
  83. #define NETARM_MEM_BAR_BASE_MASK (0xFFFFF000)
  84. /* macro to define base */
  85. #define NETARM_MEM_BAR_BASE(x) ((x) & NETARM_MEM_BAR_BASE_MASK)
  86. #define NETARM_MEM_BAR_DRAM_FP (0x00000000)
  87. #define NETARM_MEM_BAR_DRAM_EDO (0x00000100)
  88. #define NETARM_MEM_BAR_DRAM_SYNC (0x00000200)
  89. #define NETARM_MEM_BAR_DRAM_MUX_INT (0x00000000)
  90. #define NETARM_MEM_BAR_DRAM_MUX_EXT (0x00000080)
  91. #define NETARM_MEM_BAR_DRAM_MUX_BAL (0x00000000)
  92. #define NETARM_MEM_BAR_DRAM_MUX_UNBAL (0x00000020)
  93. #define NETARM_MEM_BAR_1BCLK_IDLE (0x00000010)
  94. #define NETARM_MEM_BAR_DRAM_SEL (0x00000008)
  95. #define NETARM_MEM_BAR_BURST_EN (0x00000004)
  96. #define NETARM_MEM_BAR_WRT_PROT (0x00000002)
  97. #define NETARM_MEM_BAR_VALID (0x00000001)
  98. /* Option Registers (0xFFC0_00X4) */
  99. /* macro to define which bits of the base are significant */
  100. #define NETARM_MEM_OPT_BASE_USE(x) ((x) & NETARM_MEM_BAR_BASE_MASK)
  101. #define NETARM_MEM_OPT_WAIT_MASK (0x00000F00)
  102. #define NETARM_MEM_OPT_WAIT_STATES(x) (((x) << 8 ) & NETARM_MEM_OPT_WAIT_MASK )
  103. #define NETARM_MEM_OPT_BCYC_1 (0x00000000)
  104. #define NETARM_MEM_OPT_BCYC_2 (0x00000040)
  105. #define NETARM_MEM_OPT_BCYC_3 (0x00000080)
  106. #define NETARM_MEM_OPT_BCYC_4 (0x000000C0)
  107. #define NETARM_MEM_OPT_BSIZE_2 (0x00000000)
  108. #define NETARM_MEM_OPT_BSIZE_4 (0x00000010)
  109. #define NETARM_MEM_OPT_BSIZE_8 (0x00000020)
  110. #define NETARM_MEM_OPT_BSIZE_16 (0x00000030)
  111. #define NETARM_MEM_OPT_32BIT (0x00000000)
  112. #define NETARM_MEM_OPT_16BIT (0x00000004)
  113. #define NETARM_MEM_OPT_8BIT (0x00000008)
  114. #define NETARM_MEM_OPT_32BIT_EXT_ACK (0x0000000C)
  115. #define NETARM_MEM_OPT_BUS_SIZE_MASK (0x0000000C)
  116. #define NETARM_MEM_OPT_READ_ASYNC (0x00000000)
  117. #define NETARM_MEM_OPT_READ_SYNC (0x00000002)
  118. #define NETARM_MEM_OPT_WRITE_ASYNC (0x00000000)
  119. #define NETARM_MEM_OPT_WRITE_SYNC (0x00000001)
  120. #ifdef CONFIG_NETARM_NS7520
  121. /* The NS7520 has a second options register for each chip select */
  122. #define NETARM_MEM_CS0_OPTIONS_B (0x18)
  123. #define NETARM_MEM_CS1_OPTIONS_B (0x28)
  124. #define NETARM_MEM_CS2_OPTIONS_B (0x38)
  125. #define NETARM_MEM_CS3_OPTIONS_B (0x48)
  126. #define NETARM_MEM_CS4_OPTIONS_B (0x58)
  127. /* Option B Registers (0xFFC0_00x8) */
  128. #define NETARM_MEM_OPTB_SYNC_1_STAGE (0x00000001)
  129. #define NETARM_MEM_OPTB_SYNC_2_STAGE (0x00000002)
  130. #define NETARM_MEM_OPTB_BCYC_PLUS0 (0x00000000)
  131. #define NETARM_MEM_OPTB_BCYC_PLUS4 (0x00000004)
  132. #define NETARM_MEM_OPTB_BCYC_PLUS8 (0x00000008)
  133. #define NETARM_MEM_OPTB_BCYC_PLUS12 (0x0000000C)
  134. #define NETARM_MEM_OPTB_WAIT_PLUS0 (0x00000000)
  135. #define NETARM_MEM_OPTB_WAIT_PLUS16 (0x00000010)
  136. #define NETARM_MEM_OPTB_WAIT_PLUS32 (0x00000020)
  137. #define NETARM_MEM_OPTB_WAIT_PLUS48 (0x00000030)
  138. #endif
  139. #endif