mb862xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * (C) Copyright 2007
  3. * DENX Software Engineering, Anatolij Gustschin, agust@denx.de
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mb862xx.c - Graphic interface for Fujitsu CoralP/Lime
  25. * PCI and video mode code was derived from smiLynxEM driver.
  26. */
  27. #include <common.h>
  28. #include <asm/io.h>
  29. #include <pci.h>
  30. #include <video_fb.h>
  31. #include "videomodes.h"
  32. #include <mb862xx.h>
  33. #if defined(CONFIG_POST)
  34. #include <post.h>
  35. #endif
  36. /*
  37. * Graphic Device
  38. */
  39. GraphicDevice mb862xx;
  40. /*
  41. * 32MB external RAM - 256K Chip MMIO = 0x1FC0000 ;
  42. */
  43. #define VIDEO_MEM_SIZE 0x01FC0000
  44. #if defined(CONFIG_PCI)
  45. #if defined(CONFIG_VIDEO_CORALP)
  46. static struct pci_device_id supported[] = {
  47. { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_P },
  48. { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_PA },
  49. { }
  50. };
  51. /* Internal clock frequency divider table, index is mode number */
  52. unsigned int fr_div[] = { 0x00000f00, 0x00000900, 0x00000500 };
  53. #endif
  54. #endif
  55. #if defined(CONFIG_VIDEO_CORALP)
  56. #define rd_io in32r
  57. #define wr_io out32r
  58. #else
  59. #define rd_io(addr) in_be32((volatile unsigned *)(addr))
  60. #define wr_io(addr, val) out_be32((volatile unsigned *)(addr), (val))
  61. #endif
  62. #define HOST_RD_REG(off) rd_io((dev->frameAdrs + GC_HOST_BASE + (off)))
  63. #define HOST_WR_REG(off, val) wr_io((dev->frameAdrs + GC_HOST_BASE + (off)), \
  64. (val))
  65. #define DISP_RD_REG(off) rd_io((dev->frameAdrs + GC_DISP_BASE + (off)))
  66. #define DISP_WR_REG(off, val) wr_io((dev->frameAdrs + GC_DISP_BASE + (off)), \
  67. (val))
  68. #define DE_RD_REG(off) rd_io((dev->dprBase + (off)))
  69. #define DE_WR_REG(off, val) wr_io((dev->dprBase + (off)), (val))
  70. #if defined(CONFIG_VIDEO_CORALP)
  71. #define DE_WR_FIFO(val) wr_io((dev->dprBase + (GC_GEO_FIFO)), (val))
  72. #else
  73. #define DE_WR_FIFO(val) wr_io((dev->dprBase + (GC_FIFO)), (val))
  74. #endif
  75. #define L0PAL_WR_REG(idx, val) wr_io((dev->frameAdrs + \
  76. (GC_DISP_BASE | GC_L0PAL0) + \
  77. ((idx) << 2)), (val))
  78. static void gdc_sw_reset (void)
  79. {
  80. GraphicDevice *dev = &mb862xx;
  81. HOST_WR_REG (GC_SRST, 0x1);
  82. udelay (500);
  83. video_hw_init ();
  84. }
  85. static void de_wait (void)
  86. {
  87. GraphicDevice *dev = &mb862xx;
  88. int lc = 0x10000;
  89. /*
  90. * Sync with software writes to framebuffer,
  91. * try to reset if engine locked
  92. */
  93. while (DE_RD_REG (GC_CTR) & 0x00000131)
  94. if (lc-- < 0) {
  95. gdc_sw_reset ();
  96. puts ("gdc reset done after drawing engine lock.\n");
  97. break;
  98. }
  99. }
  100. static void de_wait_slots (int slots)
  101. {
  102. GraphicDevice *dev = &mb862xx;
  103. int lc = 0x10000;
  104. /* Wait for free fifo slots */
  105. while (DE_RD_REG (GC_IFCNT) < slots)
  106. if (lc-- < 0) {
  107. gdc_sw_reset ();
  108. puts ("gdc reset done after drawing engine lock.\n");
  109. break;
  110. }
  111. }
  112. #if !defined(CONFIG_VIDEO_CORALP)
  113. static void board_disp_init (void)
  114. {
  115. GraphicDevice *dev = &mb862xx;
  116. const gdc_regs *regs = board_get_regs ();
  117. while (regs->index) {
  118. DISP_WR_REG (regs->index, regs->value);
  119. regs++;
  120. }
  121. }
  122. #endif
  123. /*
  124. * Init drawing engine
  125. */
  126. static void de_init (void)
  127. {
  128. GraphicDevice *dev = &mb862xx;
  129. int cf = (dev->gdfBytesPP == 1) ? 0x0000 : 0x8000;
  130. dev->dprBase = dev->frameAdrs + GC_DRAW_BASE;
  131. /* Setup mode and fbbase, xres, fg, bg */
  132. de_wait_slots (2);
  133. DE_WR_FIFO (0xf1010108);
  134. DE_WR_FIFO (cf | 0x0300);
  135. DE_WR_REG (GC_FBR, 0x0);
  136. DE_WR_REG (GC_XRES, dev->winSizeX);
  137. DE_WR_REG (GC_FC, 0x0);
  138. DE_WR_REG (GC_BC, 0x0);
  139. /* Reset clipping */
  140. DE_WR_REG (GC_CXMIN, 0x0);
  141. DE_WR_REG (GC_CXMAX, dev->winSizeX);
  142. DE_WR_REG (GC_CYMIN, 0x0);
  143. DE_WR_REG (GC_CYMAX, dev->winSizeY);
  144. /* Clear framebuffer using drawing engine */
  145. de_wait_slots (3);
  146. DE_WR_FIFO (0x09410000);
  147. DE_WR_FIFO (0x00000000);
  148. DE_WR_FIFO (dev->winSizeY << 16 | dev->winSizeX);
  149. /* sync with SW access to framebuffer */
  150. de_wait ();
  151. }
  152. #if defined(CONFIG_VIDEO_CORALP)
  153. unsigned int pci_video_init (void)
  154. {
  155. GraphicDevice *dev = &mb862xx;
  156. pci_dev_t devbusfn;
  157. if ((devbusfn = pci_find_devices (supported, 0)) < 0) {
  158. puts ("PCI video controller not found!\n");
  159. return 0;
  160. }
  161. /* PCI setup */
  162. pci_write_config_dword (devbusfn, PCI_COMMAND,
  163. (PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
  164. pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0, &dev->frameAdrs);
  165. dev->frameAdrs = pci_mem_to_phys (devbusfn, dev->frameAdrs);
  166. if (dev->frameAdrs == 0) {
  167. puts ("PCI config: failed to get base address\n");
  168. return 0;
  169. }
  170. dev->pciBase = dev->frameAdrs;
  171. /* Setup clocks and memory mode for Coral-P Eval. Board */
  172. HOST_WR_REG (GC_CCF, 0x00090000);
  173. udelay (200);
  174. HOST_WR_REG (GC_MMR, 0x11d7fa13);
  175. udelay (100);
  176. return dev->frameAdrs;
  177. }
  178. unsigned int card_init (void)
  179. {
  180. GraphicDevice *dev = &mb862xx;
  181. unsigned int cf, videomode, div = 0;
  182. unsigned long t1, hsync, vsync;
  183. char *penv;
  184. int tmp, i, bpp;
  185. struct ctfb_res_modes *res_mode;
  186. struct ctfb_res_modes var_mode;
  187. memset (dev, 0, sizeof (GraphicDevice));
  188. if (!pci_video_init ())
  189. return 0;
  190. puts ("CoralP\n");
  191. tmp = 0;
  192. videomode = 0x310;
  193. /* get video mode via environment */
  194. if ((penv = getenv ("videomode")) != NULL) {
  195. /* decide if it is a string */
  196. if (penv[0] <= '9') {
  197. videomode = (int) simple_strtoul (penv, NULL, 16);
  198. tmp = 1;
  199. }
  200. } else {
  201. tmp = 1;
  202. }
  203. if (tmp) {
  204. /* parameter are vesa modes, search params */
  205. for (i = 0; i < VESA_MODES_COUNT; i++) {
  206. if (vesa_modes[i].vesanr == videomode)
  207. break;
  208. }
  209. if (i == VESA_MODES_COUNT) {
  210. printf ("\tno VESA Mode found, fallback to mode 0x%x\n",
  211. videomode);
  212. i = 0;
  213. }
  214. res_mode = (struct ctfb_res_modes *)
  215. &res_mode_init[vesa_modes[i].resindex];
  216. if (vesa_modes[i].resindex > 2) {
  217. puts ("\tUnsupported resolution, using default\n");
  218. bpp = vesa_modes[1].bits_per_pixel;
  219. div = fr_div[1];
  220. }
  221. bpp = vesa_modes[i].bits_per_pixel;
  222. div = fr_div[vesa_modes[i].resindex];
  223. } else {
  224. res_mode = (struct ctfb_res_modes *) &var_mode;
  225. bpp = video_get_params (res_mode, penv);
  226. }
  227. /* calculate hsync and vsync freq (info only) */
  228. t1 = (res_mode->left_margin + res_mode->xres +
  229. res_mode->right_margin + res_mode->hsync_len) / 8;
  230. t1 *= 8;
  231. t1 *= res_mode->pixclock;
  232. t1 /= 1000;
  233. hsync = 1000000000L / t1;
  234. t1 *= (res_mode->upper_margin + res_mode->yres +
  235. res_mode->lower_margin + res_mode->vsync_len);
  236. t1 /= 1000;
  237. vsync = 1000000000L / t1;
  238. /* fill in Graphic device struct */
  239. sprintf (dev->modeIdent, "%dx%dx%d %ldkHz %ldHz", res_mode->xres,
  240. res_mode->yres, bpp, (hsync / 1000), (vsync / 1000));
  241. printf ("\t%s\n", dev->modeIdent);
  242. dev->winSizeX = res_mode->xres;
  243. dev->winSizeY = res_mode->yres;
  244. dev->memSize = VIDEO_MEM_SIZE;
  245. switch (bpp) {
  246. case 8:
  247. dev->gdfIndex = GDF__8BIT_INDEX;
  248. dev->gdfBytesPP = 1;
  249. break;
  250. case 15:
  251. case 16:
  252. dev->gdfIndex = GDF_15BIT_555RGB;
  253. dev->gdfBytesPP = 2;
  254. break;
  255. default:
  256. printf ("\t%d bpp configured, but only 8,15 and 16 supported\n",
  257. bpp);
  258. puts ("\tfallback to 15bpp\n");
  259. dev->gdfIndex = GDF_15BIT_555RGB;
  260. dev->gdfBytesPP = 2;
  261. }
  262. /* Setup dot clock (internal pll, division rate) */
  263. DISP_WR_REG (GC_DCM1, div);
  264. /* L0 init */
  265. cf = (dev->gdfBytesPP == 1) ? 0x00000000 : 0x80000000;
  266. DISP_WR_REG (GC_L0M, ((dev->winSizeX * dev->gdfBytesPP) / 64) << 16 |
  267. (dev->winSizeY - 1) | cf);
  268. DISP_WR_REG (GC_L0OA0, 0x0);
  269. DISP_WR_REG (GC_L0DA0, 0x0);
  270. DISP_WR_REG (GC_L0DY_L0DX, 0x0);
  271. DISP_WR_REG (GC_L0EM, 0x0);
  272. DISP_WR_REG (GC_L0WY_L0WX, 0x0);
  273. DISP_WR_REG (GC_L0WH_L0WW, (dev->winSizeY - 1) << 16 | dev->winSizeX);
  274. /* Display timing init */
  275. DISP_WR_REG (GC_HTP_A, (dev->winSizeX +
  276. res_mode->left_margin +
  277. res_mode->right_margin +
  278. res_mode->hsync_len - 1) << 16);
  279. DISP_WR_REG (GC_HDB_HDP_A, (dev->winSizeX - 1) << 16 |
  280. (dev->winSizeX - 1));
  281. DISP_WR_REG (GC_VSW_HSW_HSP_A, (res_mode->vsync_len - 1) << 24 |
  282. (res_mode->hsync_len - 1) << 16 |
  283. (dev->winSizeX +
  284. res_mode->right_margin - 1));
  285. DISP_WR_REG (GC_VTR_A, (dev->winSizeY + res_mode->lower_margin +
  286. res_mode->upper_margin +
  287. res_mode->vsync_len - 1) << 16);
  288. DISP_WR_REG (GC_VDP_VSP_A, (dev->winSizeY-1) << 16 |
  289. (dev->winSizeY +
  290. res_mode->lower_margin - 1));
  291. DISP_WR_REG (GC_WY_WX, 0x0);
  292. DISP_WR_REG (GC_WH_WW, dev->winSizeY << 16 | dev->winSizeX);
  293. /* Display enable, L0 layer */
  294. DISP_WR_REG (GC_DCM1, 0x80010000 | div);
  295. return dev->frameAdrs;
  296. }
  297. #endif
  298. void *video_hw_init (void)
  299. {
  300. GraphicDevice *dev = &mb862xx;
  301. puts ("Video: Fujitsu ");
  302. memset (dev, 0, sizeof (GraphicDevice));
  303. #if defined(CONFIG_VIDEO_CORALP)
  304. if (card_init () == 0)
  305. return NULL;
  306. #else
  307. /*
  308. * Preliminary init of the onboard graphic controller,
  309. * retrieve base address
  310. */
  311. if ((dev->frameAdrs = board_video_init ()) == 0) {
  312. puts ("Controller not found!\n");
  313. return NULL;
  314. } else
  315. puts ("Lime\n");
  316. #endif
  317. de_init ();
  318. #if !defined(CONFIG_VIDEO_CORALP)
  319. board_disp_init ();
  320. #endif
  321. #if (defined(CONFIG_LWMON5) || \
  322. defined(CONFIG_SOCRATES)) && !(CONFIG_POST & CONFIG_SYS_POST_SYSMON)
  323. /* Lamp on */
  324. board_backlight_switch (1);
  325. #endif
  326. return dev;
  327. }
  328. /*
  329. * Set a RGB color in the LUT
  330. */
  331. void video_set_lut (unsigned int index, unsigned char r,
  332. unsigned char g, unsigned char b)
  333. {
  334. GraphicDevice *dev = &mb862xx;
  335. L0PAL_WR_REG (index, (r << 16) | (g << 8) | (b));
  336. }
  337. /*
  338. * Drawing engine Fill and BitBlt screen region
  339. */
  340. void video_hw_rectfill (unsigned int bpp, unsigned int dst_x,
  341. unsigned int dst_y, unsigned int dim_x,
  342. unsigned int dim_y, unsigned int color)
  343. {
  344. GraphicDevice *dev = &mb862xx;
  345. de_wait_slots (3);
  346. DE_WR_REG (GC_FC, color);
  347. DE_WR_FIFO (0x09410000);
  348. DE_WR_FIFO ((dst_y << 16) | dst_x);
  349. DE_WR_FIFO ((dim_y << 16) | dim_x);
  350. de_wait ();
  351. }
  352. void video_hw_bitblt (unsigned int bpp, unsigned int src_x,
  353. unsigned int src_y, unsigned int dst_x,
  354. unsigned int dst_y, unsigned int width,
  355. unsigned int height)
  356. {
  357. GraphicDevice *dev = &mb862xx;
  358. unsigned int ctrl = 0x0d000000L;
  359. if (src_x >= dst_x && src_y >= dst_y)
  360. ctrl |= 0x00440000L;
  361. else if (src_x >= dst_x && src_y <= dst_y)
  362. ctrl |= 0x00460000L;
  363. else if (src_x <= dst_x && src_y >= dst_y)
  364. ctrl |= 0x00450000L;
  365. else
  366. ctrl |= 0x00470000L;
  367. de_wait_slots (4);
  368. DE_WR_FIFO (ctrl);
  369. DE_WR_FIFO ((src_y << 16) | src_x);
  370. DE_WR_FIFO ((dst_y << 16) | dst_x);
  371. DE_WR_FIFO ((height << 16) | width);
  372. de_wait (); /* sync */
  373. }