sdram.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * (C) Copyright 2005
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/immap_85xx.h>
  26. #include <asm/processor.h>
  27. #include <asm/mmu.h>
  28. struct sdram_conf_s {
  29. unsigned long size;
  30. unsigned long reg;
  31. #ifdef CONFIG_TQM8548
  32. unsigned long refresh;
  33. #endif /* CONFIG_TQM8548 */
  34. };
  35. typedef struct sdram_conf_s sdram_conf_t;
  36. #ifdef CONFIG_TQM8548
  37. #ifdef CONFIG_TQM8548_AG
  38. sdram_conf_t ddr_cs_conf[] = {
  39. {(1024 << 20), 0x80044202, 0x0002D000}, /* 1024MB, 14x10(4) */
  40. { (512 << 20), 0x80044102, 0x0001A000}, /* 512MB, 13x10(4) */
  41. { (256 << 20), 0x80040102, 0x00014000}, /* 256MB, 13x10(4) */
  42. { (128 << 20), 0x80040101, 0x0000C000}, /* 128MB, 13x9(4) */
  43. };
  44. #else /* !CONFIG_TQM8548_AG */
  45. sdram_conf_t ddr_cs_conf[] = {
  46. {(512 << 20), 0x80044102, 0x0001A000}, /* 512MB, 13x10(4) */
  47. {(256 << 20), 0x80040102, 0x00014000}, /* 256MB, 13x10(4) */
  48. {(128 << 20), 0x80040101, 0x0000C000}, /* 128MB, 13x9(4) */
  49. };
  50. #endif /* CONFIG_TQM8548_AG */
  51. #else /* !CONFIG_TQM8548 */
  52. sdram_conf_t ddr_cs_conf[] = {
  53. {(512 << 20), 0x80000202}, /* 512MB, 14x10(4) */
  54. {(256 << 20), 0x80000102}, /* 256MB, 13x10(4) */
  55. {(128 << 20), 0x80000101}, /* 128MB, 13x9(4) */
  56. {( 64 << 20), 0x80000001}, /* 64MB, 12x9(4) */
  57. };
  58. #endif /* CONFIG_TQM8548 */
  59. #define N_DDR_CS_CONF (sizeof(ddr_cs_conf) / sizeof(ddr_cs_conf[0]))
  60. int cas_latency (void);
  61. /*
  62. * Autodetect onboard DDR SDRAM on 85xx platforms
  63. *
  64. * NOTE: Some of the hardcoded values are hardware dependant,
  65. * so this should be extended for other future boards
  66. * using this routine!
  67. */
  68. long int sdram_setup (int casl)
  69. {
  70. int i;
  71. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  72. #ifdef CONFIG_TQM8548
  73. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  74. #else /* !CONFIG_TQM8548 */
  75. unsigned long cfg_ddr_timing1;
  76. unsigned long cfg_ddr_mode;
  77. #endif /* CONFIG_TQM8548 */
  78. /*
  79. * Disable memory controller.
  80. */
  81. ddr->cs0_config = 0;
  82. ddr->sdram_cfg = 0;
  83. #ifdef CONFIG_TQM8548
  84. /* Timing and refresh settings for DDR2-533 and below */
  85. ddr->cs0_bnds = (ddr_cs_conf[0].size - 1) >> 24;
  86. ddr->cs0_config = ddr_cs_conf[0].reg;
  87. ddr->timing_cfg_3 = 0x00020000;
  88. /* TIMING CFG 1, 533MHz
  89. * PRETOACT: 4 Clocks
  90. * ACTTOPRE: 12 Clocks
  91. * ACTTORW: 4 Clocks
  92. * CASLAT: 4 Clocks
  93. * REFREC: EXT_REFREC:REFREC 53 Clocks
  94. * WRREC: 4 Clocks
  95. * ACTTOACT: 3 Clocks
  96. * WRTORD: 2 Clocks
  97. */
  98. ddr->timing_cfg_1 = 0x4C47D432;
  99. /* TIMING CFG 2, 533MHz
  100. * ADD_LAT: 3 Clocks
  101. * CPO: READLAT + 1
  102. * WR_LAT: 3 Clocks
  103. * RD_TO_PRE: 2 Clocks
  104. * WR_DATA_DELAY: 1/2 Clock
  105. * CKE_PLS: 3 Clock
  106. * FOUR_ACT: 14 Clocks
  107. */
  108. ddr->timing_cfg_2 = 0x331848CE;
  109. /* DDR SDRAM Mode, 533MHz
  110. * MRS: Extended Mode Register
  111. * OUT: Outputs enabled
  112. * RDQS: no
  113. * DQS: enabled
  114. * OCD: default state
  115. * RTT: 75 Ohms
  116. * Posted CAS: 3 Clocks
  117. * ODS: reduced strength
  118. * DLL: enabled
  119. * MR: Mode Register
  120. * PD: fast exit
  121. * WR: 4 Clocks
  122. * DLL: no DLL reset
  123. * TM: normal
  124. * CAS latency: 4 Clocks
  125. * BT: sequential
  126. * Burst length: 4
  127. */
  128. ddr->sdram_mode = 0x439E0642;
  129. /* DDR SDRAM Interval, 533MHz
  130. * REFINT: 1040 Clocks
  131. * BSTOPRE: 256
  132. */
  133. ddr->sdram_interval = (1040 << 16) | 0x100;
  134. /*
  135. * workaround for erratum DD10 of MPC8458 family below rev. 2.0:
  136. * DDR IO receiver must be set to an acceptable bias point by modifying
  137. * a hidden register.
  138. */
  139. if (SVR_REV (get_svr ()) < 0x20) {
  140. gur->ddrioovcr = 0x90000000; /* enable, VSEL 1.8V */
  141. }
  142. /* DDR SDRAM CFG 2
  143. * FRC_SR: normal mode
  144. * SR_IE: no self-refresh interrupt
  145. * DLL_RST_DIS: don't care, leave at reset value
  146. * DQS_CFG: differential DQS signals
  147. * ODT_CFG: assert ODT to internal IOs only during reads to DRAM
  148. * LVWx_CFG: don't care, leave at reset value
  149. * NUM_PR: 1 refresh will be issued at a time
  150. * DM_CFG: don't care, leave at reset value
  151. * D_INIT: no data initialization
  152. */
  153. ddr->sdram_cfg_2 = 0x04401000;
  154. /* DDR SDRAM MODE 2
  155. * MRS: Extended Mode Register 2
  156. */
  157. ddr->sdram_mode_2 = 0x8000C000;
  158. /* DDR SDRAM CLK CNTL
  159. * CLK_ADJUST: 1/2 Clock 0x02000000
  160. * CLK_ADJUST: 5/8 Clock 0x02800000
  161. */
  162. ddr->sdram_clk_cntl = 0x02800000;
  163. /* wait for clock stabilization */
  164. asm ("sync;isync;msync");
  165. udelay(1000);
  166. /* DDR SDRAM CLK CNTL
  167. * MEM_EN: enabled
  168. * SREN: don't care, leave at reset value
  169. * ECC_EN: no error report
  170. * RD_EN: no register DIMMs
  171. * SDRAM_TYPE: DDR2
  172. * DYN_PWR: no power management
  173. * 32_BE: don't care, leave at reset value
  174. * 8_BE: 4 beat burst
  175. * NCAP: don't care, leave at reset value
  176. * 2T_EN: 1T Timing
  177. * BA_INTLV_CTL: no interleaving
  178. * x32_EN: x16 organization
  179. * PCHB8: MA[10] for auto-precharge
  180. * HSE: half strength for single and 2-layer stacks
  181. * (full strength for 3- and 4-layer stacks no yet considered)
  182. * MEM_HALT: no halt
  183. * BI: automatic initialization
  184. */
  185. ddr->sdram_cfg = 0x83000008;
  186. asm ("sync; isync; msync");
  187. udelay(1000);
  188. #else /* !CONFIG_TQM8548 */
  189. switch (casl) {
  190. case 20:
  191. cfg_ddr_timing1 = 0x47405331 | (3 << 16);
  192. cfg_ddr_mode = 0x40020002 | (2 << 4);
  193. break;
  194. case 25:
  195. cfg_ddr_timing1 = 0x47405331 | (4 << 16);
  196. cfg_ddr_mode = 0x40020002 | (6 << 4);
  197. break;
  198. case 30:
  199. default:
  200. cfg_ddr_timing1 = 0x47405331 | (5 << 16);
  201. cfg_ddr_mode = 0x40020002 | (3 << 4);
  202. break;
  203. }
  204. ddr->cs0_bnds = (ddr_cs_conf[0].size - 1) >> 24;
  205. ddr->cs0_config = ddr_cs_conf[0].reg;
  206. ddr->timing_cfg_1 = cfg_ddr_timing1;
  207. ddr->timing_cfg_2 = 0x00000800; /* P9-45,may need tuning */
  208. ddr->sdram_mode = cfg_ddr_mode;
  209. ddr->sdram_interval = 0x05160100; /* autocharge,no open page */
  210. ddr->err_disable = 0x0000000D;
  211. asm ("sync; isync; msync");
  212. udelay (1000);
  213. ddr->sdram_cfg = 0xc2000000; /* unbuffered,no DYN_PWR */
  214. asm ("sync; isync; msync");
  215. udelay (1000);
  216. #endif /* CONFIG_TQM8548 */
  217. for (i = 0; i < N_DDR_CS_CONF; i++) {
  218. ddr->cs0_config = ddr_cs_conf[i].reg;
  219. if (get_ram_size (0, ddr_cs_conf[i].size) ==
  220. ddr_cs_conf[i].size) {
  221. /*
  222. * size detected -> set Chip Select Bounds Register
  223. */
  224. ddr->cs0_bnds = (ddr_cs_conf[i].size - 1) >> 24;
  225. break;
  226. }
  227. }
  228. #ifdef CONFIG_TQM8548
  229. if (i < N_DDR_CS_CONF) {
  230. /* Adjust refresh rate for DDR2 */
  231. ddr->timing_cfg_3 = ddr_cs_conf[i].refresh & 0x00070000;
  232. ddr->timing_cfg_1 = (ddr->timing_cfg_1 & 0xFFFF0FFF) |
  233. (ddr_cs_conf[i].refresh & 0x0000F000);
  234. return ddr_cs_conf[i].size;
  235. }
  236. #endif /* CONFIG_TQM8548 */
  237. /* return size if detected, else return 0 */
  238. return (i < N_DDR_CS_CONF) ? ddr_cs_conf[i].size : 0;
  239. }
  240. void board_add_ram_info (int use_default)
  241. {
  242. int casl;
  243. if (use_default)
  244. casl = CONFIG_DDR_DEFAULT_CL;
  245. else
  246. casl = cas_latency ();
  247. puts (" (CL=");
  248. switch (casl) {
  249. case 20:
  250. puts ("2)");
  251. break;
  252. case 25:
  253. puts ("2.5)");
  254. break;
  255. case 30:
  256. puts ("3)");
  257. break;
  258. }
  259. }
  260. phys_size_t initdram (int board_type)
  261. {
  262. long dram_size = 0;
  263. int casl;
  264. #if defined(CONFIG_DDR_DLL)
  265. /*
  266. * This DLL-Override only used on TQM8540 and TQM8560
  267. */
  268. {
  269. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  270. int i, x;
  271. x = 10;
  272. /*
  273. * Work around to stabilize DDR DLL
  274. */
  275. gur->ddrdllcr = 0x81000000;
  276. asm ("sync; isync; msync");
  277. udelay (200);
  278. while (gur->ddrdllcr != 0x81000100) {
  279. gur->devdisr = gur->devdisr | 0x00010000;
  280. asm ("sync; isync; msync");
  281. for (i = 0; i < x; i++)
  282. ;
  283. gur->devdisr = gur->devdisr & 0xfff7ffff;
  284. asm ("sync; isync; msync");
  285. x++;
  286. }
  287. }
  288. #endif
  289. casl = cas_latency ();
  290. dram_size = sdram_setup (casl);
  291. if ((dram_size == 0) && (casl != CONFIG_DDR_DEFAULT_CL)) {
  292. /*
  293. * Try again with default CAS latency
  294. */
  295. puts ("Problem with CAS lantency");
  296. board_add_ram_info (1);
  297. puts (", using default CL!\n");
  298. casl = CONFIG_DDR_DEFAULT_CL;
  299. dram_size = sdram_setup (casl);
  300. puts (" ");
  301. }
  302. return dram_size;
  303. }
  304. #if defined(CONFIG_SYS_DRAM_TEST)
  305. int testdram (void)
  306. {
  307. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  308. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  309. uint *p;
  310. printf ("SDRAM test phase 1:\n");
  311. for (p = pstart; p < pend; p++)
  312. *p = 0xaaaaaaaa;
  313. for (p = pstart; p < pend; p++) {
  314. if (*p != 0xaaaaaaaa) {
  315. printf ("SDRAM test fails at: %08x\n", (uint) p);
  316. return 1;
  317. }
  318. }
  319. printf ("SDRAM test phase 2:\n");
  320. for (p = pstart; p < pend; p++)
  321. *p = 0x55555555;
  322. for (p = pstart; p < pend; p++) {
  323. if (*p != 0x55555555) {
  324. printf ("SDRAM test fails at: %08x\n", (uint) p);
  325. return 1;
  326. }
  327. }
  328. printf ("SDRAM test passed.\n");
  329. return 0;
  330. }
  331. #endif