fsl_8xxx_clk.c 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970
  1. /*
  2. * Copyright 2008 Extreme Engineering Solutions, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. /*
  25. * Return SYSCLK input frequency - 50 MHz or 66 MHz depending on POR config
  26. */
  27. unsigned long get_board_sys_clk(ulong dummy)
  28. {
  29. #if defined(CONFIG_MPC85xx)
  30. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  31. #elif defined(CONFIG_MPC86xx)
  32. immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  33. volatile ccsr_gur_t *gur = &immap->im_gur;
  34. #endif
  35. if (in_be32(&gur->gpporcr) & 0x10000)
  36. return 66666666;
  37. else
  38. #ifdef CONFIG_P2020
  39. return 100000000;
  40. #else
  41. return 50000000;
  42. #endif
  43. }
  44. #ifdef CONFIG_MPC85xx
  45. /*
  46. * Return DDR input clock - synchronous with SYSCLK or 66 MHz
  47. * Note: 86xx doesn't support asynchronous DDR clk
  48. */
  49. unsigned long get_board_ddr_clk(ulong dummy)
  50. {
  51. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  52. u32 ddr_ratio = (in_be32(&gur->porpllsr) & 0x00003e00) >> 9;
  53. if (ddr_ratio == 0x7)
  54. return get_board_sys_clk(dummy);
  55. #ifdef CONFIG_P2020
  56. if (in_be32(&gur->gpporcr) & 0x20000)
  57. return 66666666;
  58. else
  59. return 100000000;
  60. #else
  61. return 66666666;
  62. #endif
  63. }
  64. #endif