uart.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef _LPC32XX_UART_H
  20. #define _LPC32XX_UART_H
  21. #include <asm/types.h>
  22. /* 14-clock UART Registers */
  23. struct hsuart_regs {
  24. union {
  25. u32 rx; /* Receiver FIFO */
  26. u32 tx; /* Transmitter FIFO */
  27. };
  28. u32 level; /* FIFO Level Register */
  29. u32 iir; /* Interrupt ID Register */
  30. u32 ctrl; /* Control Register */
  31. u32 rate; /* Rate Control Register */
  32. };
  33. /* 14-clock UART Receiver FIFO Register bits */
  34. #define HSUART_RX_BREAK (1 << 10)
  35. #define HSUART_RX_ERROR (1 << 9)
  36. #define HSUART_RX_EMPTY (1 << 8)
  37. #define HSUART_RX_DATA (0xff << 0)
  38. /* 14-clock UART Level Register bits */
  39. #define HSUART_LEVEL_TX (0xff << 8)
  40. #define HSUART_LEVEL_RX (0xff << 0)
  41. /* 14-clock UART Interrupt Identification Register bits */
  42. #define HSUART_IIR_TX_INT_SET (1 << 6)
  43. #define HSUART_IIR_RX_OE (1 << 5)
  44. #define HSUART_IIR_BRK (1 << 4)
  45. #define HSUART_IIR_FE (1 << 3)
  46. #define HSUART_IIR_RX_TIMEOUT (1 << 2)
  47. #define HSUART_IIR_RX_TRIG (1 << 1)
  48. #define HSUART_IIR_TX (1 << 0)
  49. /* 14-clock UART Control Register bits */
  50. #define HSUART_CTRL_HRTS_INV (1 << 21)
  51. #define HSUART_CTRL_HRTS_TRIG_48 (0x3 << 19)
  52. #define HSUART_CTRL_HRTS_TRIG_32 (0x2 << 19)
  53. #define HSUART_CTRL_HRTS_TRIG_16 (0x1 << 19)
  54. #define HSUART_CTRL_HRTS_TRIG_8 (0x0 << 19)
  55. #define HSUART_CTRL_HRTS_EN (1 << 18)
  56. #define HSUART_CTRL_TMO_16 (0x3 << 16)
  57. #define HSUART_CTRL_TMO_8 (0x2 << 16)
  58. #define HSUART_CTRL_TMO_4 (0x1 << 16)
  59. #define HSUART_CTRL_TMO_DISABLED (0x0 << 16)
  60. #define HSUART_CTRL_HCTS_INV (1 << 15)
  61. #define HSUART_CTRL_HCTS_EN (1 << 14)
  62. #define HSUART_CTRL_HSU_OFFSET(n) ((n) << 9)
  63. #define HSUART_CTRL_HSU_BREAK (1 << 8)
  64. #define HSUART_CTRL_HSU_ERR_INT_EN (1 << 7)
  65. #define HSUART_CTRL_HSU_RX_INT_EN (1 << 6)
  66. #define HSUART_CTRL_HSU_TX_INT_EN (1 << 5)
  67. #define HSUART_CTRL_HSU_RX_TRIG_48 (0x5 << 2)
  68. #define HSUART_CTRL_HSU_RX_TRIG_32 (0x4 << 2)
  69. #define HSUART_CTRL_HSU_RX_TRIG_16 (0x3 << 2)
  70. #define HSUART_CTRL_HSU_RX_TRIG_8 (0x2 << 2)
  71. #define HSUART_CTRL_HSU_RX_TRIG_4 (0x1 << 2)
  72. #define HSUART_CTRL_HSU_RX_TRIG_1 (0x0 << 2)
  73. #define HSUART_CTRL_HSU_TX_TRIG_16 (0x3 << 0)
  74. #define HSUART_CTRL_HSU_TX_TRIG_8 (0x2 << 0)
  75. #define HSUART_CTRL_HSU_TX_TRIG_4 (0x1 << 0)
  76. #define HSUART_CTRL_HSU_TX_TRIG_0 (0x0 << 0)
  77. /* UART Control Registers */
  78. struct uart_ctrl_regs {
  79. u32 ctrl; /* Control Register */
  80. u32 clkmode; /* Clock Mode Register */
  81. u32 loop; /* Loopback Control Register */
  82. };
  83. /* UART Control Register bits */
  84. #define UART_CTRL_UART3_MD_CTRL (1 << 11)
  85. #define UART_CTRL_HDPX_INV (1 << 10)
  86. #define UART_CTRL_HDPX_EN (1 << 9)
  87. #define UART_CTRL_UART6_IRDA (1 << 5)
  88. #define UART_CTRL_IR_TX6_INV (1 << 4)
  89. #define UART_CTRL_IR_RX6_INV (1 << 3)
  90. #define UART_CTRL_IR_RX_LENGTH (1 << 2)
  91. #define UART_CTRL_IR_TX_LENGTH (1 << 1)
  92. #define UART_CTRL_UART5_USB_MODE (1 << 0)
  93. /* UART Clock Mode Register bits */
  94. #define UART_CLKMODE_STATX(n) (1 << ((n) + 16))
  95. #define UART_CLKMODE_STAT (1 << 14)
  96. #define UART_CLKMODE_MASK(n) (0x3 << (2 * (n) - 2))
  97. #define UART_CLKMODE_AUTO(n) (0x2 << (2 * (n) - 2))
  98. #define UART_CLKMODE_ON(n) (0x1 << (2 * (n) - 2))
  99. #define UART_CLKMODE_OFF(n) (0x0 << (2 * (n) - 2))
  100. /* UART Loopback Control Register bits */
  101. #define UART_LOOPBACK(n) (1 << ((n) - 1))
  102. #endif /* _LPC32XX_UART_H */