start.S 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * Startup Code for S3C44B0 CPU-core
  3. *
  4. * (C) Copyright 2004
  5. * DAVE Srl
  6. *
  7. * http://www.dave-tech.it
  8. * http://www.wawnet.biz
  9. * mailto:info@wawnet.biz
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <asm-offsets.h>
  30. #include <config.h>
  31. #include <version.h>
  32. /*
  33. * Jump vector table
  34. */
  35. .globl _start
  36. _start: b reset
  37. add pc, pc, #0x0c000000
  38. add pc, pc, #0x0c000000
  39. add pc, pc, #0x0c000000
  40. add pc, pc, #0x0c000000
  41. add pc, pc, #0x0c000000
  42. add pc, pc, #0x0c000000
  43. add pc, pc, #0x0c000000
  44. .balignl 16,0xdeadbeef
  45. /*
  46. *************************************************************************
  47. *
  48. * Startup Code (reset vector)
  49. *
  50. * do important init only if we don't start from memory!
  51. * relocate u-boot to ram
  52. * setup stack
  53. * jump to second stage
  54. *
  55. *************************************************************************
  56. */
  57. .globl _TEXT_BASE
  58. _TEXT_BASE:
  59. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  60. .word CONFIG_SPL_TEXT_BASE
  61. #else
  62. .word CONFIG_SYS_TEXT_BASE
  63. #endif
  64. /*
  65. * These are defined in the board-specific linker script.
  66. * Subtracting _start from them lets the linker put their
  67. * relative position in the executable instead of leaving
  68. * them null.
  69. */
  70. .globl _bss_start_ofs
  71. _bss_start_ofs:
  72. .word __bss_start - _start
  73. .globl _bss_end_ofs
  74. _bss_end_ofs:
  75. .word __bss_end - _start
  76. .globl _end_ofs
  77. _end_ofs:
  78. .word _end - _start
  79. #ifdef CONFIG_USE_IRQ
  80. /* IRQ stack memory (calculated at run-time) */
  81. .globl IRQ_STACK_START
  82. IRQ_STACK_START:
  83. .word 0x0badc0de
  84. /* IRQ stack memory (calculated at run-time) */
  85. .globl FIQ_STACK_START
  86. FIQ_STACK_START:
  87. .word 0x0badc0de
  88. #endif
  89. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  90. .globl IRQ_STACK_START_IN
  91. IRQ_STACK_START_IN:
  92. .word 0x0badc0de
  93. /*
  94. * the actual reset code
  95. */
  96. reset:
  97. /*
  98. * set the cpu to SVC32 mode
  99. */
  100. mrs r0,cpsr
  101. bic r0,r0,#0x1f
  102. orr r0,r0,#0xd3
  103. msr cpsr,r0
  104. /*
  105. * we do sys-critical inits only at reboot,
  106. * not when booting from ram!
  107. */
  108. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  109. bl cpu_init_crit
  110. /*
  111. * before relocating, we have to setup RAM timing
  112. * because memory timing is board-dependend, you will
  113. * find a lowlevel_init.S in your board directory.
  114. */
  115. bl lowlevel_init
  116. #endif
  117. bl _main
  118. /*------------------------------------------------------------------------------*/
  119. .globl c_runtime_cpu_setup
  120. c_runtime_cpu_setup:
  121. bx lr
  122. /*
  123. *************************************************************************
  124. *
  125. * CPU_init_critical registers
  126. *
  127. * setup important registers
  128. * setup memory timing
  129. *
  130. *************************************************************************
  131. */
  132. #define INTCON (0x01c00000+0x200000)
  133. #define INTMSK (0x01c00000+0x20000c)
  134. #define LOCKTIME (0x01c00000+0x18000c)
  135. #define PLLCON (0x01c00000+0x180000)
  136. #define CLKCON (0x01c00000+0x180004)
  137. #define WTCON (0x01c00000+0x130000)
  138. cpu_init_crit:
  139. /* disable watch dog */
  140. ldr r0, =WTCON
  141. ldr r1, =0x0
  142. str r1, [r0]
  143. /*
  144. * mask all IRQs by clearing all bits in the INTMRs
  145. */
  146. ldr r1,=INTMSK
  147. ldr r0, =0x03fffeff
  148. str r0, [r1]
  149. ldr r1, =INTCON
  150. ldr r0, =0x05
  151. str r0, [r1]
  152. /* Set Clock Control Register */
  153. ldr r1, =LOCKTIME
  154. ldrb r0, =800
  155. strb r0, [r1]
  156. ldr r1, =PLLCON
  157. #if CONFIG_S3C44B0_CLOCK_SPEED==66
  158. ldr r0, =0x34031 /* 66MHz (Quartz=11MHz) */
  159. #elif CONFIG_S3C44B0_CLOCK_SPEED==75
  160. ldr r0, =0x610c1 /*B2: Xtal=20mhz Fclk=75MHz */
  161. #else
  162. # error CONFIG_S3C44B0_CLOCK_SPEED undefined
  163. #endif
  164. str r0, [r1]
  165. ldr r1,=CLKCON
  166. ldr r0, =0x7ff8
  167. str r0, [r1]
  168. mov pc, lr
  169. /*************************************************/
  170. /* interrupt vectors */
  171. /*************************************************/
  172. real_vectors:
  173. b reset
  174. b undefined_instruction
  175. b software_interrupt
  176. b prefetch_abort
  177. b data_abort
  178. b not_used
  179. b irq
  180. b fiq
  181. /*************************************************/
  182. undefined_instruction:
  183. mov r6, #3
  184. b reset
  185. software_interrupt:
  186. mov r6, #4
  187. b reset
  188. prefetch_abort:
  189. mov r6, #5
  190. b reset
  191. data_abort:
  192. mov r6, #6
  193. b reset
  194. not_used:
  195. /* we *should* never reach this */
  196. mov r6, #7
  197. b reset
  198. irq:
  199. mov r6, #8
  200. b reset
  201. fiq:
  202. mov r6, #9
  203. b reset