start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /*
  2. * armboot - Startup Code for XScale CPU-core
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
  9. * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
  10. * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  12. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  13. * Copyright (C) 2003 Kshitij <kshitij@ti.com>
  14. * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
  15. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  16. * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
  17. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  18. *
  19. * See file CREDITS for list of people who contributed to this
  20. * project.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License as
  24. * published by the Free Software Foundation; either version 2 of
  25. * the License, or (at your option) any later version.
  26. *
  27. * This program is distributed in the hope that it will be useful,
  28. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. * GNU General Public License for more details.
  31. *
  32. * You should have received a copy of the GNU General Public License
  33. * along with this program; if not, write to the Free Software
  34. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  35. * MA 02111-1307 USA
  36. */
  37. #include <asm-offsets.h>
  38. #include <config.h>
  39. #include <version.h>
  40. #ifdef CONFIG_CPU_PXA25X
  41. #if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
  42. #error "Init SP address must be set to 0xfffff800 for PXA250"
  43. #endif
  44. #endif
  45. .globl _start
  46. _start: b reset
  47. #ifdef CONFIG_SPL_BUILD
  48. ldr pc, _hang
  49. ldr pc, _hang
  50. ldr pc, _hang
  51. ldr pc, _hang
  52. ldr pc, _hang
  53. ldr pc, _hang
  54. ldr pc, _hang
  55. _hang:
  56. .word do_hang
  57. .word 0x12345678
  58. .word 0x12345678
  59. .word 0x12345678
  60. .word 0x12345678
  61. .word 0x12345678
  62. .word 0x12345678
  63. .word 0x12345678 /* now 16*4=64 */
  64. #else
  65. ldr pc, _undefined_instruction
  66. ldr pc, _software_interrupt
  67. ldr pc, _prefetch_abort
  68. ldr pc, _data_abort
  69. ldr pc, _not_used
  70. ldr pc, _irq
  71. ldr pc, _fiq
  72. _undefined_instruction: .word undefined_instruction
  73. _software_interrupt: .word software_interrupt
  74. _prefetch_abort: .word prefetch_abort
  75. _data_abort: .word data_abort
  76. _not_used: .word not_used
  77. _irq: .word irq
  78. _fiq: .word fiq
  79. _pad: .word 0x12345678 /* now 16*4=64 */
  80. #endif /* CONFIG_SPL_BUILD */
  81. .global _end_vect
  82. _end_vect:
  83. .balignl 16,0xdeadbeef
  84. /*
  85. *************************************************************************
  86. *
  87. * Startup Code (reset vector)
  88. *
  89. * do important init only if we don't start from memory!
  90. * setup Memory and board specific bits prior to relocation.
  91. * relocate armboot to ram
  92. * setup stack
  93. *
  94. *************************************************************************
  95. */
  96. .globl _TEXT_BASE
  97. _TEXT_BASE:
  98. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  99. .word CONFIG_SPL_TEXT_BASE
  100. #else
  101. .word CONFIG_SYS_TEXT_BASE
  102. #endif
  103. /*
  104. * These are defined in the board-specific linker script.
  105. * Subtracting _start from them lets the linker put their
  106. * relative position in the executable instead of leaving
  107. * them null.
  108. */
  109. .globl _bss_start_ofs
  110. _bss_start_ofs:
  111. .word __bss_start - _start
  112. .globl _bss_end_ofs
  113. _bss_end_ofs:
  114. .word __bss_end - _start
  115. .globl _end_ofs
  116. _end_ofs:
  117. .word _end - _start
  118. #ifdef CONFIG_USE_IRQ
  119. /* IRQ stack memory (calculated at run-time) */
  120. .globl IRQ_STACK_START
  121. IRQ_STACK_START:
  122. .word 0x0badc0de
  123. /* IRQ stack memory (calculated at run-time) */
  124. .globl FIQ_STACK_START
  125. FIQ_STACK_START:
  126. .word 0x0badc0de
  127. #endif
  128. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  129. .globl IRQ_STACK_START_IN
  130. IRQ_STACK_START_IN:
  131. .word 0x0badc0de
  132. /*
  133. * the actual reset code
  134. */
  135. reset:
  136. /*
  137. * set the cpu to SVC32 mode
  138. */
  139. mrs r0,cpsr
  140. bic r0,r0,#0x1f
  141. orr r0,r0,#0xd3
  142. msr cpsr,r0
  143. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  144. bl cpu_init_crit
  145. #endif
  146. #ifdef CONFIG_CPU_PXA25X
  147. bl lock_cache_for_stack
  148. #endif
  149. bl _main
  150. /*------------------------------------------------------------------------------*/
  151. .globl c_runtime_cpu_setup
  152. c_runtime_cpu_setup:
  153. #ifdef CONFIG_CPU_PXA25X
  154. /*
  155. * Unlock (actually, disable) the cache now that board_init_f
  156. * is done. We could do this earlier but we would need to add
  157. * a new C runtime hook, whereas c_runtime_cpu_setup already
  158. * exists.
  159. * As this routine is just a call to cpu_init_crit, let us
  160. * tail-optimize and do a simple branch here.
  161. */
  162. b cpu_init_crit
  163. #else
  164. bx lr
  165. #endif
  166. /*
  167. *************************************************************************
  168. *
  169. * CPU_init_critical registers
  170. *
  171. * setup important registers
  172. * setup memory timing
  173. *
  174. *************************************************************************
  175. */
  176. #if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
  177. cpu_init_crit:
  178. /*
  179. * flush v4 I/D caches
  180. */
  181. mov r0, #0
  182. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  183. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  184. /*
  185. * disable MMU stuff and caches
  186. */
  187. mrc p15, 0, r0, c1, c0, 0
  188. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  189. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  190. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  191. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  192. mcr p15, 0, r0, c1, c0, 0
  193. mov pc, lr /* back to my caller */
  194. #endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
  195. #ifndef CONFIG_SPL_BUILD
  196. /*
  197. *************************************************************************
  198. *
  199. * Interrupt handling
  200. *
  201. *************************************************************************
  202. */
  203. @
  204. @ IRQ stack frame.
  205. @
  206. #define S_FRAME_SIZE 72
  207. #define S_OLD_R0 68
  208. #define S_PSR 64
  209. #define S_PC 60
  210. #define S_LR 56
  211. #define S_SP 52
  212. #define S_IP 48
  213. #define S_FP 44
  214. #define S_R10 40
  215. #define S_R9 36
  216. #define S_R8 32
  217. #define S_R7 28
  218. #define S_R6 24
  219. #define S_R5 20
  220. #define S_R4 16
  221. #define S_R3 12
  222. #define S_R2 8
  223. #define S_R1 4
  224. #define S_R0 0
  225. #define MODE_SVC 0x13
  226. #define I_BIT 0x80
  227. /*
  228. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  229. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  230. */
  231. .macro bad_save_user_regs
  232. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  233. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  234. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  235. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  236. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  237. add r5, sp, #S_SP
  238. mov r1, lr
  239. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  240. mov r0, sp @ save current stack into r0 (param register)
  241. .endm
  242. .macro irq_save_user_regs
  243. sub sp, sp, #S_FRAME_SIZE
  244. stmia sp, {r0 - r12} @ Calling r0-r12
  245. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  246. stmdb r8, {sp, lr}^ @ Calling SP, LR
  247. str lr, [r8, #0] @ Save calling PC
  248. mrs r6, spsr
  249. str r6, [r8, #4] @ Save CPSR
  250. str r0, [r8, #8] @ Save OLD_R0
  251. mov r0, sp
  252. .endm
  253. .macro irq_restore_user_regs
  254. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  255. mov r0, r0
  256. ldr lr, [sp, #S_PC] @ Get PC
  257. add sp, sp, #S_FRAME_SIZE
  258. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  259. .endm
  260. .macro get_bad_stack
  261. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  262. str lr, [r13] @ save caller lr in position 0 of saved stack
  263. mrs lr, spsr @ get the spsr
  264. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  265. mov r13, #MODE_SVC @ prepare SVC-Mode
  266. @ msr spsr_c, r13
  267. msr spsr, r13 @ switch modes, make sure moves will execute
  268. mov lr, pc @ capture return pc
  269. movs pc, lr @ jump to next instruction & switch modes.
  270. .endm
  271. .macro get_bad_stack_swi
  272. sub r13, r13, #4 @ space on current stack for scratch reg.
  273. str r0, [r13] @ save R0's value.
  274. ldr r0, IRQ_STACK_START_IN @ get data regions start
  275. str lr, [r0] @ save caller lr in position 0 of saved stack
  276. mrs lr, spsr @ get the spsr
  277. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  278. ldr lr, [r0] @ restore lr
  279. ldr r0, [r13] @ restore r0
  280. add r13, r13, #4 @ pop stack entry
  281. .endm
  282. .macro get_irq_stack @ setup IRQ stack
  283. ldr sp, IRQ_STACK_START
  284. .endm
  285. .macro get_fiq_stack @ setup FIQ stack
  286. ldr sp, FIQ_STACK_START
  287. .endm
  288. #endif /* CONFIG_SPL_BUILD */
  289. /*
  290. * exception handlers
  291. */
  292. #ifdef CONFIG_SPL_BUILD
  293. .align 5
  294. do_hang:
  295. ldr sp, _TEXT_BASE /* use 32 words about stack */
  296. bl hang /* hang and never return */
  297. #else /* !CONFIG_SPL_BUILD */
  298. .align 5
  299. undefined_instruction:
  300. get_bad_stack
  301. bad_save_user_regs
  302. bl do_undefined_instruction
  303. .align 5
  304. software_interrupt:
  305. get_bad_stack_swi
  306. bad_save_user_regs
  307. bl do_software_interrupt
  308. .align 5
  309. prefetch_abort:
  310. get_bad_stack
  311. bad_save_user_regs
  312. bl do_prefetch_abort
  313. .align 5
  314. data_abort:
  315. get_bad_stack
  316. bad_save_user_regs
  317. bl do_data_abort
  318. .align 5
  319. not_used:
  320. get_bad_stack
  321. bad_save_user_regs
  322. bl do_not_used
  323. #ifdef CONFIG_USE_IRQ
  324. .align 5
  325. irq:
  326. get_irq_stack
  327. irq_save_user_regs
  328. bl do_irq
  329. irq_restore_user_regs
  330. .align 5
  331. fiq:
  332. get_fiq_stack
  333. /* someone ought to write a more effiction fiq_save_user_regs */
  334. irq_save_user_regs
  335. bl do_fiq
  336. irq_restore_user_regs
  337. #else
  338. .align 5
  339. irq:
  340. get_bad_stack
  341. bad_save_user_regs
  342. bl do_irq
  343. .align 5
  344. fiq:
  345. get_bad_stack
  346. bad_save_user_regs
  347. bl do_fiq
  348. #endif
  349. .align 5
  350. #endif /* CONFIG_SPL_BUILD */
  351. /*
  352. * Enable MMU to use DCache as DRAM.
  353. *
  354. * This is useful on PXA25x and PXA26x in early bootstages, where there is no
  355. * other possible memory available to hold stack.
  356. */
  357. #ifdef CONFIG_CPU_PXA25X
  358. .macro CPWAIT reg
  359. mrc p15, 0, \reg, c2, c0, 0
  360. mov \reg, \reg
  361. sub pc, pc, #4
  362. .endm
  363. lock_cache_for_stack:
  364. /* Domain access -- enable for all CPs */
  365. ldr r0, =0x0000ffff
  366. mcr p15, 0, r0, c3, c0, 0
  367. /* Point TTBR to MMU table */
  368. ldr r0, =mmutable
  369. mcr p15, 0, r0, c2, c0, 0
  370. /* Kick in MMU, ICache, DCache, BTB */
  371. mrc p15, 0, r0, c1, c0, 0
  372. bic r0, #0x1b00
  373. bic r0, #0x0087
  374. orr r0, #0x1800
  375. orr r0, #0x0005
  376. mcr p15, 0, r0, c1, c0, 0
  377. CPWAIT r0
  378. /* Unlock Icache, Dcache */
  379. mcr p15, 0, r0, c9, c1, 1
  380. mcr p15, 0, r0, c9, c2, 1
  381. /* Flush Icache, Dcache, BTB */
  382. mcr p15, 0, r0, c7, c7, 0
  383. /* Unlock I-TLB, D-TLB */
  384. mcr p15, 0, r0, c10, c4, 1
  385. mcr p15, 0, r0, c10, c8, 1
  386. /* Flush TLB */
  387. mcr p15, 0, r0, c8, c7, 0
  388. /* Allocate 4096 bytes of Dcache as RAM */
  389. /* Drain pending loads and stores */
  390. mcr p15, 0, r0, c7, c10, 4
  391. mov r4, #0x00
  392. mov r5, #0x00
  393. mov r2, #0x01
  394. mcr p15, 0, r0, c9, c2, 0
  395. CPWAIT r0
  396. /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
  397. mov r0, #128
  398. ldr r1, =0xfffff000
  399. alloc:
  400. mcr p15, 0, r1, c7, c2, 5
  401. /* Drain pending loads and stores */
  402. mcr p15, 0, r0, c7, c10, 4
  403. strd r4, [r1], #8
  404. strd r4, [r1], #8
  405. strd r4, [r1], #8
  406. strd r4, [r1], #8
  407. subs r0, #0x01
  408. bne alloc
  409. /* Drain pending loads and stores */
  410. mcr p15, 0, r0, c7, c10, 4
  411. mov r2, #0x00
  412. mcr p15, 0, r2, c9, c2, 0
  413. CPWAIT r0
  414. mov pc, lr
  415. .section .mmutable, "a"
  416. mmutable:
  417. .align 14
  418. /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
  419. .set __base, 0
  420. .rept 0xfff
  421. .word (__base << 20) | 0xc12
  422. .set __base, __base + 1
  423. .endr
  424. /* 0xfff00000 : 1:1, cached mapping */
  425. .word (0xfff << 20) | 0x1c1e
  426. #endif /* CONFIG_CPU_PXA25X */