cpu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. /*
  2. * (C) Copyright 2000-2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if !defined(CONFIG_405)
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #endif
  40. #if defined(CONFIG_BOARD_RESET)
  41. void board_reset(void);
  42. #endif
  43. #if defined(CONFIG_405GP) || \
  44. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  45. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  46. #define PCI_ASYNC
  47. int pci_async_enabled(void)
  48. {
  49. #if defined(CONFIG_405GP)
  50. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  51. #endif
  52. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  53. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  54. unsigned long val;
  55. mfsdr(sdr_sdstp1, val);
  56. return (val & SDR0_SDSTP1_PAME_MASK);
  57. #endif
  58. }
  59. #endif
  60. #if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && \
  61. !defined(CONFIG_405) && !defined(CONFIG_405EX)
  62. int pci_arbiter_enabled(void)
  63. {
  64. #if defined(CONFIG_405GP)
  65. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  66. #endif
  67. #if defined(CONFIG_405EP)
  68. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  69. #endif
  70. #if defined(CONFIG_440GP)
  71. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  72. #endif
  73. #if defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  74. unsigned long val;
  75. mfsdr(sdr_xcr, val);
  76. return (val & 0x80000000);
  77. #endif
  78. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  79. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  80. unsigned long val;
  81. mfsdr(sdr_pci0, val);
  82. return (val & 0x80000000);
  83. #endif
  84. }
  85. #endif
  86. #if defined(CONFIG_405EP) || defined(CONFIG_440GX) || \
  87. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  88. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  89. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  90. defined(CONFIG_405EX)
  91. #define I2C_BOOTROM
  92. int i2c_bootrom_enabled(void)
  93. {
  94. #if defined(CONFIG_405EP)
  95. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  96. #else
  97. unsigned long val;
  98. mfsdr(sdr_sdcs, val);
  99. return (val & SDR0_SDCS_SDD);
  100. #endif
  101. }
  102. #endif
  103. #if defined(CONFIG_440GX)
  104. #define SDR0_PINSTP_SHIFT 29
  105. static char *bootstrap_str[] = {
  106. "EBC (16 bits)",
  107. "EBC (8 bits)",
  108. "EBC (32 bits)",
  109. "EBC (8 bits)",
  110. "PCI",
  111. "I2C (Addr 0x54)",
  112. "Reserved",
  113. "I2C (Addr 0x50)",
  114. };
  115. static char bootstrap_char[] = { 'A', 'B', 'C', 'B', 'D', 'E', 'x', 'F' };
  116. #endif
  117. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  118. #define SDR0_PINSTP_SHIFT 30
  119. static char *bootstrap_str[] = {
  120. "EBC (8 bits)",
  121. "PCI",
  122. "I2C (Addr 0x54)",
  123. "I2C (Addr 0x50)",
  124. };
  125. static char bootstrap_char[] = { 'A', 'B', 'C', 'D'};
  126. #endif
  127. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  128. #define SDR0_PINSTP_SHIFT 29
  129. static char *bootstrap_str[] = {
  130. "EBC (8 bits)",
  131. "PCI",
  132. "NAND (8 bits)",
  133. "EBC (16 bits)",
  134. "EBC (16 bits)",
  135. "I2C (Addr 0x54)",
  136. "PCI",
  137. "I2C (Addr 0x52)",
  138. };
  139. static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
  140. #endif
  141. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  142. #define SDR0_PINSTP_SHIFT 29
  143. static char *bootstrap_str[] = {
  144. "EBC (8 bits)",
  145. "EBC (16 bits)",
  146. "EBC (16 bits)",
  147. "NAND (8 bits)",
  148. "PCI",
  149. "I2C (Addr 0x54)",
  150. "PCI",
  151. "I2C (Addr 0x52)",
  152. };
  153. static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
  154. #endif
  155. #if defined(CONFIG_405EZ)
  156. #define SDR0_PINSTP_SHIFT 28
  157. static char *bootstrap_str[] = {
  158. "EBC (8 bits)",
  159. "SPI (fast)",
  160. "NAND (512 page, 4 addr cycle)",
  161. "I2C (Addr 0x50)",
  162. "EBC (32 bits)",
  163. "I2C (Addr 0x50)",
  164. "NAND (2K page, 5 addr cycle)",
  165. "I2C (Addr 0x50)",
  166. "EBC (16 bits)",
  167. "Reserved",
  168. "NAND (2K page, 4 addr cycle)",
  169. "I2C (Addr 0x50)",
  170. "NAND (512 page, 3 addr cycle)",
  171. "I2C (Addr 0x50)",
  172. "SPI (slow)",
  173. "I2C (Addr 0x50)",
  174. };
  175. static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'F', 'G', 'H', \
  176. 'I', 'x', 'K', 'L', 'M', 'N', 'O', 'P' };
  177. #endif
  178. #if defined(CONFIG_405EX)
  179. #define SDR0_PINSTP_SHIFT 29
  180. static char *bootstrap_str[] = {
  181. "EBC (8 bits)",
  182. "EBC (16 bits)",
  183. "EBC (16 bits)",
  184. "NAND (8 bits)",
  185. "NAND (8 bits)",
  186. "I2C (Addr 0x54)",
  187. "EBC (8 bits)",
  188. "I2C (Addr 0x52)",
  189. };
  190. static char bootstrap_char[] = { 'A', 'B', 'C', 'D', 'E', 'G', 'F', 'H' };
  191. #endif
  192. #if defined(SDR0_PINSTP_SHIFT)
  193. static int bootstrap_option(void)
  194. {
  195. unsigned long val;
  196. mfsdr(SDR_PINSTP, val);
  197. return ((val & 0xf0000000) >> SDR0_PINSTP_SHIFT);
  198. }
  199. #endif /* SDR0_PINSTP_SHIFT */
  200. #if defined(CONFIG_440)
  201. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  202. #endif
  203. int checkcpu (void)
  204. {
  205. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  206. uint pvr = get_pvr();
  207. ulong clock = gd->cpu_clk;
  208. char buf[32];
  209. #if !defined(CONFIG_IOP480)
  210. char addstr[64] = "";
  211. sys_info_t sys_info;
  212. puts ("CPU: ");
  213. get_sys_info(&sys_info);
  214. puts("AMCC PowerPC 4");
  215. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || \
  216. defined(CONFIG_405EP) || defined(CONFIG_405EZ) || \
  217. defined(CONFIG_405EX)
  218. puts("05");
  219. #endif
  220. #if defined(CONFIG_440)
  221. puts("40");
  222. #endif
  223. switch (pvr) {
  224. case PVR_405GP_RB:
  225. puts("GP Rev. B");
  226. break;
  227. case PVR_405GP_RC:
  228. puts("GP Rev. C");
  229. break;
  230. case PVR_405GP_RD:
  231. puts("GP Rev. D");
  232. break;
  233. #ifdef CONFIG_405GP
  234. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  235. puts("GP Rev. E");
  236. break;
  237. #endif
  238. case PVR_405CR_RA:
  239. puts("CR Rev. A");
  240. break;
  241. case PVR_405CR_RB:
  242. puts("CR Rev. B");
  243. break;
  244. #ifdef CONFIG_405CR
  245. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  246. puts("CR Rev. C");
  247. break;
  248. #endif
  249. case PVR_405GPR_RB:
  250. puts("GPr Rev. B");
  251. break;
  252. case PVR_405EP_RB:
  253. puts("EP Rev. B");
  254. break;
  255. case PVR_405EZ_RA:
  256. puts("EZ Rev. A");
  257. break;
  258. case PVR_405EX1_RA:
  259. puts("EX Rev. A");
  260. strcpy(addstr, "Security support");
  261. break;
  262. case PVR_405EX2_RA:
  263. puts("EX Rev. A");
  264. strcpy(addstr, "No Security support");
  265. break;
  266. case PVR_405EXR1_RA:
  267. puts("EXr Rev. A");
  268. strcpy(addstr, "Security support");
  269. break;
  270. case PVR_405EXR2_RA:
  271. puts("EXr Rev. A");
  272. strcpy(addstr, "No Security support");
  273. break;
  274. #if defined(CONFIG_440)
  275. case PVR_440GP_RB:
  276. puts("GP Rev. B");
  277. /* See errata 1.12: CHIP_4 */
  278. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  279. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  280. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  281. "Resetting chip ...\n");
  282. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  283. do_chip_reset ( mfdcr(cpc0_strp0),
  284. mfdcr(cpc0_strp1) );
  285. }
  286. break;
  287. case PVR_440GP_RC:
  288. puts("GP Rev. C");
  289. break;
  290. case PVR_440GX_RA:
  291. puts("GX Rev. A");
  292. break;
  293. case PVR_440GX_RB:
  294. puts("GX Rev. B");
  295. break;
  296. case PVR_440GX_RC:
  297. puts("GX Rev. C");
  298. break;
  299. case PVR_440GX_RF:
  300. puts("GX Rev. F");
  301. break;
  302. case PVR_440EP_RA:
  303. puts("EP Rev. A");
  304. break;
  305. #ifdef CONFIG_440EP
  306. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  307. puts("EP Rev. B");
  308. break;
  309. case PVR_440EP_RC: /* 440EP rev C and 440GR rev B have same PVR */
  310. puts("EP Rev. C");
  311. break;
  312. #endif /* CONFIG_440EP */
  313. #ifdef CONFIG_440GR
  314. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  315. puts("GR Rev. A");
  316. break;
  317. case PVR_440GR_RB: /* 440EP rev C and 440GR rev B have same PVR */
  318. puts("GR Rev. B");
  319. break;
  320. #endif /* CONFIG_440GR */
  321. #endif /* CONFIG_440 */
  322. #ifdef CONFIG_440EPX
  323. case PVR_440EPX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  324. puts("EPx Rev. A");
  325. strcpy(addstr, "Security/Kasumi support");
  326. break;
  327. case PVR_440EPX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  328. puts("EPx Rev. A");
  329. strcpy(addstr, "No Security/Kasumi support");
  330. break;
  331. #endif /* CONFIG_440EPX */
  332. #ifdef CONFIG_440GRX
  333. case PVR_440GRX1_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  334. puts("GRx Rev. A");
  335. strcpy(addstr, "Security/Kasumi support");
  336. break;
  337. case PVR_440GRX2_RA: /* 440EPx rev A and 440GRx rev A have same PVR */
  338. puts("GRx Rev. A");
  339. strcpy(addstr, "No Security/Kasumi support");
  340. break;
  341. #endif /* CONFIG_440GRX */
  342. case PVR_440SP_6_RAB:
  343. puts("SP Rev. A/B");
  344. strcpy(addstr, "RAID 6 support");
  345. break;
  346. case PVR_440SP_RAB:
  347. puts("SP Rev. A/B");
  348. strcpy(addstr, "No RAID 6 support");
  349. break;
  350. case PVR_440SP_6_RC:
  351. puts("SP Rev. C");
  352. strcpy(addstr, "RAID 6 support");
  353. break;
  354. case PVR_440SP_RC:
  355. puts("SP Rev. C");
  356. strcpy(addstr, "No RAID 6 support");
  357. break;
  358. case PVR_440SPe_6_RA:
  359. puts("SPe Rev. A");
  360. strcpy(addstr, "RAID 6 support");
  361. break;
  362. case PVR_440SPe_RA:
  363. puts("SPe Rev. A");
  364. strcpy(addstr, "No RAID 6 support");
  365. break;
  366. case PVR_440SPe_6_RB:
  367. puts("SPe Rev. B");
  368. strcpy(addstr, "RAID 6 support");
  369. break;
  370. case PVR_440SPe_RB:
  371. puts("SPe Rev. B");
  372. strcpy(addstr, "No RAID 6 support");
  373. break;
  374. default:
  375. printf (" UNKNOWN (PVR=%08x)", pvr);
  376. break;
  377. }
  378. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  379. sys_info.freqPLB / 1000000,
  380. get_OPB_freq() / 1000000,
  381. sys_info.freqEBC / 1000000);
  382. if (addstr[0] != 0)
  383. printf(" %s\n", addstr);
  384. #if defined(I2C_BOOTROM)
  385. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  386. #endif /* I2C_BOOTROM */
  387. #if defined(SDR0_PINSTP_SHIFT)
  388. printf (" Bootstrap Option %c - ", bootstrap_char[bootstrap_option()]);
  389. printf ("Boot ROM Location %s\n", bootstrap_str[bootstrap_option()]);
  390. #endif /* SDR0_PINSTP_SHIFT */
  391. #if defined(CONFIG_PCI) && !defined(CONFIG_405EX)
  392. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  393. #endif
  394. #if defined(PCI_ASYNC)
  395. if (pci_async_enabled()) {
  396. printf (", PCI async ext clock used");
  397. } else {
  398. printf (", PCI sync clock at %lu MHz",
  399. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  400. }
  401. #endif
  402. #if defined(CONFIG_PCI) && !defined(CONFIG_405EX)
  403. putc('\n');
  404. #endif
  405. #if defined(CONFIG_405EP) || defined(CONFIG_405EZ) || defined(CONFIG_405EX)
  406. printf (" 16 kB I-Cache 16 kB D-Cache");
  407. #elif defined(CONFIG_440)
  408. printf (" 32 kB I-Cache 32 kB D-Cache");
  409. #else
  410. printf (" 16 kB I-Cache %d kB D-Cache",
  411. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  412. #endif
  413. #endif /* !defined(CONFIG_IOP480) */
  414. #if defined(CONFIG_IOP480)
  415. printf ("PLX IOP480 (PVR=%08x)", pvr);
  416. printf (" at %s MHz:", strmhz(buf, clock));
  417. printf (" %u kB I-Cache", 4);
  418. printf (" %u kB D-Cache", 2);
  419. #endif
  420. #endif /* !defined(CONFIG_405) */
  421. putc ('\n');
  422. return 0;
  423. }
  424. #if defined (CONFIG_440SPE)
  425. int ppc440spe_revB() {
  426. unsigned int pvr;
  427. pvr = get_pvr();
  428. if ((pvr == PVR_440SPe_6_RB) || (pvr == PVR_440SPe_RB))
  429. return 1;
  430. else
  431. return 0;
  432. }
  433. #endif
  434. /* ------------------------------------------------------------------------- */
  435. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  436. {
  437. #if defined(CONFIG_BOARD_RESET)
  438. board_reset();
  439. #else
  440. #if defined(CFG_4xx_RESET_TYPE)
  441. mtspr(dbcr0, CFG_4xx_RESET_TYPE << 28);
  442. #else
  443. /*
  444. * Initiate system reset in debug control register DBCR
  445. */
  446. mtspr(dbcr0, 0x30000000);
  447. #endif /* defined(CFG_4xx_RESET_TYPE) */
  448. #endif /* defined(CONFIG_BOARD_RESET) */
  449. return 1;
  450. }
  451. #if defined(CONFIG_440)
  452. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  453. {
  454. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  455. * reset.
  456. */
  457. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  458. mtdcr (cpc0_sys0, sys0);
  459. mtdcr (cpc0_sys1, sys1);
  460. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  461. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  462. return 1;
  463. }
  464. #endif
  465. /*
  466. * Get timebase clock frequency
  467. */
  468. unsigned long get_tbclk (void)
  469. {
  470. #if !defined(CONFIG_IOP480)
  471. sys_info_t sys_info;
  472. get_sys_info(&sys_info);
  473. return (sys_info.freqProcessor);
  474. #else
  475. return (66000000);
  476. #endif
  477. }
  478. #if defined(CONFIG_WATCHDOG)
  479. void
  480. watchdog_reset(void)
  481. {
  482. int re_enable = disable_interrupts();
  483. reset_4xx_watchdog();
  484. if (re_enable) enable_interrupts();
  485. }
  486. void
  487. reset_4xx_watchdog(void)
  488. {
  489. /*
  490. * Clear TSR(WIS) bit
  491. */
  492. mtspr(tsr, 0x40000000);
  493. }
  494. #endif /* CONFIG_WATCHDOG */