lubbock.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Configuation settings for the LUBBOCK board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * If we are developing, we might want to start armboot from ram
  33. * so we MUST NOT initialize critical regs like mem-timing ...
  34. */
  35. #define CONFIG_INIT_CRITICAL /* undef for developing */
  36. /*
  37. * High Level Configuration Options
  38. * (easy to change)
  39. */
  40. #define CONFIG_PXA250 1 /* This is an PXA250 CPU */
  41. #define CONFIG_LUBBOCK 1 /* on an LUBBOCK Board */
  42. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  43. /*
  44. * Size of malloc() pool
  45. */
  46. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  47. /*
  48. * Hardware drivers
  49. */
  50. /*
  51. * select serial console configuration
  52. */
  53. #define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
  54. /* allow to overwrite serial and ethaddr */
  55. #define CONFIG_ENV_OVERWRITE
  56. #define CONFIG_BAUDRATE 115200
  57. #define CONFIG_COMMANDS (CONFIG_CMD_DFL & ~CFG_CMD_NET)
  58. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  59. #include <cmd_confdefs.h>
  60. #define CONFIG_BOOTDELAY 3
  61. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  62. #define CONFIG_NETMASK 255.255.0.0
  63. #define CONFIG_IPADDR 192.168.0.21
  64. #define CONFIG_SERVERIP 192.168.0.250
  65. #define CONFIG_BOOTCOMMAND "bootm 40000"
  66. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
  67. #define CONFIG_CMDLINE_TAG
  68. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  69. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  70. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  71. #endif
  72. /*
  73. * Miscellaneous configurable options
  74. */
  75. #define CFG_LONGHELP /* undef to save memory */
  76. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  77. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  78. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  79. #define CFG_MAXARGS 16 /* max number of command args */
  80. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  81. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  82. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  83. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  84. #define CFG_LOAD_ADDR 0xa8000000 /* default load address */
  85. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  86. #define CFG_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
  87. /* valid baudrates */
  88. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  89. /*
  90. * Stack sizes
  91. *
  92. * The stack sizes are set up in start.S using the settings below
  93. */
  94. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  95. #ifdef CONFIG_USE_IRQ
  96. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  97. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  98. #endif
  99. /*
  100. * Physical Memory Map
  101. */
  102. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  103. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  104. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  105. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  106. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  107. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  108. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  109. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  110. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  111. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  112. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
  113. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  114. #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
  115. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  116. #define CFG_DRAM_BASE 0xa0000000
  117. #define CFG_DRAM_SIZE 0x04000000
  118. #define CFG_FLASH_BASE PHYS_FLASH_1
  119. #define FPGA_REGS_BASE_PHYSICAL 0x08000000
  120. /*
  121. * GPIO settings
  122. */
  123. #define CFG_GPSR0_VAL 0x00008000
  124. #define CFG_GPSR1_VAL 0x00FC0382
  125. #define CFG_GPSR2_VAL 0x0001FFFF
  126. #define CFG_GPCR0_VAL 0x00000000
  127. #define CFG_GPCR1_VAL 0x00000000
  128. #define CFG_GPCR2_VAL 0x00000000
  129. #define CFG_GPDR0_VAL 0x0060A800
  130. #define CFG_GPDR1_VAL 0x00FF0382
  131. #define CFG_GPDR2_VAL 0x0001C000
  132. #define CFG_GAFR0_L_VAL 0x98400000
  133. #define CFG_GAFR0_U_VAL 0x00002950
  134. #define CFG_GAFR1_L_VAL 0x000A9558
  135. #define CFG_GAFR1_U_VAL 0x0005AAAA
  136. #define CFG_GAFR2_L_VAL 0xA0000000
  137. #define CFG_GAFR2_U_VAL 0x00000002
  138. #define CFG_PSSR_VAL 0x20
  139. /*
  140. * Memory settings
  141. */
  142. #define CFG_MSC0_VAL 0x23F223F2
  143. #define CFG_MSC1_VAL 0x3FF1A441
  144. #define CFG_MSC2_VAL 0x7FF17FF1
  145. #define CFG_MDCNFG_VAL 0x00001AC9
  146. #define CFG_MDREFR_VAL 0x00018018
  147. #define CFG_MDMRS_VAL 0x00000000
  148. /*
  149. * PCMCIA and CF Interfaces
  150. */
  151. #define CFG_MECR_VAL 0x00000000
  152. #define CFG_MCMEM0_VAL 0x00010504
  153. #define CFG_MCMEM1_VAL 0x00010504
  154. #define CFG_MCATT0_VAL 0x00010504
  155. #define CFG_MCATT1_VAL 0x00010504
  156. #define CFG_MCIO0_VAL 0x00004715
  157. #define CFG_MCIO1_VAL 0x00004715
  158. #define _LED 0x08000010
  159. #define LED_BLANK (0x08000040)
  160. /*
  161. * FLASH and environment organization
  162. */
  163. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  164. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  165. /* timeout values are in ticks */
  166. #define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
  167. #define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
  168. /* FIXME */
  169. #define CFG_ENV_IS_IN_FLASH 1
  170. #define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000) /* Addr of Environment Sector */
  171. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  172. /*
  173. * FPGA Offsets
  174. */
  175. #define WHOAMI_OFFSET 0x00
  176. #define HEXLED_OFFSET 0x10
  177. #define BLANKLED_OFFSET 0x40
  178. #define DISCRETELED_OFFSET 0x40
  179. #define CNFG_SWITCHES_OFFSET 0x50
  180. #define USER_SWITCHES_OFFSET 0x60
  181. #define MISC_WR_OFFSET 0x80
  182. #define MISC_RD_OFFSET 0x90
  183. #define INT_MASK_OFFSET 0xC0
  184. #define INT_CLEAR_OFFSET 0xD0
  185. #define GP_OFFSET 0x100
  186. #endif /* __CONFIG_H */