ehci-hcd.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953
  1. /*-
  2. * Copyright (c) 2007-2008, Juniper Networks, Inc.
  3. * Copyright (c) 2008, Excito Elektronik i Skåne AB
  4. * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
  5. *
  6. * All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation version 2 of
  11. * the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/byteorder.h>
  25. #include <usb.h>
  26. #include <asm/io.h>
  27. #include <malloc.h>
  28. #include <watchdog.h>
  29. #include "ehci.h"
  30. int rootdev;
  31. struct ehci_hccr *hccr; /* R/O registers, not need for volatile */
  32. volatile struct ehci_hcor *hcor;
  33. static uint16_t portreset;
  34. DEFINE_ALIGN_BUFFER(struct QH, qh_list, 1, USB_DMA_MINALIGN);
  35. #define ALIGN_END_ADDR(type, ptr, size) \
  36. ((uint32_t)(ptr) + roundup((size) * sizeof(type), USB_DMA_MINALIGN))
  37. static struct descriptor {
  38. struct usb_hub_descriptor hub;
  39. struct usb_device_descriptor device;
  40. struct usb_linux_config_descriptor config;
  41. struct usb_linux_interface_descriptor interface;
  42. struct usb_endpoint_descriptor endpoint;
  43. } __attribute__ ((packed)) descriptor = {
  44. {
  45. 0x8, /* bDescLength */
  46. 0x29, /* bDescriptorType: hub descriptor */
  47. 2, /* bNrPorts -- runtime modified */
  48. 0, /* wHubCharacteristics */
  49. 10, /* bPwrOn2PwrGood */
  50. 0, /* bHubCntrCurrent */
  51. {}, /* Device removable */
  52. {} /* at most 7 ports! XXX */
  53. },
  54. {
  55. 0x12, /* bLength */
  56. 1, /* bDescriptorType: UDESC_DEVICE */
  57. cpu_to_le16(0x0200), /* bcdUSB: v2.0 */
  58. 9, /* bDeviceClass: UDCLASS_HUB */
  59. 0, /* bDeviceSubClass: UDSUBCLASS_HUB */
  60. 1, /* bDeviceProtocol: UDPROTO_HSHUBSTT */
  61. 64, /* bMaxPacketSize: 64 bytes */
  62. 0x0000, /* idVendor */
  63. 0x0000, /* idProduct */
  64. cpu_to_le16(0x0100), /* bcdDevice */
  65. 1, /* iManufacturer */
  66. 2, /* iProduct */
  67. 0, /* iSerialNumber */
  68. 1 /* bNumConfigurations: 1 */
  69. },
  70. {
  71. 0x9,
  72. 2, /* bDescriptorType: UDESC_CONFIG */
  73. cpu_to_le16(0x19),
  74. 1, /* bNumInterface */
  75. 1, /* bConfigurationValue */
  76. 0, /* iConfiguration */
  77. 0x40, /* bmAttributes: UC_SELF_POWER */
  78. 0 /* bMaxPower */
  79. },
  80. {
  81. 0x9, /* bLength */
  82. 4, /* bDescriptorType: UDESC_INTERFACE */
  83. 0, /* bInterfaceNumber */
  84. 0, /* bAlternateSetting */
  85. 1, /* bNumEndpoints */
  86. 9, /* bInterfaceClass: UICLASS_HUB */
  87. 0, /* bInterfaceSubClass: UISUBCLASS_HUB */
  88. 0, /* bInterfaceProtocol: UIPROTO_HSHUBSTT */
  89. 0 /* iInterface */
  90. },
  91. {
  92. 0x7, /* bLength */
  93. 5, /* bDescriptorType: UDESC_ENDPOINT */
  94. 0x81, /* bEndpointAddress:
  95. * UE_DIR_IN | EHCI_INTR_ENDPT
  96. */
  97. 3, /* bmAttributes: UE_INTERRUPT */
  98. 8, /* wMaxPacketSize */
  99. 255 /* bInterval */
  100. },
  101. };
  102. #if defined(CONFIG_EHCI_IS_TDI)
  103. #define ehci_is_TDI() (1)
  104. #else
  105. #define ehci_is_TDI() (0)
  106. #endif
  107. void __ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg)
  108. {
  109. mdelay(50);
  110. }
  111. void ehci_powerup_fixup(uint32_t *status_reg, uint32_t *reg)
  112. __attribute__((weak, alias("__ehci_powerup_fixup")));
  113. static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec)
  114. {
  115. uint32_t result;
  116. do {
  117. result = ehci_readl(ptr);
  118. udelay(5);
  119. if (result == ~(uint32_t)0)
  120. return -1;
  121. result &= mask;
  122. if (result == done)
  123. return 0;
  124. usec--;
  125. } while (usec > 0);
  126. return -1;
  127. }
  128. static int ehci_reset(void)
  129. {
  130. uint32_t cmd;
  131. uint32_t tmp;
  132. uint32_t *reg_ptr;
  133. int ret = 0;
  134. cmd = ehci_readl(&hcor->or_usbcmd);
  135. cmd = (cmd & ~CMD_RUN) | CMD_RESET;
  136. ehci_writel(&hcor->or_usbcmd, cmd);
  137. ret = handshake((uint32_t *)&hcor->or_usbcmd, CMD_RESET, 0, 250 * 1000);
  138. if (ret < 0) {
  139. printf("EHCI fail to reset\n");
  140. goto out;
  141. }
  142. if (ehci_is_TDI()) {
  143. reg_ptr = (uint32_t *)((u8 *)hcor + USBMODE);
  144. tmp = ehci_readl(reg_ptr);
  145. tmp |= USBMODE_CM_HC;
  146. #if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN)
  147. tmp |= USBMODE_BE;
  148. #endif
  149. ehci_writel(reg_ptr, tmp);
  150. }
  151. #ifdef CONFIG_USB_EHCI_TXFIFO_THRESH
  152. cmd = ehci_readl(&hcor->or_txfilltuning);
  153. cmd &= ~TXFIFO_THRESH_MASK;
  154. cmd |= TXFIFO_THRESH(CONFIG_USB_EHCI_TXFIFO_THRESH);
  155. ehci_writel(&hcor->or_txfilltuning, cmd);
  156. #endif
  157. out:
  158. return ret;
  159. }
  160. static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz)
  161. {
  162. uint32_t delta, next;
  163. uint32_t addr = (uint32_t)buf;
  164. int idx;
  165. if (addr != ALIGN(addr, ARCH_DMA_MINALIGN))
  166. debug("EHCI-HCD: Misaligned buffer address (%p)\n", buf);
  167. flush_dcache_range(addr, ALIGN(addr + sz, ARCH_DMA_MINALIGN));
  168. idx = 0;
  169. while (idx < QT_BUFFER_CNT) {
  170. td->qt_buffer[idx] = cpu_to_hc32(addr);
  171. td->qt_buffer_hi[idx] = 0;
  172. next = (addr + EHCI_PAGE_SIZE) & ~(EHCI_PAGE_SIZE - 1);
  173. delta = next - addr;
  174. if (delta >= sz)
  175. break;
  176. sz -= delta;
  177. addr = next;
  178. idx++;
  179. }
  180. if (idx == QT_BUFFER_CNT) {
  181. printf("out of buffer pointers (%u bytes left)\n", sz);
  182. return -1;
  183. }
  184. return 0;
  185. }
  186. static int
  187. ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer,
  188. int length, struct devrequest *req)
  189. {
  190. ALLOC_ALIGN_BUFFER(struct QH, qh, 1, USB_DMA_MINALIGN);
  191. struct qTD *qtd;
  192. int qtd_count = 0;
  193. int qtd_counter = 0;
  194. volatile struct qTD *vtd;
  195. unsigned long ts;
  196. uint32_t *tdp;
  197. uint32_t endpt, maxpacket, token, usbsts;
  198. uint32_t c, toggle;
  199. uint32_t cmd;
  200. int timeout;
  201. int ret = 0;
  202. debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe,
  203. buffer, length, req);
  204. if (req != NULL)
  205. debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n",
  206. req->request, req->request,
  207. req->requesttype, req->requesttype,
  208. le16_to_cpu(req->value), le16_to_cpu(req->value),
  209. le16_to_cpu(req->index));
  210. #define PKT_ALIGN 512
  211. /*
  212. * The USB transfer is split into qTD transfers. Eeach qTD transfer is
  213. * described by a transfer descriptor (the qTD). The qTDs form a linked
  214. * list with a queue head (QH).
  215. *
  216. * Each qTD transfer starts with a new USB packet, i.e. a packet cannot
  217. * have its beginning in a qTD transfer and its end in the following
  218. * one, so the qTD transfer lengths have to be chosen accordingly.
  219. *
  220. * Each qTD transfer uses up to QT_BUFFER_CNT data buffers, mapped to
  221. * single pages. The first data buffer can start at any offset within a
  222. * page (not considering the cache-line alignment issues), while the
  223. * following buffers must be page-aligned. There is no alignment
  224. * constraint on the size of a qTD transfer.
  225. */
  226. if (req != NULL)
  227. /* 1 qTD will be needed for SETUP, and 1 for ACK. */
  228. qtd_count += 1 + 1;
  229. if (length > 0 || req == NULL) {
  230. /*
  231. * Determine the qTD transfer size that will be used for the
  232. * data payload (not considering the first qTD transfer, which
  233. * may be longer or shorter, and the final one, which may be
  234. * shorter).
  235. *
  236. * In order to keep each packet within a qTD transfer, the qTD
  237. * transfer size is aligned to PKT_ALIGN, which is a multiple of
  238. * wMaxPacketSize (except in some cases for interrupt transfers,
  239. * see comment in submit_int_msg()).
  240. *
  241. * By default, i.e. if the input buffer is aligned to PKT_ALIGN,
  242. * QT_BUFFER_CNT full pages will be used.
  243. */
  244. int xfr_sz = QT_BUFFER_CNT;
  245. /*
  246. * However, if the input buffer is not aligned to PKT_ALIGN, the
  247. * qTD transfer size will be one page shorter, and the first qTD
  248. * data buffer of each transfer will be page-unaligned.
  249. */
  250. if ((uint32_t)buffer & (PKT_ALIGN - 1))
  251. xfr_sz--;
  252. /* Convert the qTD transfer size to bytes. */
  253. xfr_sz *= EHCI_PAGE_SIZE;
  254. /*
  255. * Approximate by excess the number of qTDs that will be
  256. * required for the data payload. The exact formula is way more
  257. * complicated and saves at most 2 qTDs, i.e. a total of 128
  258. * bytes.
  259. */
  260. qtd_count += 2 + length / xfr_sz;
  261. }
  262. /*
  263. * Threshold value based on the worst-case total size of the allocated qTDs for
  264. * a mass-storage transfer of 65535 blocks of 512 bytes.
  265. */
  266. #if CONFIG_SYS_MALLOC_LEN <= 64 + 128 * 1024
  267. #warning CONFIG_SYS_MALLOC_LEN may be too small for EHCI
  268. #endif
  269. qtd = memalign(USB_DMA_MINALIGN, qtd_count * sizeof(struct qTD));
  270. if (qtd == NULL) {
  271. printf("unable to allocate TDs\n");
  272. return -1;
  273. }
  274. memset(qh, 0, sizeof(struct QH));
  275. memset(qtd, 0, qtd_count * sizeof(*qtd));
  276. toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
  277. /*
  278. * Setup QH (3.6 in ehci-r10.pdf)
  279. *
  280. * qh_link ................. 03-00 H
  281. * qh_endpt1 ............... 07-04 H
  282. * qh_endpt2 ............... 0B-08 H
  283. * - qh_curtd
  284. * qh_overlay.qt_next ...... 13-10 H
  285. * - qh_overlay.qt_altnext
  286. */
  287. qh->qh_link = cpu_to_hc32((uint32_t)qh_list | QH_LINK_TYPE_QH);
  288. c = usb_pipespeed(pipe) != USB_SPEED_HIGH && !usb_pipeendpoint(pipe);
  289. maxpacket = usb_maxpacket(dev, pipe);
  290. endpt = QH_ENDPT1_RL(8) | QH_ENDPT1_C(c) |
  291. QH_ENDPT1_MAXPKTLEN(maxpacket) | QH_ENDPT1_H(0) |
  292. QH_ENDPT1_DTC(QH_ENDPT1_DTC_DT_FROM_QTD) |
  293. QH_ENDPT1_EPS(usb_pipespeed(pipe)) |
  294. QH_ENDPT1_ENDPT(usb_pipeendpoint(pipe)) | QH_ENDPT1_I(0) |
  295. QH_ENDPT1_DEVADDR(usb_pipedevice(pipe));
  296. qh->qh_endpt1 = cpu_to_hc32(endpt);
  297. endpt = QH_ENDPT2_MULT(1) | QH_ENDPT2_PORTNUM(dev->portnr) |
  298. QH_ENDPT2_HUBADDR(dev->parent->devnum) |
  299. QH_ENDPT2_UFCMASK(0) | QH_ENDPT2_UFSMASK(0);
  300. qh->qh_endpt2 = cpu_to_hc32(endpt);
  301. qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  302. tdp = &qh->qh_overlay.qt_next;
  303. if (req != NULL) {
  304. /*
  305. * Setup request qTD (3.5 in ehci-r10.pdf)
  306. *
  307. * qt_next ................ 03-00 H
  308. * qt_altnext ............. 07-04 H
  309. * qt_token ............... 0B-08 H
  310. *
  311. * [ buffer, buffer_hi ] loaded with "req".
  312. */
  313. qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  314. qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  315. token = QT_TOKEN_DT(0) | QT_TOKEN_TOTALBYTES(sizeof(*req)) |
  316. QT_TOKEN_IOC(0) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
  317. QT_TOKEN_PID(QT_TOKEN_PID_SETUP) |
  318. QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
  319. qtd[qtd_counter].qt_token = cpu_to_hc32(token);
  320. if (ehci_td_buffer(&qtd[qtd_counter], req, sizeof(*req))) {
  321. printf("unable to construct SETUP TD\n");
  322. goto fail;
  323. }
  324. /* Update previous qTD! */
  325. *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]);
  326. tdp = &qtd[qtd_counter++].qt_next;
  327. toggle = 1;
  328. }
  329. if (length > 0 || req == NULL) {
  330. uint8_t *buf_ptr = buffer;
  331. int left_length = length;
  332. do {
  333. /*
  334. * Determine the size of this qTD transfer. By default,
  335. * QT_BUFFER_CNT full pages can be used.
  336. */
  337. int xfr_bytes = QT_BUFFER_CNT * EHCI_PAGE_SIZE;
  338. /*
  339. * However, if the input buffer is not page-aligned, the
  340. * portion of the first page before the buffer start
  341. * offset within that page is unusable.
  342. */
  343. xfr_bytes -= (uint32_t)buf_ptr & (EHCI_PAGE_SIZE - 1);
  344. /*
  345. * In order to keep each packet within a qTD transfer,
  346. * align the qTD transfer size to PKT_ALIGN.
  347. */
  348. xfr_bytes &= ~(PKT_ALIGN - 1);
  349. /*
  350. * This transfer may be shorter than the available qTD
  351. * transfer size that has just been computed.
  352. */
  353. xfr_bytes = min(xfr_bytes, left_length);
  354. /*
  355. * Setup request qTD (3.5 in ehci-r10.pdf)
  356. *
  357. * qt_next ................ 03-00 H
  358. * qt_altnext ............. 07-04 H
  359. * qt_token ............... 0B-08 H
  360. *
  361. * [ buffer, buffer_hi ] loaded with "buffer".
  362. */
  363. qtd[qtd_counter].qt_next =
  364. cpu_to_hc32(QT_NEXT_TERMINATE);
  365. qtd[qtd_counter].qt_altnext =
  366. cpu_to_hc32(QT_NEXT_TERMINATE);
  367. token = QT_TOKEN_DT(toggle) |
  368. QT_TOKEN_TOTALBYTES(xfr_bytes) |
  369. QT_TOKEN_IOC(req == NULL) | QT_TOKEN_CPAGE(0) |
  370. QT_TOKEN_CERR(3) |
  371. QT_TOKEN_PID(usb_pipein(pipe) ?
  372. QT_TOKEN_PID_IN : QT_TOKEN_PID_OUT) |
  373. QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
  374. qtd[qtd_counter].qt_token = cpu_to_hc32(token);
  375. if (ehci_td_buffer(&qtd[qtd_counter], buf_ptr,
  376. xfr_bytes)) {
  377. printf("unable to construct DATA TD\n");
  378. goto fail;
  379. }
  380. /* Update previous qTD! */
  381. *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]);
  382. tdp = &qtd[qtd_counter++].qt_next;
  383. /*
  384. * Data toggle has to be adjusted since the qTD transfer
  385. * size is not always an even multiple of
  386. * wMaxPacketSize.
  387. */
  388. if ((xfr_bytes / maxpacket) & 1)
  389. toggle ^= 1;
  390. buf_ptr += xfr_bytes;
  391. left_length -= xfr_bytes;
  392. } while (left_length > 0);
  393. }
  394. if (req != NULL) {
  395. /*
  396. * Setup request qTD (3.5 in ehci-r10.pdf)
  397. *
  398. * qt_next ................ 03-00 H
  399. * qt_altnext ............. 07-04 H
  400. * qt_token ............... 0B-08 H
  401. */
  402. qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  403. qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  404. token = QT_TOKEN_DT(1) | QT_TOKEN_TOTALBYTES(0) |
  405. QT_TOKEN_IOC(1) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
  406. QT_TOKEN_PID(usb_pipein(pipe) ?
  407. QT_TOKEN_PID_OUT : QT_TOKEN_PID_IN) |
  408. QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
  409. qtd[qtd_counter].qt_token = cpu_to_hc32(token);
  410. /* Update previous qTD! */
  411. *tdp = cpu_to_hc32((uint32_t)&qtd[qtd_counter]);
  412. tdp = &qtd[qtd_counter++].qt_next;
  413. }
  414. qh_list->qh_link = cpu_to_hc32((uint32_t)qh | QH_LINK_TYPE_QH);
  415. /* Flush dcache */
  416. flush_dcache_range((uint32_t)qh_list,
  417. ALIGN_END_ADDR(struct QH, qh_list, 1));
  418. flush_dcache_range((uint32_t)qh, ALIGN_END_ADDR(struct QH, qh, 1));
  419. flush_dcache_range((uint32_t)qtd,
  420. ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
  421. /* Set async. queue head pointer. */
  422. ehci_writel(&hcor->or_asynclistaddr, (uint32_t)qh_list);
  423. usbsts = ehci_readl(&hcor->or_usbsts);
  424. ehci_writel(&hcor->or_usbsts, (usbsts & 0x3f));
  425. /* Enable async. schedule. */
  426. cmd = ehci_readl(&hcor->or_usbcmd);
  427. cmd |= CMD_ASE;
  428. ehci_writel(&hcor->or_usbcmd, cmd);
  429. ret = handshake((uint32_t *)&hcor->or_usbsts, STS_ASS, STS_ASS,
  430. 100 * 1000);
  431. if (ret < 0) {
  432. printf("EHCI fail timeout STS_ASS set\n");
  433. goto fail;
  434. }
  435. /* Wait for TDs to be processed. */
  436. ts = get_timer(0);
  437. vtd = &qtd[qtd_counter - 1];
  438. timeout = USB_TIMEOUT_MS(pipe);
  439. do {
  440. /* Invalidate dcache */
  441. invalidate_dcache_range((uint32_t)qh_list,
  442. ALIGN_END_ADDR(struct QH, qh_list, 1));
  443. invalidate_dcache_range((uint32_t)qh,
  444. ALIGN_END_ADDR(struct QH, qh, 1));
  445. invalidate_dcache_range((uint32_t)qtd,
  446. ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
  447. token = hc32_to_cpu(vtd->qt_token);
  448. if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE))
  449. break;
  450. WATCHDOG_RESET();
  451. } while (get_timer(ts) < timeout);
  452. /*
  453. * Invalidate the memory area occupied by buffer
  454. * Don't try to fix the buffer alignment, if it isn't properly
  455. * aligned it's upper layer's fault so let invalidate_dcache_range()
  456. * vow about it. But we have to fix the length as it's actual
  457. * transfer length and can be unaligned. This is potentially
  458. * dangerous operation, it's responsibility of the calling
  459. * code to make sure enough space is reserved.
  460. */
  461. invalidate_dcache_range((uint32_t)buffer,
  462. ALIGN((uint32_t)buffer + length, ARCH_DMA_MINALIGN));
  463. /* Check that the TD processing happened */
  464. if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)
  465. printf("EHCI timed out on TD - token=%#x\n", token);
  466. /* Disable async schedule. */
  467. cmd = ehci_readl(&hcor->or_usbcmd);
  468. cmd &= ~CMD_ASE;
  469. ehci_writel(&hcor->or_usbcmd, cmd);
  470. ret = handshake((uint32_t *)&hcor->or_usbsts, STS_ASS, 0,
  471. 100 * 1000);
  472. if (ret < 0) {
  473. printf("EHCI fail timeout STS_ASS reset\n");
  474. goto fail;
  475. }
  476. token = hc32_to_cpu(qh->qh_overlay.qt_token);
  477. if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) {
  478. debug("TOKEN=%#x\n", token);
  479. switch (QT_TOKEN_GET_STATUS(token) &
  480. ~(QT_TOKEN_STATUS_SPLITXSTATE | QT_TOKEN_STATUS_PERR)) {
  481. case 0:
  482. toggle = QT_TOKEN_GET_DT(token);
  483. usb_settoggle(dev, usb_pipeendpoint(pipe),
  484. usb_pipeout(pipe), toggle);
  485. dev->status = 0;
  486. break;
  487. case QT_TOKEN_STATUS_HALTED:
  488. dev->status = USB_ST_STALLED;
  489. break;
  490. case QT_TOKEN_STATUS_ACTIVE | QT_TOKEN_STATUS_DATBUFERR:
  491. case QT_TOKEN_STATUS_DATBUFERR:
  492. dev->status = USB_ST_BUF_ERR;
  493. break;
  494. case QT_TOKEN_STATUS_HALTED | QT_TOKEN_STATUS_BABBLEDET:
  495. case QT_TOKEN_STATUS_BABBLEDET:
  496. dev->status = USB_ST_BABBLE_DET;
  497. break;
  498. default:
  499. dev->status = USB_ST_CRC_ERR;
  500. if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_HALTED)
  501. dev->status |= USB_ST_STALLED;
  502. break;
  503. }
  504. dev->act_len = length - QT_TOKEN_GET_TOTALBYTES(token);
  505. } else {
  506. dev->act_len = 0;
  507. debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n",
  508. dev->devnum, ehci_readl(&hcor->or_usbsts),
  509. ehci_readl(&hcor->or_portsc[0]),
  510. ehci_readl(&hcor->or_portsc[1]));
  511. }
  512. free(qtd);
  513. return (dev->status != USB_ST_NOT_PROC) ? 0 : -1;
  514. fail:
  515. free(qtd);
  516. return -1;
  517. }
  518. static inline int min3(int a, int b, int c)
  519. {
  520. if (b < a)
  521. a = b;
  522. if (c < a)
  523. a = c;
  524. return a;
  525. }
  526. int
  527. ehci_submit_root(struct usb_device *dev, unsigned long pipe, void *buffer,
  528. int length, struct devrequest *req)
  529. {
  530. uint8_t tmpbuf[4];
  531. u16 typeReq;
  532. void *srcptr = NULL;
  533. int len, srclen;
  534. uint32_t reg;
  535. uint32_t *status_reg;
  536. if (le16_to_cpu(req->index) > CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS) {
  537. printf("The request port(%d) is not configured\n",
  538. le16_to_cpu(req->index) - 1);
  539. return -1;
  540. }
  541. status_reg = (uint32_t *)&hcor->or_portsc[
  542. le16_to_cpu(req->index) - 1];
  543. srclen = 0;
  544. debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n",
  545. req->request, req->request,
  546. req->requesttype, req->requesttype,
  547. le16_to_cpu(req->value), le16_to_cpu(req->index));
  548. typeReq = req->request | req->requesttype << 8;
  549. switch (typeReq) {
  550. case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
  551. switch (le16_to_cpu(req->value) >> 8) {
  552. case USB_DT_DEVICE:
  553. debug("USB_DT_DEVICE request\n");
  554. srcptr = &descriptor.device;
  555. srclen = descriptor.device.bLength;
  556. break;
  557. case USB_DT_CONFIG:
  558. debug("USB_DT_CONFIG config\n");
  559. srcptr = &descriptor.config;
  560. srclen = descriptor.config.bLength +
  561. descriptor.interface.bLength +
  562. descriptor.endpoint.bLength;
  563. break;
  564. case USB_DT_STRING:
  565. debug("USB_DT_STRING config\n");
  566. switch (le16_to_cpu(req->value) & 0xff) {
  567. case 0: /* Language */
  568. srcptr = "\4\3\1\0";
  569. srclen = 4;
  570. break;
  571. case 1: /* Vendor */
  572. srcptr = "\16\3u\0-\0b\0o\0o\0t\0";
  573. srclen = 14;
  574. break;
  575. case 2: /* Product */
  576. srcptr = "\52\3E\0H\0C\0I\0 "
  577. "\0H\0o\0s\0t\0 "
  578. "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0";
  579. srclen = 42;
  580. break;
  581. default:
  582. debug("unknown value DT_STRING %x\n",
  583. le16_to_cpu(req->value));
  584. goto unknown;
  585. }
  586. break;
  587. default:
  588. debug("unknown value %x\n", le16_to_cpu(req->value));
  589. goto unknown;
  590. }
  591. break;
  592. case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8):
  593. switch (le16_to_cpu(req->value) >> 8) {
  594. case USB_DT_HUB:
  595. debug("USB_DT_HUB config\n");
  596. srcptr = &descriptor.hub;
  597. srclen = descriptor.hub.bLength;
  598. break;
  599. default:
  600. debug("unknown value %x\n", le16_to_cpu(req->value));
  601. goto unknown;
  602. }
  603. break;
  604. case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8):
  605. debug("USB_REQ_SET_ADDRESS\n");
  606. rootdev = le16_to_cpu(req->value);
  607. break;
  608. case DeviceOutRequest | USB_REQ_SET_CONFIGURATION:
  609. debug("USB_REQ_SET_CONFIGURATION\n");
  610. /* Nothing to do */
  611. break;
  612. case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8):
  613. tmpbuf[0] = 1; /* USB_STATUS_SELFPOWERED */
  614. tmpbuf[1] = 0;
  615. srcptr = tmpbuf;
  616. srclen = 2;
  617. break;
  618. case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
  619. memset(tmpbuf, 0, 4);
  620. reg = ehci_readl(status_reg);
  621. if (reg & EHCI_PS_CS)
  622. tmpbuf[0] |= USB_PORT_STAT_CONNECTION;
  623. if (reg & EHCI_PS_PE)
  624. tmpbuf[0] |= USB_PORT_STAT_ENABLE;
  625. if (reg & EHCI_PS_SUSP)
  626. tmpbuf[0] |= USB_PORT_STAT_SUSPEND;
  627. if (reg & EHCI_PS_OCA)
  628. tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT;
  629. if (reg & EHCI_PS_PR)
  630. tmpbuf[0] |= USB_PORT_STAT_RESET;
  631. if (reg & EHCI_PS_PP)
  632. tmpbuf[1] |= USB_PORT_STAT_POWER >> 8;
  633. if (ehci_is_TDI()) {
  634. switch (PORTSC_PSPD(reg)) {
  635. case PORTSC_PSPD_FS:
  636. break;
  637. case PORTSC_PSPD_LS:
  638. tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8;
  639. break;
  640. case PORTSC_PSPD_HS:
  641. default:
  642. tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
  643. break;
  644. }
  645. } else {
  646. tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
  647. }
  648. if (reg & EHCI_PS_CSC)
  649. tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION;
  650. if (reg & EHCI_PS_PEC)
  651. tmpbuf[2] |= USB_PORT_STAT_C_ENABLE;
  652. if (reg & EHCI_PS_OCC)
  653. tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT;
  654. if (portreset & (1 << le16_to_cpu(req->index)))
  655. tmpbuf[2] |= USB_PORT_STAT_C_RESET;
  656. srcptr = tmpbuf;
  657. srclen = 4;
  658. break;
  659. case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
  660. reg = ehci_readl(status_reg);
  661. reg &= ~EHCI_PS_CLEAR;
  662. switch (le16_to_cpu(req->value)) {
  663. case USB_PORT_FEAT_ENABLE:
  664. reg |= EHCI_PS_PE;
  665. ehci_writel(status_reg, reg);
  666. break;
  667. case USB_PORT_FEAT_POWER:
  668. if (HCS_PPC(ehci_readl(&hccr->cr_hcsparams))) {
  669. reg |= EHCI_PS_PP;
  670. ehci_writel(status_reg, reg);
  671. }
  672. break;
  673. case USB_PORT_FEAT_RESET:
  674. if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS &&
  675. !ehci_is_TDI() &&
  676. EHCI_PS_IS_LOWSPEED(reg)) {
  677. /* Low speed device, give up ownership. */
  678. debug("port %d low speed --> companion\n",
  679. req->index - 1);
  680. reg |= EHCI_PS_PO;
  681. ehci_writel(status_reg, reg);
  682. break;
  683. } else {
  684. int ret;
  685. reg |= EHCI_PS_PR;
  686. reg &= ~EHCI_PS_PE;
  687. ehci_writel(status_reg, reg);
  688. /*
  689. * caller must wait, then call GetPortStatus
  690. * usb 2.0 specification say 50 ms resets on
  691. * root
  692. */
  693. ehci_powerup_fixup(status_reg, &reg);
  694. ehci_writel(status_reg, reg & ~EHCI_PS_PR);
  695. /*
  696. * A host controller must terminate the reset
  697. * and stabilize the state of the port within
  698. * 2 milliseconds
  699. */
  700. ret = handshake(status_reg, EHCI_PS_PR, 0,
  701. 2 * 1000);
  702. if (!ret)
  703. portreset |=
  704. 1 << le16_to_cpu(req->index);
  705. else
  706. printf("port(%d) reset error\n",
  707. le16_to_cpu(req->index) - 1);
  708. }
  709. break;
  710. default:
  711. debug("unknown feature %x\n", le16_to_cpu(req->value));
  712. goto unknown;
  713. }
  714. /* unblock posted writes */
  715. (void) ehci_readl(&hcor->or_usbcmd);
  716. break;
  717. case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
  718. reg = ehci_readl(status_reg);
  719. switch (le16_to_cpu(req->value)) {
  720. case USB_PORT_FEAT_ENABLE:
  721. reg &= ~EHCI_PS_PE;
  722. break;
  723. case USB_PORT_FEAT_C_ENABLE:
  724. reg = (reg & ~EHCI_PS_CLEAR) | EHCI_PS_PE;
  725. break;
  726. case USB_PORT_FEAT_POWER:
  727. if (HCS_PPC(ehci_readl(&hccr->cr_hcsparams)))
  728. reg = reg & ~(EHCI_PS_CLEAR | EHCI_PS_PP);
  729. case USB_PORT_FEAT_C_CONNECTION:
  730. reg = (reg & ~EHCI_PS_CLEAR) | EHCI_PS_CSC;
  731. break;
  732. case USB_PORT_FEAT_OVER_CURRENT:
  733. reg = (reg & ~EHCI_PS_CLEAR) | EHCI_PS_OCC;
  734. break;
  735. case USB_PORT_FEAT_C_RESET:
  736. portreset &= ~(1 << le16_to_cpu(req->index));
  737. break;
  738. default:
  739. debug("unknown feature %x\n", le16_to_cpu(req->value));
  740. goto unknown;
  741. }
  742. ehci_writel(status_reg, reg);
  743. /* unblock posted write */
  744. (void) ehci_readl(&hcor->or_usbcmd);
  745. break;
  746. default:
  747. debug("Unknown request\n");
  748. goto unknown;
  749. }
  750. mdelay(1);
  751. len = min3(srclen, le16_to_cpu(req->length), length);
  752. if (srcptr != NULL && len > 0)
  753. memcpy(buffer, srcptr, len);
  754. else
  755. debug("Len is 0\n");
  756. dev->act_len = len;
  757. dev->status = 0;
  758. return 0;
  759. unknown:
  760. debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n",
  761. req->requesttype, req->request, le16_to_cpu(req->value),
  762. le16_to_cpu(req->index), le16_to_cpu(req->length));
  763. dev->act_len = 0;
  764. dev->status = USB_ST_STALLED;
  765. return -1;
  766. }
  767. int usb_lowlevel_stop(void)
  768. {
  769. return ehci_hcd_stop();
  770. }
  771. int usb_lowlevel_init(void)
  772. {
  773. uint32_t reg;
  774. uint32_t cmd;
  775. if (ehci_hcd_init())
  776. return -1;
  777. /* EHCI spec section 4.1 */
  778. if (ehci_reset())
  779. return -1;
  780. #if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET)
  781. if (ehci_hcd_init())
  782. return -1;
  783. #endif
  784. /* Set head of reclaim list */
  785. memset(qh_list, 0, sizeof(*qh_list));
  786. qh_list->qh_link = cpu_to_hc32((uint32_t)qh_list | QH_LINK_TYPE_QH);
  787. qh_list->qh_endpt1 = cpu_to_hc32(QH_ENDPT1_H(1) |
  788. QH_ENDPT1_EPS(USB_SPEED_HIGH));
  789. qh_list->qh_curtd = cpu_to_hc32(QT_NEXT_TERMINATE);
  790. qh_list->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
  791. qh_list->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
  792. qh_list->qh_overlay.qt_token =
  793. cpu_to_hc32(QT_TOKEN_STATUS(QT_TOKEN_STATUS_HALTED));
  794. reg = ehci_readl(&hccr->cr_hcsparams);
  795. descriptor.hub.bNbrPorts = HCS_N_PORTS(reg);
  796. printf("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts);
  797. /* Port Indicators */
  798. if (HCS_INDICATOR(reg))
  799. descriptor.hub.wHubCharacteristics |= 0x80;
  800. /* Port Power Control */
  801. if (HCS_PPC(reg))
  802. descriptor.hub.wHubCharacteristics |= 0x01;
  803. /* Start the host controller. */
  804. cmd = ehci_readl(&hcor->or_usbcmd);
  805. /*
  806. * Philips, Intel, and maybe others need CMD_RUN before the
  807. * root hub will detect new devices (why?); NEC doesn't
  808. */
  809. cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  810. cmd |= CMD_RUN;
  811. ehci_writel(&hcor->or_usbcmd, cmd);
  812. /* take control over the ports */
  813. cmd = ehci_readl(&hcor->or_configflag);
  814. cmd |= FLAG_CF;
  815. ehci_writel(&hcor->or_configflag, cmd);
  816. /* unblock posted write */
  817. cmd = ehci_readl(&hcor->or_usbcmd);
  818. mdelay(5);
  819. reg = HC_VERSION(ehci_readl(&hccr->cr_capbase));
  820. printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff);
  821. rootdev = 0;
  822. return 0;
  823. }
  824. int
  825. submit_bulk_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
  826. int length)
  827. {
  828. if (usb_pipetype(pipe) != PIPE_BULK) {
  829. debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe));
  830. return -1;
  831. }
  832. return ehci_submit_async(dev, pipe, buffer, length, NULL);
  833. }
  834. int
  835. submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
  836. int length, struct devrequest *setup)
  837. {
  838. if (usb_pipetype(pipe) != PIPE_CONTROL) {
  839. debug("non-control pipe (type=%lu)", usb_pipetype(pipe));
  840. return -1;
  841. }
  842. if (usb_pipedevice(pipe) == rootdev) {
  843. if (!rootdev)
  844. dev->speed = USB_SPEED_HIGH;
  845. return ehci_submit_root(dev, pipe, buffer, length, setup);
  846. }
  847. return ehci_submit_async(dev, pipe, buffer, length, setup);
  848. }
  849. int
  850. submit_int_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
  851. int length, int interval)
  852. {
  853. debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d",
  854. dev, pipe, buffer, length, interval);
  855. /*
  856. * Interrupt transfers requiring several transactions are not supported
  857. * because bInterval is ignored.
  858. *
  859. * Also, ehci_submit_async() relies on wMaxPacketSize being a power of 2
  860. * <= PKT_ALIGN if several qTDs are required, while the USB
  861. * specification does not constrain this for interrupt transfers. That
  862. * means that ehci_submit_async() would support interrupt transfers
  863. * requiring several transactions only as long as the transfer size does
  864. * not require more than a single qTD.
  865. */
  866. if (length > usb_maxpacket(dev, pipe)) {
  867. printf("%s: Interrupt transfers requiring several transactions "
  868. "are not supported.\n", __func__);
  869. return -1;
  870. }
  871. return ehci_submit_async(dev, pipe, buffer, length, NULL);
  872. }