cpu.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * (C) Copyright 2010 Samsung Electronics
  3. * Minkyu Kang <mk7.kang@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. *
  20. */
  21. #ifndef _EXYNOS4_CPU_H
  22. #define _EXYNOS4_CPU_H
  23. #define DEVICE_NOT_AVAILABLE 0
  24. #define EXYNOS_CPU_NAME "Exynos"
  25. #define EXYNOS4_ADDR_BASE 0x10000000
  26. /* EXYNOS4 */
  27. #define EXYNOS4_I2C_SPACING 0x10000
  28. #define EXYNOS4_GPIO_PART3_BASE 0x03860000
  29. #define EXYNOS4_PRO_ID 0x10000000
  30. #define EXYNOS4_SYSREG_BASE 0x10010000
  31. #define EXYNOS4_POWER_BASE 0x10020000
  32. #define EXYNOS4_SWRESET 0x10020400
  33. #define EXYNOS4_CLOCK_BASE 0x10030000
  34. #define EXYNOS4_SYSTIMER_BASE 0x10050000
  35. #define EXYNOS4_WATCHDOG_BASE 0x10060000
  36. #define EXYNOS4_MIU_BASE 0x10600000
  37. #define EXYNOS4_DMC0_BASE 0x10400000
  38. #define EXYNOS4_DMC1_BASE 0x10410000
  39. #define EXYNOS4_GPIO_PART2_BASE 0x11000000
  40. #define EXYNOS4_GPIO_PART1_BASE 0x11400000
  41. #define EXYNOS4_FIMD_BASE 0x11C00000
  42. #define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
  43. #define EXYNOS4_USBOTG_BASE 0x12480000
  44. #define EXYNOS4_MMC_BASE 0x12510000
  45. #define EXYNOS4_SROMC_BASE 0x12570000
  46. #define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
  47. #define EXYNOS4_USBPHY_BASE 0x125B0000
  48. #define EXYNOS4_UART_BASE 0x13800000
  49. #define EXYNOS4_I2C_BASE 0x13860000
  50. #define EXYNOS4_ADC_BASE 0x13910000
  51. #define EXYNOS4_SPI_BASE 0x13920000
  52. #define EXYNOS4_PWMTIMER_BASE 0x139D0000
  53. #define EXYNOS4_MODEM_BASE 0x13A00000
  54. #define EXYNOS4_USBPHY_CONTROL 0x10020704
  55. #define EXYNOS4_I2S_BASE 0xE2100000
  56. #define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
  57. #define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
  58. #define EXYNOS4_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
  59. /* EXYNOS5 */
  60. #define EXYNOS5_I2C_SPACING 0x10000
  61. #define EXYNOS5_GPIO_PART4_BASE 0x03860000
  62. #define EXYNOS5_PRO_ID 0x10000000
  63. #define EXYNOS5_CLOCK_BASE 0x10010000
  64. #define EXYNOS5_POWER_BASE 0x10040000
  65. #define EXYNOS5_SWRESET 0x10040400
  66. #define EXYNOS5_SYSREG_BASE 0x10050000
  67. #define EXYNOS5_WATCHDOG_BASE 0x101D0000
  68. #define EXYNOS5_DMC_PHY0_BASE 0x10C00000
  69. #define EXYNOS5_DMC_PHY1_BASE 0x10C10000
  70. #define EXYNOS5_GPIO_PART3_BASE 0x10D10000
  71. #define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
  72. #define EXYNOS5_GPIO_PART1_BASE 0x11400000
  73. #define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
  74. #define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
  75. #define EXYNOS5_USBPHY_BASE 0x12130000
  76. #define EXYNOS5_USBOTG_BASE 0x12140000
  77. #define EXYNOS5_MMC_BASE 0x12200000
  78. #define EXYNOS5_SROMC_BASE 0x12250000
  79. #define EXYNOS5_UART_BASE 0x12C00000
  80. #define EXYNOS5_I2C_BASE 0x12C60000
  81. #define EXYNOS5_SPI_BASE 0x12D20000
  82. #define EXYNOS5_I2S_BASE 0x12D60000
  83. #define EXYNOS5_PWMTIMER_BASE 0x12DD0000
  84. #define EXYNOS5_SPI_ISP_BASE 0x131A0000
  85. #define EXYNOS5_GPIO_PART2_BASE 0x13400000
  86. #define EXYNOS5_FIMD_BASE 0x14400000
  87. #define EXYNOS5_DP_BASE 0x145B0000
  88. #define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
  89. #define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
  90. #ifndef __ASSEMBLY__
  91. #include <asm/io.h>
  92. /* CPU detection macros */
  93. extern unsigned int s5p_cpu_id;
  94. extern unsigned int s5p_cpu_rev;
  95. static inline int s5p_get_cpu_rev(void)
  96. {
  97. return s5p_cpu_rev;
  98. }
  99. static inline void s5p_set_cpu_id(void)
  100. {
  101. unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
  102. switch (pro_id) {
  103. case 0x200:
  104. /* Exynos4210 EVT0 */
  105. s5p_cpu_id = 0x4210;
  106. s5p_cpu_rev = 0;
  107. break;
  108. case 0x210:
  109. /* Exynos4210 EVT1 */
  110. s5p_cpu_id = 0x4210;
  111. break;
  112. case 0x412:
  113. /* Exynos4412 */
  114. s5p_cpu_id = 0x4412;
  115. break;
  116. case 0x520:
  117. /* Exynos5250 */
  118. s5p_cpu_id = 0x5250;
  119. break;
  120. }
  121. }
  122. static inline char *s5p_get_cpu_name(void)
  123. {
  124. return EXYNOS_CPU_NAME;
  125. }
  126. #define IS_SAMSUNG_TYPE(type, id) \
  127. static inline int cpu_is_##type(void) \
  128. { \
  129. return (s5p_cpu_id >> 12) == id; \
  130. }
  131. IS_SAMSUNG_TYPE(exynos4, 0x4)
  132. IS_SAMSUNG_TYPE(exynos5, 0x5)
  133. #define IS_EXYNOS_TYPE(type, id) \
  134. static inline int proid_is_##type(void) \
  135. { \
  136. return s5p_cpu_id == id; \
  137. }
  138. IS_EXYNOS_TYPE(exynos4210, 0x4210)
  139. IS_EXYNOS_TYPE(exynos5250, 0x5250)
  140. #define SAMSUNG_BASE(device, base) \
  141. static inline unsigned int samsung_get_base_##device(void) \
  142. { \
  143. if (cpu_is_exynos4()) \
  144. return EXYNOS4_##base; \
  145. else if (cpu_is_exynos5()) \
  146. return EXYNOS5_##base; \
  147. else \
  148. return 0; \
  149. }
  150. SAMSUNG_BASE(adc, ADC_BASE)
  151. SAMSUNG_BASE(clock, CLOCK_BASE)
  152. SAMSUNG_BASE(dp, DP_BASE)
  153. SAMSUNG_BASE(sysreg, SYSREG_BASE)
  154. SAMSUNG_BASE(fimd, FIMD_BASE)
  155. SAMSUNG_BASE(i2c, I2C_BASE)
  156. SAMSUNG_BASE(i2s, I2S_BASE)
  157. SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
  158. SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
  159. SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
  160. SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
  161. SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
  162. SAMSUNG_BASE(pro_id, PRO_ID)
  163. SAMSUNG_BASE(mmc, MMC_BASE)
  164. SAMSUNG_BASE(modem, MODEM_BASE)
  165. SAMSUNG_BASE(sromc, SROMC_BASE)
  166. SAMSUNG_BASE(swreset, SWRESET)
  167. SAMSUNG_BASE(timer, PWMTIMER_BASE)
  168. SAMSUNG_BASE(uart, UART_BASE)
  169. SAMSUNG_BASE(usb_phy, USBPHY_BASE)
  170. SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
  171. SAMSUNG_BASE(usb_otg, USBOTG_BASE)
  172. SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
  173. SAMSUNG_BASE(power, POWER_BASE)
  174. SAMSUNG_BASE(spi, SPI_BASE)
  175. SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
  176. #endif
  177. #endif /* _EXYNOS4_CPU_H */