mxs_spi.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /*
  2. * Freescale i.MX28 SPI driver
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. * NOTE: This driver only supports the SPI-controller chipselects,
  23. * GPIO driven chipselects are not supported.
  24. */
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <spi.h>
  28. #include <asm/errno.h>
  29. #include <asm/io.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/imx-regs.h>
  32. #include <asm/arch/sys_proto.h>
  33. #define MXS_SPI_MAX_TIMEOUT 1000000
  34. #define MXS_SPI_PORT_OFFSET 0x2000
  35. struct mxs_spi_slave {
  36. struct spi_slave slave;
  37. uint32_t max_khz;
  38. uint32_t mode;
  39. struct mx28_ssp_regs *regs;
  40. };
  41. static inline struct mxs_spi_slave *to_mxs_slave(struct spi_slave *slave)
  42. {
  43. return container_of(slave, struct mxs_spi_slave, slave);
  44. }
  45. void spi_init(void)
  46. {
  47. }
  48. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  49. unsigned int max_hz, unsigned int mode)
  50. {
  51. struct mxs_spi_slave *mxs_slave;
  52. uint32_t addr;
  53. if (bus > 3) {
  54. printf("MXS SPI: Max bus number is 3\n");
  55. return NULL;
  56. }
  57. mxs_slave = malloc(sizeof(struct mxs_spi_slave));
  58. if (!mxs_slave)
  59. return NULL;
  60. addr = MXS_SSP0_BASE + (bus * MXS_SPI_PORT_OFFSET);
  61. mxs_slave->slave.bus = bus;
  62. mxs_slave->slave.cs = cs;
  63. mxs_slave->max_khz = max_hz / 1000;
  64. mxs_slave->mode = mode;
  65. mxs_slave->regs = (struct mx28_ssp_regs *)addr;
  66. return &mxs_slave->slave;
  67. }
  68. void spi_free_slave(struct spi_slave *slave)
  69. {
  70. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  71. free(mxs_slave);
  72. }
  73. int spi_claim_bus(struct spi_slave *slave)
  74. {
  75. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  76. struct mx28_ssp_regs *ssp_regs = mxs_slave->regs;
  77. uint32_t reg = 0;
  78. mx28_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
  79. writel(SSP_CTRL0_BUS_WIDTH_ONE_BIT, &ssp_regs->hw_ssp_ctrl0);
  80. reg = SSP_CTRL1_SSP_MODE_SPI | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS;
  81. reg |= (mxs_slave->mode & SPI_CPOL) ? SSP_CTRL1_POLARITY : 0;
  82. reg |= (mxs_slave->mode & SPI_CPHA) ? SSP_CTRL1_PHASE : 0;
  83. writel(reg, &ssp_regs->hw_ssp_ctrl1);
  84. writel(0, &ssp_regs->hw_ssp_cmd0);
  85. mx28_set_ssp_busclock(slave->bus, mxs_slave->max_khz);
  86. return 0;
  87. }
  88. void spi_release_bus(struct spi_slave *slave)
  89. {
  90. }
  91. static void mxs_spi_start_xfer(struct mx28_ssp_regs *ssp_regs)
  92. {
  93. writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_set);
  94. writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_clr);
  95. }
  96. static void mxs_spi_end_xfer(struct mx28_ssp_regs *ssp_regs)
  97. {
  98. writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_clr);
  99. writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_set);
  100. }
  101. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  102. const void *dout, void *din, unsigned long flags)
  103. {
  104. struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
  105. struct mx28_ssp_regs *ssp_regs = mxs_slave->regs;
  106. int len = bitlen / 8;
  107. const char *tx = dout;
  108. char *rx = din;
  109. char dummy;
  110. if (bitlen == 0) {
  111. if (flags & SPI_XFER_END) {
  112. rx = &dummy;
  113. len = 1;
  114. } else
  115. return 0;
  116. }
  117. if (!rx && !tx)
  118. return 0;
  119. if (flags & SPI_XFER_BEGIN)
  120. mxs_spi_start_xfer(ssp_regs);
  121. while (len--) {
  122. /* We transfer 1 byte */
  123. writel(1, &ssp_regs->hw_ssp_xfer_size);
  124. if ((flags & SPI_XFER_END) && !len)
  125. mxs_spi_end_xfer(ssp_regs);
  126. if (tx)
  127. writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_clr);
  128. else
  129. writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_set);
  130. writel(SSP_CTRL0_RUN, &ssp_regs->hw_ssp_ctrl0_set);
  131. if (mx28_wait_mask_set(&ssp_regs->hw_ssp_ctrl0_reg,
  132. SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
  133. printf("MXS SPI: Timeout waiting for start\n");
  134. return -ETIMEDOUT;
  135. }
  136. if (tx)
  137. writel(*tx++, &ssp_regs->hw_ssp_data);
  138. writel(SSP_CTRL0_DATA_XFER, &ssp_regs->hw_ssp_ctrl0_set);
  139. if (rx) {
  140. if (mx28_wait_mask_clr(&ssp_regs->hw_ssp_status_reg,
  141. SSP_STATUS_FIFO_EMPTY, MXS_SPI_MAX_TIMEOUT)) {
  142. printf("MXS SPI: Timeout waiting for data\n");
  143. return -ETIMEDOUT;
  144. }
  145. *rx = readl(&ssp_regs->hw_ssp_data);
  146. rx++;
  147. }
  148. if (mx28_wait_mask_clr(&ssp_regs->hw_ssp_ctrl0_reg,
  149. SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
  150. printf("MXS SPI: Timeout waiting for finish\n");
  151. return -ETIMEDOUT;
  152. }
  153. }
  154. return 0;
  155. }