fec.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * This file is based on mpc4200fec.c,
  6. * (C) Copyright Motorola, Inc., 2000
  7. */
  8. #include <common.h>
  9. #include <mpc5xxx.h>
  10. #include <malloc.h>
  11. #include <net.h>
  12. #include <miiphy.h>
  13. #include "sdma.h"
  14. #include "fec.h"
  15. /* #define DEBUG 0x28 */
  16. #if (CONFIG_COMMANDS & CFG_CMD_NET) && defined(CONFIG_NET_MULTI) && \
  17. defined(CONFIG_MPC5xxx_FEC)
  18. #if !(defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII))
  19. #error "CONFIG_MII has to be defined!"
  20. #endif
  21. #if (DEBUG & 0x60)
  22. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  23. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec);
  24. #endif /* DEBUG */
  25. #if (DEBUG & 0x40)
  26. static uint32 local_crc32(char *string, unsigned int crc_value, int len);
  27. #endif
  28. typedef struct {
  29. uint8 data[1500]; /* actual data */
  30. int length; /* actual length */
  31. int used; /* buffer in use or not */
  32. uint8 head[16]; /* MAC header(6 + 6 + 2) + 2(aligned) */
  33. } NBUF;
  34. int fec5xxx_miiphy_read(char *devname, uint8 phyAddr, uint8 regAddr, uint16 * retVal);
  35. int fec5xxx_miiphy_write(char *devname, uint8 phyAddr, uint8 regAddr, uint16 data);
  36. /********************************************************************/
  37. #if (DEBUG & 0x2)
  38. static void mpc5xxx_fec_phydump (char *devname)
  39. {
  40. uint16 phyStatus, i;
  41. uint8 phyAddr = CONFIG_PHY_ADDR;
  42. uint8 reg_mask[] = {
  43. #if CONFIG_PHY_TYPE == 0x79c874 /* AMD Am79C874 */
  44. /* regs to print: 0...7, 16...19, 21, 23, 24 */
  45. 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0,
  46. 1, 1, 1, 1, 0, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  47. #else
  48. /* regs to print: 0...8, 16...20 */
  49. 1, 1, 1, 1, 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0,
  50. 1, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  51. #endif
  52. };
  53. for (i = 0; i < 32; i++) {
  54. if (reg_mask[i]) {
  55. miiphy_read(devname, phyAddr, i, &phyStatus);
  56. printf("Mii reg %d: 0x%04x\n", i, phyStatus);
  57. }
  58. }
  59. }
  60. #endif
  61. /********************************************************************/
  62. static int mpc5xxx_fec_rbd_init(mpc5xxx_fec_priv *fec)
  63. {
  64. int ix;
  65. char *data;
  66. static int once = 0;
  67. for (ix = 0; ix < FEC_RBD_NUM; ix++) {
  68. if (!once) {
  69. data = (char *)malloc(FEC_MAX_PKT_SIZE);
  70. if (data == NULL) {
  71. printf ("RBD INIT FAILED\n");
  72. return -1;
  73. }
  74. fec->rbdBase[ix].dataPointer = (uint32)data;
  75. }
  76. fec->rbdBase[ix].status = FEC_RBD_EMPTY;
  77. fec->rbdBase[ix].dataLength = 0;
  78. }
  79. once ++;
  80. /*
  81. * have the last RBD to close the ring
  82. */
  83. fec->rbdBase[ix - 1].status |= FEC_RBD_WRAP;
  84. fec->rbdIndex = 0;
  85. return 0;
  86. }
  87. /********************************************************************/
  88. static void mpc5xxx_fec_tbd_init(mpc5xxx_fec_priv *fec)
  89. {
  90. int ix;
  91. for (ix = 0; ix < FEC_TBD_NUM; ix++) {
  92. fec->tbdBase[ix].status = 0;
  93. }
  94. /*
  95. * Have the last TBD to close the ring
  96. */
  97. fec->tbdBase[ix - 1].status |= FEC_TBD_WRAP;
  98. /*
  99. * Initialize some indices
  100. */
  101. fec->tbdIndex = 0;
  102. fec->usedTbdIndex = 0;
  103. fec->cleanTbdNum = FEC_TBD_NUM;
  104. }
  105. /********************************************************************/
  106. static void mpc5xxx_fec_rbd_clean(mpc5xxx_fec_priv *fec, volatile FEC_RBD * pRbd)
  107. {
  108. /*
  109. * Reset buffer descriptor as empty
  110. */
  111. if ((fec->rbdIndex) == (FEC_RBD_NUM - 1))
  112. pRbd->status = (FEC_RBD_WRAP | FEC_RBD_EMPTY);
  113. else
  114. pRbd->status = FEC_RBD_EMPTY;
  115. pRbd->dataLength = 0;
  116. /*
  117. * Now, we have an empty RxBD, restart the SmartDMA receive task
  118. */
  119. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  120. /*
  121. * Increment BD count
  122. */
  123. fec->rbdIndex = (fec->rbdIndex + 1) % FEC_RBD_NUM;
  124. }
  125. /********************************************************************/
  126. static void mpc5xxx_fec_tbd_scrub(mpc5xxx_fec_priv *fec)
  127. {
  128. volatile FEC_TBD *pUsedTbd;
  129. #if (DEBUG & 0x1)
  130. printf ("tbd_scrub: fec->cleanTbdNum = %d, fec->usedTbdIndex = %d\n",
  131. fec->cleanTbdNum, fec->usedTbdIndex);
  132. #endif
  133. /*
  134. * process all the consumed TBDs
  135. */
  136. while (fec->cleanTbdNum < FEC_TBD_NUM) {
  137. pUsedTbd = &fec->tbdBase[fec->usedTbdIndex];
  138. if (pUsedTbd->status & FEC_TBD_READY) {
  139. #if (DEBUG & 0x20)
  140. printf("Cannot clean TBD %d, in use\n", fec->cleanTbdNum);
  141. #endif
  142. return;
  143. }
  144. /*
  145. * clean this buffer descriptor
  146. */
  147. if (fec->usedTbdIndex == (FEC_TBD_NUM - 1))
  148. pUsedTbd->status = FEC_TBD_WRAP;
  149. else
  150. pUsedTbd->status = 0;
  151. /*
  152. * update some indeces for a correct handling of the TBD ring
  153. */
  154. fec->cleanTbdNum++;
  155. fec->usedTbdIndex = (fec->usedTbdIndex + 1) % FEC_TBD_NUM;
  156. }
  157. }
  158. /********************************************************************/
  159. static void mpc5xxx_fec_set_hwaddr(mpc5xxx_fec_priv *fec, char *mac)
  160. {
  161. uint8 currByte; /* byte for which to compute the CRC */
  162. int byte; /* loop - counter */
  163. int bit; /* loop - counter */
  164. uint32 crc = 0xffffffff; /* initial value */
  165. /*
  166. * The algorithm used is the following:
  167. * we loop on each of the six bytes of the provided address,
  168. * and we compute the CRC by left-shifting the previous
  169. * value by one position, so that each bit in the current
  170. * byte of the address may contribute the calculation. If
  171. * the latter and the MSB in the CRC are different, then
  172. * the CRC value so computed is also ex-ored with the
  173. * "polynomium generator". The current byte of the address
  174. * is also shifted right by one bit at each iteration.
  175. * This is because the CRC generatore in hardware is implemented
  176. * as a shift-register with as many ex-ores as the radixes
  177. * in the polynomium. This suggests that we represent the
  178. * polynomiumm itself as a 32-bit constant.
  179. */
  180. for (byte = 0; byte < 6; byte++) {
  181. currByte = mac[byte];
  182. for (bit = 0; bit < 8; bit++) {
  183. if ((currByte & 0x01) ^ (crc & 0x01)) {
  184. crc >>= 1;
  185. crc = crc ^ 0xedb88320;
  186. } else {
  187. crc >>= 1;
  188. }
  189. currByte >>= 1;
  190. }
  191. }
  192. crc = crc >> 26;
  193. /*
  194. * Set individual hash table register
  195. */
  196. if (crc >= 32) {
  197. fec->eth->iaddr1 = (1 << (crc - 32));
  198. fec->eth->iaddr2 = 0;
  199. } else {
  200. fec->eth->iaddr1 = 0;
  201. fec->eth->iaddr2 = (1 << crc);
  202. }
  203. /*
  204. * Set physical address
  205. */
  206. fec->eth->paddr1 = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
  207. fec->eth->paddr2 = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
  208. }
  209. /********************************************************************/
  210. static int mpc5xxx_fec_init(struct eth_device *dev, bd_t * bis)
  211. {
  212. DECLARE_GLOBAL_DATA_PTR;
  213. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  214. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  215. #if (DEBUG & 0x1)
  216. printf ("mpc5xxx_fec_init... Begin\n");
  217. #endif
  218. /*
  219. * Initialize RxBD/TxBD rings
  220. */
  221. mpc5xxx_fec_rbd_init(fec);
  222. mpc5xxx_fec_tbd_init(fec);
  223. /*
  224. * Clear FEC-Lite interrupt event register(IEVENT)
  225. */
  226. fec->eth->ievent = 0xffffffff;
  227. /*
  228. * Set interrupt mask register
  229. */
  230. fec->eth->imask = 0x00000000;
  231. /*
  232. * Set FEC-Lite receive control register(R_CNTRL):
  233. */
  234. if (fec->xcv_type == SEVENWIRE) {
  235. /*
  236. * Frame length=1518; 7-wire mode
  237. */
  238. fec->eth->r_cntrl = 0x05ee0020; /*0x05ee0000;FIXME */
  239. } else {
  240. /*
  241. * Frame length=1518; MII mode;
  242. */
  243. fec->eth->r_cntrl = 0x05ee0024; /*0x05ee0004;FIXME */
  244. }
  245. fec->eth->x_cntrl = 0x00000000; /* half-duplex, heartbeat disabled */
  246. if (fec->xcv_type != SEVENWIRE) {
  247. /*
  248. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  249. * and do not drop the Preamble.
  250. */
  251. fec->eth->mii_speed = (((gd->ipb_clk >> 20) / 5) << 1); /* No MII for 7-wire mode */
  252. }
  253. /*
  254. * Set Opcode/Pause Duration Register
  255. */
  256. fec->eth->op_pause = 0x00010020; /*FIXME0xffff0020; */
  257. /*
  258. * Set Rx FIFO alarm and granularity value
  259. */
  260. fec->eth->rfifo_cntrl = 0x0c000000
  261. | (fec->eth->rfifo_cntrl & ~0x0f000000);
  262. fec->eth->rfifo_alarm = 0x0000030c;
  263. #if (DEBUG & 0x22)
  264. if (fec->eth->rfifo_status & 0x00700000 ) {
  265. printf("mpc5xxx_fec_init() RFIFO error\n");
  266. }
  267. #endif
  268. /*
  269. * Set Tx FIFO granularity value
  270. */
  271. fec->eth->tfifo_cntrl = 0x0c000000
  272. | (fec->eth->tfifo_cntrl & ~0x0f000000);
  273. #if (DEBUG & 0x2)
  274. printf("tfifo_status: 0x%08x\n", fec->eth->tfifo_status);
  275. printf("tfifo_alarm: 0x%08x\n", fec->eth->tfifo_alarm);
  276. #endif
  277. /*
  278. * Set transmit fifo watermark register(X_WMRK), default = 64
  279. */
  280. fec->eth->tfifo_alarm = 0x00000080;
  281. fec->eth->x_wmrk = 0x2;
  282. /*
  283. * Set individual address filter for unicast address
  284. * and set physical address registers.
  285. */
  286. mpc5xxx_fec_set_hwaddr(fec, (char *)dev->enetaddr);
  287. /*
  288. * Set multicast address filter
  289. */
  290. fec->eth->gaddr1 = 0x00000000;
  291. fec->eth->gaddr2 = 0x00000000;
  292. /*
  293. * Turn ON cheater FSM: ????
  294. */
  295. fec->eth->xmit_fsm = 0x03000000;
  296. #if defined(CONFIG_MPC5200)
  297. /*
  298. * Turn off COMM bus prefetch in the MGT5200 BestComm. It doesn't
  299. * work w/ the current receive task.
  300. */
  301. sdma->PtdCntrl |= 0x00000001;
  302. #endif
  303. /*
  304. * Set priority of different initiators
  305. */
  306. sdma->IPR0 = 7; /* always */
  307. sdma->IPR3 = 6; /* Eth RX */
  308. sdma->IPR4 = 5; /* Eth Tx */
  309. /*
  310. * Clear SmartDMA task interrupt pending bits
  311. */
  312. SDMA_CLEAR_IEVENT(FEC_RECV_TASK_NO);
  313. /*
  314. * Initialize SmartDMA parameters stored in SRAM
  315. */
  316. *(volatile int *)FEC_TBD_BASE = (int)fec->tbdBase;
  317. *(volatile int *)FEC_RBD_BASE = (int)fec->rbdBase;
  318. *(volatile int *)FEC_TBD_NEXT = (int)fec->tbdBase;
  319. *(volatile int *)FEC_RBD_NEXT = (int)fec->rbdBase;
  320. /*
  321. * Enable FEC-Lite controller
  322. */
  323. fec->eth->ecntrl |= 0x00000006;
  324. #if (DEBUG & 0x2)
  325. if (fec->xcv_type != SEVENWIRE)
  326. mpc5xxx_fec_phydump ();
  327. #endif
  328. /*
  329. * Enable SmartDMA receive task
  330. */
  331. SDMA_TASK_ENABLE(FEC_RECV_TASK_NO);
  332. #if (DEBUG & 0x1)
  333. printf("mpc5xxx_fec_init... Done \n");
  334. #endif
  335. return 1;
  336. }
  337. /********************************************************************/
  338. static int mpc5xxx_fec_init_phy(struct eth_device *dev, bd_t * bis)
  339. {
  340. DECLARE_GLOBAL_DATA_PTR;
  341. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  342. const uint8 phyAddr = CONFIG_PHY_ADDR; /* Only one PHY */
  343. #if (DEBUG & 0x1)
  344. printf ("mpc5xxx_fec_init_phy... Begin\n");
  345. #endif
  346. /*
  347. * Initialize GPIO pins
  348. */
  349. if (fec->xcv_type == SEVENWIRE) {
  350. /* 10MBit with 7-wire operation */
  351. #if defined(CONFIG_TOTAL5200)
  352. /* 7-wire and USB2 on Ethernet */
  353. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00030000;
  354. #else /* !CONFIG_TOTAL5200 */
  355. /* 7-wire only */
  356. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00020000;
  357. #endif /* CONFIG_TOTAL5200 */
  358. } else {
  359. /* 100MBit with MD operation */
  360. *(vu_long *)MPC5XXX_GPS_PORT_CONFIG |= 0x00050000;
  361. }
  362. /*
  363. * Clear FEC-Lite interrupt event register(IEVENT)
  364. */
  365. fec->eth->ievent = 0xffffffff;
  366. /*
  367. * Set interrupt mask register
  368. */
  369. fec->eth->imask = 0x00000000;
  370. if (fec->xcv_type != SEVENWIRE) {
  371. /*
  372. * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
  373. * and do not drop the Preamble.
  374. */
  375. fec->eth->mii_speed = (((gd->ipb_clk >> 20) / 5) << 1); /* No MII for 7-wire mode */
  376. }
  377. if (fec->xcv_type != SEVENWIRE) {
  378. /*
  379. * Initialize PHY(LXT971A):
  380. *
  381. * Generally, on power up, the LXT971A reads its configuration
  382. * pins to check for forced operation, If not cofigured for
  383. * forced operation, it uses auto-negotiation/parallel detection
  384. * to automatically determine line operating conditions.
  385. * If the PHY device on the other side of the link supports
  386. * auto-negotiation, the LXT971A auto-negotiates with it
  387. * using Fast Link Pulse(FLP) Bursts. If the PHY partner does not
  388. * support auto-negotiation, the LXT971A automatically detects
  389. * the presence of either link pulses(10Mbps PHY) or Idle
  390. * symbols(100Mbps) and sets its operating conditions accordingly.
  391. *
  392. * When auto-negotiation is controlled by software, the following
  393. * steps are recommended.
  394. *
  395. * Note:
  396. * The physical address is dependent on hardware configuration.
  397. *
  398. */
  399. int timeout = 1;
  400. uint16 phyStatus;
  401. /*
  402. * Reset PHY, then delay 300ns
  403. */
  404. miiphy_write(dev->name, phyAddr, 0x0, 0x8000);
  405. udelay(1000);
  406. if (fec->xcv_type == MII10) {
  407. /*
  408. * Force 10Base-T, FDX operation
  409. */
  410. #if (DEBUG & 0x2)
  411. printf("Forcing 10 Mbps ethernet link... ");
  412. #endif
  413. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  414. /*
  415. miiphy_write(dev->name, fec, phyAddr, 0x0, 0x0100);
  416. */
  417. miiphy_write(dev->name, phyAddr, 0x0, 0x0180);
  418. timeout = 20;
  419. do { /* wait for link status to go down */
  420. udelay(10000);
  421. if ((timeout--) == 0) {
  422. #if (DEBUG & 0x2)
  423. printf("hmmm, should not have waited...");
  424. #endif
  425. break;
  426. }
  427. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  428. #if (DEBUG & 0x2)
  429. printf("=");
  430. #endif
  431. } while ((phyStatus & 0x0004)); /* !link up */
  432. timeout = 1000;
  433. do { /* wait for link status to come back up */
  434. udelay(10000);
  435. if ((timeout--) == 0) {
  436. printf("failed. Link is down.\n");
  437. break;
  438. }
  439. miiphy_read(dev->name, phyAddr, 0x1, &phyStatus);
  440. #if (DEBUG & 0x2)
  441. printf("+");
  442. #endif
  443. } while (!(phyStatus & 0x0004)); /* !link up */
  444. #if (DEBUG & 0x2)
  445. printf ("done.\n");
  446. #endif
  447. } else { /* MII100 */
  448. /*
  449. * Set the auto-negotiation advertisement register bits
  450. */
  451. miiphy_write(dev->name, phyAddr, 0x4, 0x01e1);
  452. /*
  453. * Set MDIO bit 0.12 = 1(&& bit 0.9=1?) to enable auto-negotiation
  454. */
  455. miiphy_write(dev->name, phyAddr, 0x0, 0x1200);
  456. /*
  457. * Wait for AN completion
  458. */
  459. timeout = 5000;
  460. do {
  461. udelay(1000);
  462. if ((timeout--) == 0) {
  463. #if (DEBUG & 0x2)
  464. printf("PHY auto neg 0 failed...\n");
  465. #endif
  466. return -1;
  467. }
  468. if (miiphy_read(dev->name, phyAddr, 0x1, &phyStatus) != 0) {
  469. #if (DEBUG & 0x2)
  470. printf("PHY auto neg 1 failed 0x%04x...\n", phyStatus);
  471. #endif
  472. return -1;
  473. }
  474. } while (!(phyStatus & 0x0004));
  475. #if (DEBUG & 0x2)
  476. printf("PHY auto neg complete! \n");
  477. #endif
  478. }
  479. }
  480. #if (DEBUG & 0x2)
  481. if (fec->xcv_type != SEVENWIRE)
  482. mpc5xxx_fec_phydump (dev->name);
  483. #endif
  484. #if (DEBUG & 0x1)
  485. printf("mpc5xxx_fec_init_phy... Done \n");
  486. #endif
  487. return 1;
  488. }
  489. /********************************************************************/
  490. static void mpc5xxx_fec_halt(struct eth_device *dev)
  491. {
  492. #if defined(CONFIG_MPC5200)
  493. struct mpc5xxx_sdma *sdma = (struct mpc5xxx_sdma *)MPC5XXX_SDMA;
  494. #endif
  495. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  496. int counter = 0xffff;
  497. #if (DEBUG & 0x2)
  498. if (fec->xcv_type != SEVENWIRE)
  499. mpc5xxx_fec_phydump ();
  500. #endif
  501. /*
  502. * mask FEC chip interrupts
  503. */
  504. fec->eth->imask = 0;
  505. /*
  506. * issue graceful stop command to the FEC transmitter if necessary
  507. */
  508. fec->eth->x_cntrl |= 0x00000001;
  509. /*
  510. * wait for graceful stop to register
  511. */
  512. while ((counter--) && (!(fec->eth->ievent & 0x10000000))) ;
  513. /*
  514. * Disable SmartDMA tasks
  515. */
  516. SDMA_TASK_DISABLE (FEC_XMIT_TASK_NO);
  517. SDMA_TASK_DISABLE (FEC_RECV_TASK_NO);
  518. #if defined(CONFIG_MPC5200)
  519. /*
  520. * Turn on COMM bus prefetch in the MGT5200 BestComm after we're
  521. * done. It doesn't work w/ the current receive task.
  522. */
  523. sdma->PtdCntrl &= ~0x00000001;
  524. #endif
  525. /*
  526. * Disable the Ethernet Controller
  527. */
  528. fec->eth->ecntrl &= 0xfffffffd;
  529. /*
  530. * Clear FIFO status registers
  531. */
  532. fec->eth->rfifo_status &= 0x00700000;
  533. fec->eth->tfifo_status &= 0x00700000;
  534. fec->eth->reset_cntrl = 0x01000000;
  535. /*
  536. * Issue a reset command to the FEC chip
  537. */
  538. fec->eth->ecntrl |= 0x1;
  539. /*
  540. * wait at least 16 clock cycles
  541. */
  542. udelay(10);
  543. #if (DEBUG & 0x3)
  544. printf("Ethernet task stopped\n");
  545. #endif
  546. }
  547. #if (DEBUG & 0x60)
  548. /********************************************************************/
  549. static void tfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  550. {
  551. uint16 phyAddr = CONFIG_PHY_ADDR;
  552. uint16 phyStatus;
  553. if ((fec->eth->tfifo_lrf_ptr != fec->eth->tfifo_lwf_ptr)
  554. || (fec->eth->tfifo_rdptr != fec->eth->tfifo_wrptr)) {
  555. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  556. printf("\nphyStatus: 0x%04x\n", phyStatus);
  557. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  558. printf("ievent: 0x%08x\n", fec->eth->ievent);
  559. printf("x_status: 0x%08x\n", fec->eth->x_status);
  560. printf("tfifo: status 0x%08x\n", fec->eth->tfifo_status);
  561. printf(" control 0x%08x\n", fec->eth->tfifo_cntrl);
  562. printf(" lrfp 0x%08x\n", fec->eth->tfifo_lrf_ptr);
  563. printf(" lwfp 0x%08x\n", fec->eth->tfifo_lwf_ptr);
  564. printf(" alarm 0x%08x\n", fec->eth->tfifo_alarm);
  565. printf(" readptr 0x%08x\n", fec->eth->tfifo_rdptr);
  566. printf(" writptr 0x%08x\n", fec->eth->tfifo_wrptr);
  567. }
  568. }
  569. static void rfifo_print(char *devname, mpc5xxx_fec_priv *fec)
  570. {
  571. uint16 phyAddr = CONFIG_PHY_ADDR;
  572. uint16 phyStatus;
  573. if ((fec->eth->rfifo_lrf_ptr != fec->eth->rfifo_lwf_ptr)
  574. || (fec->eth->rfifo_rdptr != fec->eth->rfifo_wrptr)) {
  575. miiphy_read(devname, phyAddr, 0x1, &phyStatus);
  576. printf("\nphyStatus: 0x%04x\n", phyStatus);
  577. printf("ecntrl: 0x%08x\n", fec->eth->ecntrl);
  578. printf("ievent: 0x%08x\n", fec->eth->ievent);
  579. printf("x_status: 0x%08x\n", fec->eth->x_status);
  580. printf("rfifo: status 0x%08x\n", fec->eth->rfifo_status);
  581. printf(" control 0x%08x\n", fec->eth->rfifo_cntrl);
  582. printf(" lrfp 0x%08x\n", fec->eth->rfifo_lrf_ptr);
  583. printf(" lwfp 0x%08x\n", fec->eth->rfifo_lwf_ptr);
  584. printf(" alarm 0x%08x\n", fec->eth->rfifo_alarm);
  585. printf(" readptr 0x%08x\n", fec->eth->rfifo_rdptr);
  586. printf(" writptr 0x%08x\n", fec->eth->rfifo_wrptr);
  587. }
  588. }
  589. #endif /* DEBUG */
  590. /********************************************************************/
  591. static int mpc5xxx_fec_send(struct eth_device *dev, volatile void *eth_data,
  592. int data_length)
  593. {
  594. /*
  595. * This routine transmits one frame. This routine only accepts
  596. * 6-byte Ethernet addresses.
  597. */
  598. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  599. volatile FEC_TBD *pTbd;
  600. #if (DEBUG & 0x20)
  601. printf("tbd status: 0x%04x\n", fec->tbdBase[0].status);
  602. tfifo_print(dev->name, fec);
  603. #endif
  604. /*
  605. * Clear Tx BD ring at first
  606. */
  607. mpc5xxx_fec_tbd_scrub(fec);
  608. /*
  609. * Check for valid length of data.
  610. */
  611. if ((data_length > 1500) || (data_length <= 0)) {
  612. return -1;
  613. }
  614. /*
  615. * Check the number of vacant TxBDs.
  616. */
  617. if (fec->cleanTbdNum < 1) {
  618. #if (DEBUG & 0x20)
  619. printf("No available TxBDs ...\n");
  620. #endif
  621. return -1;
  622. }
  623. /*
  624. * Get the first TxBD to send the mac header
  625. */
  626. pTbd = &fec->tbdBase[fec->tbdIndex];
  627. pTbd->dataLength = data_length;
  628. pTbd->dataPointer = (uint32)eth_data;
  629. pTbd->status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
  630. fec->tbdIndex = (fec->tbdIndex + 1) % FEC_TBD_NUM;
  631. #if (DEBUG & 0x100)
  632. printf("SDMA_TASK_ENABLE, fec->tbdIndex = %d \n", fec->tbdIndex);
  633. #endif
  634. /*
  635. * Kick the MII i/f
  636. */
  637. if (fec->xcv_type != SEVENWIRE) {
  638. uint16 phyStatus;
  639. miiphy_read(dev->name, 0, 0x1, &phyStatus);
  640. }
  641. /*
  642. * Enable SmartDMA transmit task
  643. */
  644. #if (DEBUG & 0x20)
  645. tfifo_print(dev->name, fec);
  646. #endif
  647. SDMA_TASK_ENABLE (FEC_XMIT_TASK_NO);
  648. #if (DEBUG & 0x20)
  649. tfifo_print(dev->name, fec);
  650. #endif
  651. #if (DEBUG & 0x8)
  652. printf( "+" );
  653. #endif
  654. fec->cleanTbdNum -= 1;
  655. #if (DEBUG & 0x129) && (DEBUG & 0x80000000)
  656. printf ("smartDMA ethernet Tx task enabled\n");
  657. #endif
  658. /*
  659. * wait until frame is sent .
  660. */
  661. while (pTbd->status & FEC_TBD_READY) {
  662. udelay(10);
  663. #if (DEBUG & 0x8)
  664. printf ("TDB status = %04x\n", pTbd->status);
  665. #endif
  666. }
  667. return 0;
  668. }
  669. /********************************************************************/
  670. static int mpc5xxx_fec_recv(struct eth_device *dev)
  671. {
  672. /*
  673. * This command pulls one frame from the card
  674. */
  675. mpc5xxx_fec_priv *fec = (mpc5xxx_fec_priv *)dev->priv;
  676. volatile FEC_RBD *pRbd = &fec->rbdBase[fec->rbdIndex];
  677. unsigned long ievent;
  678. int frame_length, len = 0;
  679. NBUF *frame;
  680. uchar buff[FEC_MAX_PKT_SIZE];
  681. #if (DEBUG & 0x1)
  682. printf ("mpc5xxx_fec_recv %d Start...\n", fec->rbdIndex);
  683. #endif
  684. #if (DEBUG & 0x8)
  685. printf( "-" );
  686. #endif
  687. /*
  688. * Check if any critical events have happened
  689. */
  690. ievent = fec->eth->ievent;
  691. fec->eth->ievent = ievent;
  692. if (ievent & 0x20060000) {
  693. /* BABT, Rx/Tx FIFO errors */
  694. mpc5xxx_fec_halt(dev);
  695. mpc5xxx_fec_init(dev, NULL);
  696. return 0;
  697. }
  698. if (ievent & 0x80000000) {
  699. /* Heartbeat error */
  700. fec->eth->x_cntrl |= 0x00000001;
  701. }
  702. if (ievent & 0x10000000) {
  703. /* Graceful stop complete */
  704. if (fec->eth->x_cntrl & 0x00000001) {
  705. mpc5xxx_fec_halt(dev);
  706. fec->eth->x_cntrl &= ~0x00000001;
  707. mpc5xxx_fec_init(dev, NULL);
  708. }
  709. }
  710. if (!(pRbd->status & FEC_RBD_EMPTY)) {
  711. if ((pRbd->status & FEC_RBD_LAST) && !(pRbd->status & FEC_RBD_ERR) &&
  712. ((pRbd->dataLength - 4) > 14)) {
  713. /*
  714. * Get buffer address and size
  715. */
  716. frame = (NBUF *)pRbd->dataPointer;
  717. frame_length = pRbd->dataLength - 4;
  718. #if (DEBUG & 0x20)
  719. {
  720. int i;
  721. printf("recv data hdr:");
  722. for (i = 0; i < 14; i++)
  723. printf("%x ", *(frame->head + i));
  724. printf("\n");
  725. }
  726. #endif
  727. /*
  728. * Fill the buffer and pass it to upper layers
  729. */
  730. memcpy(buff, frame->head, 14);
  731. memcpy(buff + 14, frame->data, frame_length);
  732. NetReceive(buff, frame_length);
  733. len = frame_length;
  734. }
  735. /*
  736. * Reset buffer descriptor as empty
  737. */
  738. mpc5xxx_fec_rbd_clean(fec, pRbd);
  739. }
  740. SDMA_CLEAR_IEVENT (FEC_RECV_TASK_NO);
  741. return len;
  742. }
  743. /********************************************************************/
  744. int mpc5xxx_fec_initialize(bd_t * bis)
  745. {
  746. mpc5xxx_fec_priv *fec;
  747. struct eth_device *dev;
  748. char *tmp, *end;
  749. char env_enetaddr[6];
  750. int i;
  751. fec = (mpc5xxx_fec_priv *)malloc(sizeof(*fec));
  752. dev = (struct eth_device *)malloc(sizeof(*dev));
  753. memset(dev, 0, sizeof *dev);
  754. fec->eth = (ethernet_regs *)MPC5XXX_FEC;
  755. fec->tbdBase = (FEC_TBD *)FEC_BD_BASE;
  756. fec->rbdBase = (FEC_RBD *)(FEC_BD_BASE + FEC_TBD_NUM * sizeof(FEC_TBD));
  757. #if defined(CONFIG_CANMB) || defined(CONFIG_HMI1001) || \
  758. defined(CONFIG_ICECUBE) || defined(CONFIG_INKA4X0) || \
  759. defined(CONFIG_PM520) || defined(CONFIG_TOP5200) || \
  760. defined(CONFIG_TQM5200) || defined(CONFIG_O2DNT)
  761. # ifndef CONFIG_FEC_10MBIT
  762. fec->xcv_type = MII100;
  763. # else
  764. fec->xcv_type = MII10;
  765. # endif
  766. #elif defined(CONFIG_TOTAL5200)
  767. fec->xcv_type = SEVENWIRE;
  768. #else
  769. #error fec->xcv_type not initialized.
  770. #endif
  771. dev->priv = (void *)fec;
  772. dev->iobase = MPC5XXX_FEC;
  773. dev->init = mpc5xxx_fec_init;
  774. dev->halt = mpc5xxx_fec_halt;
  775. dev->send = mpc5xxx_fec_send;
  776. dev->recv = mpc5xxx_fec_recv;
  777. sprintf(dev->name, "FEC ETHERNET");
  778. eth_register(dev);
  779. #if defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII)
  780. miiphy_register (dev->name,
  781. fec5xxx_miiphy_read, fec5xxx_miiphy_write);
  782. #endif
  783. /*
  784. * Try to set the mac address now. The fec mac address is
  785. * a garbage after reset. When not using fec for booting
  786. * the Linux fec driver will try to work with this garbage.
  787. */
  788. tmp = getenv("ethaddr");
  789. if (tmp) {
  790. for (i=0; i<6; i++) {
  791. env_enetaddr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
  792. if (tmp)
  793. tmp = (*end) ? end+1 : end;
  794. }
  795. mpc5xxx_fec_set_hwaddr(fec, env_enetaddr);
  796. }
  797. mpc5xxx_fec_init_phy(dev, bis);
  798. return 1;
  799. }
  800. /* MII-interface related functions */
  801. /********************************************************************/
  802. int fec5xxx_miiphy_read(char *devname, uint8 phyAddr, uint8 regAddr, uint16 * retVal)
  803. {
  804. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  805. uint32 reg; /* convenient holder for the PHY register */
  806. uint32 phy; /* convenient holder for the PHY */
  807. int timeout = 0xffff;
  808. /*
  809. * reading from any PHY's register is done by properly
  810. * programming the FEC's MII data register.
  811. */
  812. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  813. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  814. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA | phy | reg);
  815. /*
  816. * wait for the related interrupt
  817. */
  818. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  819. if (timeout == 0) {
  820. #if (DEBUG & 0x2)
  821. printf ("Read MDIO failed...\n");
  822. #endif
  823. return -1;
  824. }
  825. /*
  826. * clear mii interrupt bit
  827. */
  828. eth->ievent = 0x00800000;
  829. /*
  830. * it's now safe to read the PHY's register
  831. */
  832. *retVal = (uint16) eth->mii_data;
  833. return 0;
  834. }
  835. /********************************************************************/
  836. int fec5xxx_miiphy_write(char *devname, uint8 phyAddr, uint8 regAddr, uint16 data)
  837. {
  838. ethernet_regs *eth = (ethernet_regs *)MPC5XXX_FEC;
  839. uint32 reg; /* convenient holder for the PHY register */
  840. uint32 phy; /* convenient holder for the PHY */
  841. int timeout = 0xffff;
  842. reg = regAddr << FEC_MII_DATA_RA_SHIFT;
  843. phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
  844. eth->mii_data = (FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
  845. FEC_MII_DATA_TA | phy | reg | data);
  846. /*
  847. * wait for the MII interrupt
  848. */
  849. while ((timeout--) && (!(eth->ievent & 0x00800000))) ;
  850. if (timeout == 0) {
  851. #if (DEBUG & 0x2)
  852. printf ("Write MDIO failed...\n");
  853. #endif
  854. return -1;
  855. }
  856. /*
  857. * clear MII interrupt bit
  858. */
  859. eth->ievent = 0x00800000;
  860. return 0;
  861. }
  862. #if (DEBUG & 0x40)
  863. static uint32 local_crc32(char *string, unsigned int crc_value, int len)
  864. {
  865. int i;
  866. char c;
  867. unsigned int crc, count;
  868. /*
  869. * crc32 algorithm
  870. */
  871. /*
  872. * crc = 0xffffffff; * The initialized value should be 0xffffffff
  873. */
  874. crc = crc_value;
  875. for (i = len; --i >= 0;) {
  876. c = *string++;
  877. for (count = 0; count < 8; count++) {
  878. if ((c & 0x01) ^ (crc & 0x01)) {
  879. crc >>= 1;
  880. crc = crc ^ 0xedb88320;
  881. } else {
  882. crc >>= 1;
  883. }
  884. c >>= 1;
  885. }
  886. }
  887. /*
  888. * In big endian system, do byte swaping for crc value
  889. */
  890. /**/ return crc;
  891. }
  892. #endif /* DEBUG */
  893. #endif /* CONFIG_MPC5xxx_FEC */