immap_85xx.h 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587
  1. /*
  2. * MPC85xx Internal Memory Map
  3. *
  4. * Copyright(c) 2002,2003 Motorola Inc.
  5. * Xianghua Xiao (x.xiao@motorola.com)
  6. *
  7. */
  8. #ifndef __IMMAP_85xx__
  9. #define __IMMAP_85xx__
  10. /* Local-Access Registers and ECM Registers(0x0000-0x2000) */
  11. typedef struct ccsr_local_ecm {
  12. uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */
  13. char res1[4];
  14. uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */
  15. char res2[4];
  16. uint altcar; /* 0x10 - Alternate Configuration Attribute Register */
  17. char res3[12];
  18. uint bptr; /* 0x20 - Boot Page Translation Register */
  19. char res4[3044];
  20. uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */
  21. char res5[4];
  22. uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */
  23. char res6[20];
  24. uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */
  25. char res7[4];
  26. uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */
  27. char res8[20];
  28. uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */
  29. char res9[4];
  30. uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */
  31. char res10[20];
  32. uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */
  33. char res11[4];
  34. uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */
  35. char res12[20];
  36. uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */
  37. char res13[4];
  38. uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */
  39. char res14[20];
  40. uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */
  41. char res15[4];
  42. uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */
  43. char res16[20];
  44. uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */
  45. char res17[4];
  46. uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */
  47. char res18[20];
  48. uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */
  49. char res19[4];
  50. uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */
  51. char res20[780];
  52. uint eebacr; /* 0x1000 - ECM CCB Address Configuration Register */
  53. char res21[12];
  54. uint eebpcr; /* 0x1010 - ECM CCB Port Configuration Register */
  55. char res22[3564];
  56. uint eedr; /* 0x1e00 - ECM Error Detect Register */
  57. char res23[4];
  58. uint eeer; /* 0x1e08 - ECM Error Enable Register */
  59. uint eeatr; /* 0x1e0c - ECM Error Attributes Capture Register */
  60. uint eeadr; /* 0x1e10 - ECM Error Address Capture Register */
  61. char res24[492];
  62. } ccsr_local_ecm_t;
  63. /* DDR memory controller registers(0x2000-0x3000) */
  64. typedef struct ccsr_ddr {
  65. uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */
  66. char res1[4];
  67. uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */
  68. char res2[4];
  69. uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */
  70. char res3[4];
  71. uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */
  72. char res4[100];
  73. uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */
  74. uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */
  75. uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */
  76. uint cs3_config; /* 0x208c - DDR Chip Select Configuration */
  77. char res5[112];
  78. uint ext_refrec; /* 0x2100 - DDR SDRAM Extended Refresh Recovery */
  79. uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
  80. uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
  81. uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
  82. uint sdram_cfg; /* 0x2110 - DDR SDRAM Control Configuration */
  83. uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
  84. uint sdram_mode; /* 0x2118 - DDR SDRAM Mode Configuration */
  85. uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2*/
  86. uint sdram_md_cntl; /* 0x2120 - DDR SDRAM Mode Control */
  87. uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
  88. uint sdram_data_init; /* 0x2128 - DDR SDRAM Data initialization */
  89. char res6[4];
  90. uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */
  91. char res7[20];
  92. uint init_address; /* 0x2148 - DDR training initialization address */
  93. uint init_ext_address; /* 0x214C - DDR training initialization extended address */
  94. char res8_1[2728];
  95. uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */
  96. uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */
  97. char res8_2[512];
  98. uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */
  99. uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */
  100. uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */
  101. char res9[20];
  102. uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */
  103. uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */
  104. uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */
  105. char res10[20];
  106. uint err_detect; /* 0x2e40 - DDR Memory Error Detect */
  107. uint err_disable; /* 0x2e44 - DDR Memory Error Disable */
  108. uint err_int_en; /* 0x2e48 - DDR */
  109. uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */
  110. uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */
  111. uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */
  112. uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */
  113. char res11[164];
  114. uint debug_1; /* 0x2f00 */
  115. uint debug_2;
  116. uint debug_3;
  117. uint debug_4;
  118. char res12[240];
  119. } ccsr_ddr_t;
  120. /* I2C Registers(0x3000-0x4000) */
  121. typedef struct ccsr_i2c {
  122. u_char i2cadr; /* 0x3000 - I2C Address Register */
  123. #define MPC85xx_I2CADR_MASK 0xFE
  124. char res1[3];
  125. u_char i2cfdr; /* 0x3004 - I2C Frequency Divider Register */
  126. #define MPC85xx_I2CFDR_MASK 0x3F
  127. char res2[3];
  128. u_char i2ccr; /* 0x3008 - I2C Control Register */
  129. #define MPC85xx_I2CCR_MEN 0x80
  130. #define MPC85xx_I2CCR_MIEN 0x40
  131. #define MPC85xx_I2CCR_MSTA 0x20
  132. #define MPC85xx_I2CCR_MTX 0x10
  133. #define MPC85xx_I2CCR_TXAK 0x08
  134. #define MPC85xx_I2CCR_RSTA 0x04
  135. #define MPC85xx_I2CCR_BCST 0x01
  136. char res3[3];
  137. u_char i2csr; /* 0x300c - I2C Status Register */
  138. #define MPC85xx_I2CSR_MCF 0x80
  139. #define MPC85xx_I2CSR_MAAS 0x40
  140. #define MPC85xx_I2CSR_MBB 0x20
  141. #define MPC85xx_I2CSR_MAL 0x10
  142. #define MPC85xx_I2CSR_BCSTM 0x08
  143. #define MPC85xx_I2CSR_SRW 0x04
  144. #define MPC85xx_I2CSR_MIF 0x02
  145. #define MPC85xx_I2CSR_RXAK 0x01
  146. char res4[3];
  147. u_char i2cdr; /* 0x3010 - I2C Data Register */
  148. #define MPC85xx_I2CDR_DATA 0xFF
  149. char res5[3];
  150. u_char i2cdfsrr; /* 0x3014 - I2C Digital Filtering Sampling Rate Register */
  151. #define MPC85xx_I2CDFSRR 0x3F
  152. char res6[4075];
  153. } ccsr_i2c_t;
  154. #if defined(CONFIG_MPC8540) \
  155. || defined(CONFIG_MPC8541) \
  156. || defined(CONFIG_MPC8548) \
  157. || defined(CONFIG_MPC8555)
  158. /* DUART Registers(0x4000-0x5000) */
  159. typedef struct ccsr_duart {
  160. char res1[1280];
  161. u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */
  162. u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */
  163. u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */
  164. u_char ulcr1; /* 0x4503 - UART1 Line Control Register */
  165. u_char umcr1; /* 0x4504 - UART1 Modem Control Register */
  166. u_char ulsr1; /* 0x4505 - UART1 Line Status Register */
  167. u_char umsr1; /* 0x4506 - UART1 Modem Status Register */
  168. u_char uscr1; /* 0x4507 - UART1 Scratch Register */
  169. char res2[8];
  170. u_char udsr1; /* 0x4510 - UART1 DMA Status Register */
  171. char res3[239];
  172. u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */
  173. u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */
  174. u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */
  175. u_char ulcr2; /* 0x4603 - UART2 Line Control Register */
  176. u_char umcr2; /* 0x4604 - UART2 Modem Control Register */
  177. u_char ulsr2; /* 0x4605 - UART2 Line Status Register */
  178. u_char umsr2; /* 0x4606 - UART2 Modem Status Register */
  179. u_char uscr2; /* 0x4607 - UART2 Scratch Register */
  180. char res4[8];
  181. u_char udsr2; /* 0x4610 - UART2 DMA Status Register */
  182. char res5[2543];
  183. } ccsr_duart_t;
  184. #else /* MPC8560 uses UART on its CPM */
  185. typedef struct ccsr_duart {
  186. char res[4096];
  187. } ccsr_duart_t;
  188. #endif
  189. /* Local Bus Controller Registers(0x5000-0x6000) */
  190. /* Omitting OCeaN(0x6000) and Reserved(0x7000) block */
  191. typedef struct ccsr_lbc {
  192. uint br0; /* 0x5000 - LBC Base Register 0 */
  193. uint or0; /* 0x5004 - LBC Options Register 0 */
  194. uint br1; /* 0x5008 - LBC Base Register 1 */
  195. uint or1; /* 0x500c - LBC Options Register 1 */
  196. uint br2; /* 0x5010 - LBC Base Register 2 */
  197. uint or2; /* 0x5014 - LBC Options Register 2 */
  198. uint br3; /* 0x5018 - LBC Base Register 3 */
  199. uint or3; /* 0x501c - LBC Options Register 3 */
  200. uint br4; /* 0x5020 - LBC Base Register 4 */
  201. uint or4; /* 0x5024 - LBC Options Register 4 */
  202. uint br5; /* 0x5028 - LBC Base Register 5 */
  203. uint or5; /* 0x502c - LBC Options Register 5 */
  204. uint br6; /* 0x5030 - LBC Base Register 6 */
  205. uint or6; /* 0x5034 - LBC Options Register 6 */
  206. uint br7; /* 0x5038 - LBC Base Register 7 */
  207. uint or7; /* 0x503c - LBC Options Register 7 */
  208. char res1[40];
  209. uint mar; /* 0x5068 - LBC UPM Address Register */
  210. char res2[4];
  211. uint mamr; /* 0x5070 - LBC UPMA Mode Register */
  212. uint mbmr; /* 0x5074 - LBC UPMB Mode Register */
  213. uint mcmr; /* 0x5078 - LBC UPMC Mode Register */
  214. char res3[8];
  215. uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */
  216. uint mdr; /* 0x5088 - LBC UPM Data Register */
  217. char res4[8];
  218. uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */
  219. char res5[8];
  220. uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */
  221. uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */
  222. char res6[8];
  223. uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */
  224. uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */
  225. uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */
  226. uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */
  227. uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */
  228. char res7[12];
  229. uint lbcr; /* 0x50d0 - LBC Configuration Register */
  230. uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */
  231. char res8[12072];
  232. } ccsr_lbc_t;
  233. /* PCI Registers(0x8000-0x9000) */
  234. /* Omitting Reserved(0x9000-0x2_0000) */
  235. typedef struct ccsr_pcix {
  236. uint cfg_addr; /* 0x8000 - PCIX Configuration Address Register */
  237. uint cfg_data; /* 0x8004 - PCIX Configuration Data Register */
  238. uint int_ack; /* 0x8008 - PCIX Interrupt Acknowledge Register */
  239. char res1[3060];
  240. uint potar0; /* 0x8c00 - PCIX Outbound Transaction Address Register 0 */
  241. uint potear0; /* 0x8c04 - PCIX Outbound Translation Extended Address Register 0 */
  242. uint powbar0; /* 0x8c08 - PCIX Outbound Window Base Address Register 0 */
  243. uint powbear0; /* 0x8c0c - PCIX Outbound Window Base Extended Address Register 0 */
  244. uint powar0; /* 0x8c10 - PCIX Outbound Window Attributes Register 0 */
  245. char res2[12];
  246. uint potar1; /* 0x8c20 - PCIX Outbound Transaction Address Register 1 */
  247. uint potear1; /* 0x8c24 - PCIX Outbound Translation Extended Address Register 1 */
  248. uint powbar1; /* 0x8c28 - PCIX Outbound Window Base Address Register 1 */
  249. uint powbear1; /* 0x8c2c - PCIX Outbound Window Base Extended Address Register 1 */
  250. uint powar1; /* 0x8c30 - PCIX Outbound Window Attributes Register 1 */
  251. char res3[12];
  252. uint potar2; /* 0x8c40 - PCIX Outbound Transaction Address Register 2 */
  253. uint potear2; /* 0x8c44 - PCIX Outbound Translation Extended Address Register 2 */
  254. uint powbar2; /* 0x8c48 - PCIX Outbound Window Base Address Register 2 */
  255. uint powbear2; /* 0x8c4c - PCIX Outbound Window Base Extended Address Register 2 */
  256. uint powar2; /* 0x8c50 - PCIX Outbound Window Attributes Register 2 */
  257. char res4[12];
  258. uint potar3; /* 0x8c60 - PCIX Outbound Transaction Address Register 3 */
  259. uint potear3; /* 0x8c64 - PCIX Outbound Translation Extended Address Register 3 */
  260. uint powbar3; /* 0x8c68 - PCIX Outbound Window Base Address Register 3 */
  261. uint powbear3; /* 0x8c6c - PCIX Outbound Window Base Extended Address Register 3 */
  262. uint powar3; /* 0x8c70 - PCIX Outbound Window Attributes Register 3 */
  263. char res5[12];
  264. uint potar4; /* 0x8c80 - PCIX Outbound Transaction Address Register 4 */
  265. uint potear4; /* 0x8c84 - PCIX Outbound Translation Extended Address Register 4 */
  266. uint powbar4; /* 0x8c88 - PCIX Outbound Window Base Address Register 4 */
  267. uint powbear4; /* 0x8c8c - PCIX Outbound Window Base Extended Address Register 4 */
  268. uint powar4; /* 0x8c90 - PCIX Outbound Window Attributes Register 4 */
  269. char res6[268];
  270. uint pitar3; /* 0x8da0 - PCIX Inbound Translation Address Register 3 */
  271. uint pitear3; /* 0x8da4 - PCIX Inbound Translation Extended Address Register 3 */
  272. uint piwbar3; /* 0x8da8 - PCIX Inbound Window Base Address Register 3 */
  273. uint piwbear3; /* 0x8dac - PCIX Inbound Window Base Extended Address Register 3 */
  274. uint piwar3; /* 0x8db0 - PCIX Inbound Window Attributes Register 3 */
  275. char res7[12];
  276. uint pitar2; /* 0x8dc0 - PCIX Inbound Translation Address Register 2 */
  277. uint pitear2; /* 0x8dc4 - PCIX Inbound Translation Extended Address Register 2 */
  278. uint piwbar2; /* 0x8dc8 - PCIX Inbound Window Base Address Register 2 */
  279. uint piwbear2; /* 0x8dcc - PCIX Inbound Window Base Extended Address Register 2 */
  280. uint piwar2; /* 0x8dd0 - PCIX Inbound Window Attributes Register 2 */
  281. char res8[12];
  282. uint pitar1; /* 0x8de0 - PCIX Inbound Translation Address Register 1 */
  283. uint pitear1; /* 0x8de4 - PCIX Inbound Translation Extended Address Register 1 */
  284. uint piwbar1; /* 0x8de8 - PCIX Inbound Window Base Address Register 1 */
  285. char res9[4];
  286. uint piwar1; /* 0x8df0 - PCIX Inbound Window Attributes Register 1 */
  287. char res10[12];
  288. uint pedr; /* 0x8e00 - PCIX Error Detect Register */
  289. uint pecdr; /* 0x8e04 - PCIX Error Capture Disable Register */
  290. uint peer; /* 0x8e08 - PCIX Error Enable Register */
  291. uint peattrcr; /* 0x8e0c - PCIX Error Attributes Capture Register */
  292. uint peaddrcr; /* 0x8e10 - PCIX Error Address Capture Register */
  293. uint peextaddrcr; /* 0x8e14 - PCIX Error Extended Address Capture Register */
  294. uint pedlcr; /* 0x8e18 - PCIX Error Data Low Capture Register */
  295. uint pedhcr; /* 0x8e1c - PCIX Error Error Data High Capture Register */
  296. char res11[94688];
  297. } ccsr_pcix_t;
  298. /* L2 Cache Registers(0x2_0000-0x2_1000) */
  299. typedef struct ccsr_l2cache {
  300. uint l2ctl; /* 0x20000 - L2 configuration register 0 */
  301. char res1[12];
  302. uint l2cewar0; /* 0x20010 - L2 cache external write address register 0 */
  303. char res2[4];
  304. uint l2cewcr0; /* 0x20018 - L2 cache external write control register 0 */
  305. char res3[4];
  306. uint l2cewar1; /* 0x20020 - L2 cache external write address register 1 */
  307. char res4[4];
  308. uint l2cewcr1; /* 0x20028 - L2 cache external write control register 1 */
  309. char res5[4];
  310. uint l2cewar2; /* 0x20030 - L2 cache external write address register 2 */
  311. char res6[4];
  312. uint l2cewcr2; /* 0x20038 - L2 cache external write control register 2 */
  313. char res7[4];
  314. uint l2cewar3; /* 0x20040 - L2 cache external write address register 3 */
  315. char res8[4];
  316. uint l2cewcr3; /* 0x20048 - L2 cache external write control register 3 */
  317. char res9[180];
  318. uint l2srbar0; /* 0x20100 - L2 memory-mapped SRAM base address register 0 */
  319. char res10[4];
  320. uint l2srbar1; /* 0x20108 - L2 memory-mapped SRAM base address register 1 */
  321. char res11[3316];
  322. uint l2errinjhi; /* 0x20e00 - L2 error injection mask high register */
  323. uint l2errinjlo; /* 0x20e04 - L2 error injection mask low register */
  324. uint l2errinjctl; /* 0x20e08 - L2 error injection tag/ECC control register */
  325. char res12[20];
  326. uint l2captdatahi; /* 0x20e20 - L2 error data high capture register */
  327. uint l2captdatalo; /* 0x20e24 - L2 error data low capture register */
  328. uint l2captecc; /* 0x20e28 - L2 error ECC capture register */
  329. char res13[20];
  330. uint l2errdet; /* 0x20e40 - L2 error detect register */
  331. uint l2errdis; /* 0x20e44 - L2 error disable register */
  332. uint l2errinten; /* 0x20e48 - L2 error interrupt enable register */
  333. uint l2errattr; /* 0x20e4c - L2 error attributes capture register */
  334. uint l2erraddr; /* 0x20e50 - L2 error address capture register */
  335. char res14[4];
  336. uint l2errctl; /* 0x20e58 - L2 error control register */
  337. char res15[420];
  338. } ccsr_l2cache_t;
  339. /* DMA Registers(0x2_1000-0x2_2000) */
  340. typedef struct ccsr_dma {
  341. char res1[256];
  342. uint mr0; /* 0x21100 - DMA 0 Mode Register */
  343. uint sr0; /* 0x21104 - DMA 0 Status Register */
  344. char res2[4];
  345. uint clndar0; /* 0x2110c - DMA 0 Current Link Descriptor Address Register */
  346. uint satr0; /* 0x21110 - DMA 0 Source Attributes Register */
  347. uint sar0; /* 0x21114 - DMA 0 Source Address Register */
  348. uint datr0; /* 0x21118 - DMA 0 Destination Attributes Register */
  349. uint dar0; /* 0x2111c - DMA 0 Destination Address Register */
  350. uint bcr0; /* 0x21120 - DMA 0 Byte Count Register */
  351. char res3[4];
  352. uint nlndar0; /* 0x21128 - DMA 0 Next Link Descriptor Address Register */
  353. char res4[8];
  354. uint clabdar0; /* 0x21134 - DMA 0 Current List - Alternate Base Descriptor Address Register */
  355. char res5[4];
  356. uint nlsdar0; /* 0x2113c - DMA 0 Next List Descriptor Address Register */
  357. uint ssr0; /* 0x21140 - DMA 0 Source Stride Register */
  358. uint dsr0; /* 0x21144 - DMA 0 Destination Stride Register */
  359. char res6[56];
  360. uint mr1; /* 0x21180 - DMA 1 Mode Register */
  361. uint sr1; /* 0x21184 - DMA 1 Status Register */
  362. char res7[4];
  363. uint clndar1; /* 0x2118c - DMA 1 Current Link Descriptor Address Register */
  364. uint satr1; /* 0x21190 - DMA 1 Source Attributes Register */
  365. uint sar1; /* 0x21194 - DMA 1 Source Address Register */
  366. uint datr1; /* 0x21198 - DMA 1 Destination Attributes Register */
  367. uint dar1; /* 0x2119c - DMA 1 Destination Address Register */
  368. uint bcr1; /* 0x211a0 - DMA 1 Byte Count Register */
  369. char res8[4];
  370. uint nlndar1; /* 0x211a8 - DMA 1 Next Link Descriptor Address Register */
  371. char res9[8];
  372. uint clabdar1; /* 0x211b4 - DMA 1 Current List - Alternate Base Descriptor Address Register */
  373. char res10[4];
  374. uint nlsdar1; /* 0x211bc - DMA 1 Next List Descriptor Address Register */
  375. uint ssr1; /* 0x211c0 - DMA 1 Source Stride Register */
  376. uint dsr1; /* 0x211c4 - DMA 1 Destination Stride Register */
  377. char res11[56];
  378. uint mr2; /* 0x21200 - DMA 2 Mode Register */
  379. uint sr2; /* 0x21204 - DMA 2 Status Register */
  380. char res12[4];
  381. uint clndar2; /* 0x2120c - DMA 2 Current Link Descriptor Address Register */
  382. uint satr2; /* 0x21210 - DMA 2 Source Attributes Register */
  383. uint sar2; /* 0x21214 - DMA 2 Source Address Register */
  384. uint datr2; /* 0x21218 - DMA 2 Destination Attributes Register */
  385. uint dar2; /* 0x2121c - DMA 2 Destination Address Register */
  386. uint bcr2; /* 0x21220 - DMA 2 Byte Count Register */
  387. char res13[4];
  388. uint nlndar2; /* 0x21228 - DMA 2 Next Link Descriptor Address Register */
  389. char res14[8];
  390. uint clabdar2; /* 0x21234 - DMA 2 Current List - Alternate Base Descriptor Address Register */
  391. char res15[4];
  392. uint nlsdar2; /* 0x2123c - DMA 2 Next List Descriptor Address Register */
  393. uint ssr2; /* 0x21240 - DMA 2 Source Stride Register */
  394. uint dsr2; /* 0x21244 - DMA 2 Destination Stride Register */
  395. char res16[56];
  396. uint mr3; /* 0x21280 - DMA 3 Mode Register */
  397. uint sr3; /* 0x21284 - DMA 3 Status Register */
  398. char res17[4];
  399. uint clndar3; /* 0x2128c - DMA 3 Current Link Descriptor Address Register */
  400. uint satr3; /* 0x21290 - DMA 3 Source Attributes Register */
  401. uint sar3; /* 0x21294 - DMA 3 Source Address Register */
  402. uint datr3; /* 0x21298 - DMA 3 Destination Attributes Register */
  403. uint dar3; /* 0x2129c - DMA 3 Destination Address Register */
  404. uint bcr3; /* 0x212a0 - DMA 3 Byte Count Register */
  405. char res18[4];
  406. uint nlndar3; /* 0x212a8 - DMA 3 Next Link Descriptor Address Register */
  407. char res19[8];
  408. uint clabdar3; /* 0x212b4 - DMA 3 Current List - Alternate Base Descriptor Address Register */
  409. char res20[4];
  410. uint nlsdar3; /* 0x212bc - DMA 3 Next List Descriptor Address Register */
  411. uint ssr3; /* 0x212c0 - DMA 3 Source Stride Register */
  412. uint dsr3; /* 0x212c4 - DMA 3 Destination Stride Register */
  413. char res21[56];
  414. uint dgsr; /* 0x21300 - DMA General Status Register */
  415. char res22[11516];
  416. } ccsr_dma_t;
  417. /* tsec1 tsec2: 24000-26000 */
  418. typedef struct ccsr_tsec {
  419. char res1[16];
  420. uint ievent; /* 0x24010 - Interrupt Event Register */
  421. uint imask; /* 0x24014 - Interrupt Mask Register */
  422. uint edis; /* 0x24018 - Error Disabled Register */
  423. char res2[4];
  424. uint ecntrl; /* 0x24020 - Ethernet Control Register */
  425. uint minflr; /* 0x24024 - Minimum Frame Length Register */
  426. uint ptv; /* 0x24028 - Pause Time Value Register */
  427. uint dmactrl; /* 0x2402c - DMA Control Register */
  428. uint tbipa; /* 0x24030 - TBI PHY Address Register */
  429. char res3[88];
  430. uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */
  431. char res4[8];
  432. uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */
  433. uint fifo_tx_starve_shutoff; /* 0x2409c - FIFO transmit starve shutoff register */
  434. char res5[96];
  435. uint tctrl; /* 0x24100 - Transmit Control Register */
  436. uint tstat; /* 0x24104 - Transmit Status Register */
  437. char res6[4];
  438. uint tbdlen; /* 0x2410c - Transmit Buffer Descriptor Data Length Register */
  439. char res7[16];
  440. uint ctbptrh; /* 0x24120 - Current Transmit Buffer Descriptor Pointer High Register */
  441. uint ctbptr; /* 0x24124 - Current Transmit Buffer Descriptor Pointer Register */
  442. char res8[88];
  443. uint tbptrh; /* 0x24180 - Transmit Buffer Descriptor Pointer High Register */
  444. uint tbptr; /* 0x24184 - Transmit Buffer Descriptor Pointer Low Register */
  445. char res9[120];
  446. uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */
  447. uint tbase; /* 0x24204 - Transmit Descriptor Base Address Register */
  448. char res10[168];
  449. uint ostbd; /* 0x242b0 - Out-of-Sequence Transmit Buffer Descriptor Register */
  450. uint ostbdp; /* 0x242b4 - Out-of-Sequence Transmit Data Buffer Pointer Register */
  451. uint os32tbdp; /* 0x242b8 - Out-of-Sequence 32 Bytes Transmit Data Buffer Pointer Low Register */
  452. uint os32iptrh; /* 0x242bc - Out-of-Sequence 32 Bytes Transmit Insert Pointer High Register */
  453. uint os32iptrl; /* 0x242c0 - Out-of-Sequence 32 Bytes Transmit Insert Pointer Low Register */
  454. uint os32tbdr; /* 0x242c4 - Out-of-Sequence 32 Bytes Transmit Reserved Register */
  455. uint os32iil; /* 0x242c8 - Out-of-Sequence 32 Bytes Transmit Insert Index/Length Register */
  456. char res11[52];
  457. uint rctrl; /* 0x24300 - Receive Control Register */
  458. uint rstat; /* 0x24304 - Receive Status Register */
  459. char res12[4];
  460. uint rbdlen; /* 0x2430c - RxBD Data Length Register */
  461. char res13[16];
  462. uint crbptrh; /* 0x24320 - Current Receive Buffer Descriptor Pointer High */
  463. uint crbptr; /* 0x24324 - Current Receive Buffer Descriptor Pointer */
  464. char res14[24];
  465. uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */
  466. uint mrblr2r3; /* 0x24344 - Maximum Receive Buffer Length R2R3 Register */
  467. char res15[56];
  468. uint rbptrh; /* 0x24380 - Receive Buffer Descriptor Pointer High 0 */
  469. uint rbptr; /* 0x24384 - Receive Buffer Descriptor Pointer */
  470. uint rbptrh1; /* 0x24388 - Receive Buffer Descriptor Pointer High 1 */
  471. uint rbptrl1; /* 0x2438c - Receive Buffer Descriptor Pointer Low 1 */
  472. uint rbptrh2; /* 0x24390 - Receive Buffer Descriptor Pointer High 2 */
  473. uint rbptrl2; /* 0x24394 - Receive Buffer Descriptor Pointer Low 2 */
  474. uint rbptrh3; /* 0x24398 - Receive Buffer Descriptor Pointer High 3 */
  475. uint rbptrl3; /* 0x2439c - Receive Buffer Descriptor Pointer Low 3 */
  476. char res16[96];
  477. uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */
  478. uint rbase; /* 0x24404 - Receive Descriptor Base Address */
  479. uint rbaseh1; /* 0x24408 - Receive Descriptor Base Address High 1 */
  480. uint rbasel1; /* 0x2440c - Receive Descriptor Base Address Low 1 */
  481. uint rbaseh2; /* 0x24410 - Receive Descriptor Base Address High 2 */
  482. uint rbasel2; /* 0x24414 - Receive Descriptor Base Address Low 2 */
  483. uint rbaseh3; /* 0x24418 - Receive Descriptor Base Address High 3 */
  484. uint rbasel3; /* 0x2441c - Receive Descriptor Base Address Low 3 */
  485. char res17[224];
  486. uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */
  487. uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */
  488. uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */
  489. uint hafdup; /* 0x2450c - Half Duplex Register */
  490. uint maxfrm; /* 0x24510 - Maximum Frame Length Register */
  491. char res18[12];
  492. uint miimcfg; /* 0x24520 - MII Management Configuration Register */
  493. uint miimcom; /* 0x24524 - MII Management Command Register */
  494. uint miimadd; /* 0x24528 - MII Management Address Register */
  495. uint miimcon; /* 0x2452c - MII Management Control Register */
  496. uint miimstat; /* 0x24530 - MII Management Status Register */
  497. uint miimind; /* 0x24534 - MII Management Indicator Register */
  498. char res19[4];
  499. uint ifstat; /* 0x2453c - Interface Status Register */
  500. uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */
  501. uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */
  502. char res20[312];
  503. uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */
  504. uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */
  505. uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */
  506. uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */
  507. uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */
  508. uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */
  509. uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  510. uint rbyt; /* 0x2469c - Receive Byte Counter */
  511. uint rpkt; /* 0x246a0 - Receive Packet Counter */
  512. uint rfcs; /* 0x246a4 - Receive FCS Error Counter */
  513. uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */
  514. uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */
  515. uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */
  516. uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */
  517. uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */
  518. uint raln; /* 0x246bc - Receive Alignment Error Counter */
  519. uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */
  520. uint rcde; /* 0x246c4 - Receive Code Error Counter */
  521. uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */
  522. uint rund; /* 0x246cc - Receive Undersize Packet Counter */
  523. uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */
  524. uint rfrg; /* 0x246d4 - Receive Fragments Counter */
  525. uint rjbr; /* 0x246d8 - Receive Jabber Counter */
  526. uint rdrp; /* 0x246dc - Receive Drop Counter */
  527. uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */
  528. uint tpkt; /* 0x246e4 - Transmit Packet Counter */
  529. uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */
  530. uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */
  531. uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */
  532. uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */
  533. uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */
  534. uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */
  535. uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */
  536. uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */
  537. uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */
  538. uint tncl; /* 0x2470c - Transmit Total Collision Counter */
  539. char res21[4];
  540. uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */
  541. uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */
  542. uint tfcs; /* 0x2471c - Transmit FCS Error Counter */
  543. uint txcf; /* 0x24720 - Transmit Control Frame Counter */
  544. uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */
  545. uint tund; /* 0x24728 - Transmit Undersize Frame Counter */
  546. uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */
  547. uint car1; /* 0x24730 - Carry Register One */
  548. uint car2; /* 0x24734 - Carry Register Two */
  549. uint cam1; /* 0x24738 - Carry Mask Register One */
  550. uint cam2; /* 0x2473c - Carry Mask Register Two */
  551. char res22[192];
  552. uint iaddr0; /* 0x24800 - Indivdual address register 0 */
  553. uint iaddr1; /* 0x24804 - Indivdual address register 1 */
  554. uint iaddr2; /* 0x24808 - Indivdual address register 2 */
  555. uint iaddr3; /* 0x2480c - Indivdual address register 3 */
  556. uint iaddr4; /* 0x24810 - Indivdual address register 4 */
  557. uint iaddr5; /* 0x24814 - Indivdual address register 5 */
  558. uint iaddr6; /* 0x24818 - Indivdual address register 6 */
  559. uint iaddr7; /* 0x2481c - Indivdual address register 7 */
  560. char res23[96];
  561. uint gaddr0; /* 0x24880 - Global address register 0 */
  562. uint gaddr1; /* 0x24884 - Global address register 1 */
  563. uint gaddr2; /* 0x24888 - Global address register 2 */
  564. uint gaddr3; /* 0x2488c - Global address register 3 */
  565. uint gaddr4; /* 0x24890 - Global address register 4 */
  566. uint gaddr5; /* 0x24894 - Global address register 5 */
  567. uint gaddr6; /* 0x24898 - Global address register 6 */
  568. uint gaddr7; /* 0x2489c - Global address register 7 */
  569. char res24[96];
  570. uint pmd0; /* 0x24900 - Pattern Match Data Register */
  571. char res25[4];
  572. uint pmask0; /* 0x24908 - Pattern Mask Register */
  573. char res26[4];
  574. uint pcntrl0; /* 0x24910 - Pattern Match Control Register */
  575. char res27[4];
  576. uint pattrb0; /* 0x24918 - Pattern Match Attributes Register */
  577. uint pattrbeli0; /* 0x2491c - Pattern Match Attributes Extract Length and Extract Index Register */
  578. uint pmd1; /* 0x24920 - Pattern Match Data Register */
  579. char res28[4];
  580. uint pmask1; /* 0x24928 - Pattern Mask Register */
  581. char res29[4];
  582. uint pcntrl1; /* 0x24930 - Pattern Match Control Register */
  583. char res30[4];
  584. uint pattrb1; /* 0x24938 - Pattern Match Attributes Register */
  585. uint pattrbeli1; /* 0x2493c - Pattern Match Attributes Extract Length and Extract Index Register */
  586. uint pmd2; /* 0x24940 - Pattern Match Data Register */
  587. char res31[4];
  588. uint pmask2; /* 0x24948 - Pattern Mask Register */
  589. char res32[4];
  590. uint pcntrl2; /* 0x24950 - Pattern Match Control Register */
  591. char res33[4];
  592. uint pattrb2; /* 0x24958 - Pattern Match Attributes Register */
  593. uint pattrbeli2; /* 0x2495c - Pattern Match Attributes Extract Length and Extract Index Register */
  594. uint pmd3; /* 0x24960 - Pattern Match Data Register */
  595. char res34[4];
  596. uint pmask3; /* 0x24968 - Pattern Mask Register */
  597. char res35[4];
  598. uint pcntrl3; /* 0x24970 - Pattern Match Control Register */
  599. char res36[4];
  600. uint pattrb3; /* 0x24978 - Pattern Match Attributes Register */
  601. uint pattrbeli3; /* 0x2497c - Pattern Match Attributes Extract Length and Extract Index Register */
  602. uint pmd4; /* 0x24980 - Pattern Match Data Register */
  603. char res37[4];
  604. uint pmask4; /* 0x24988 - Pattern Mask Register */
  605. char res38[4];
  606. uint pcntrl4; /* 0x24990 - Pattern Match Control Register */
  607. char res39[4];
  608. uint pattrb4; /* 0x24998 - Pattern Match Attributes Register */
  609. uint pattrbeli4; /* 0x2499c - Pattern Match Attributes Extract Length and Extract Index Register */
  610. uint pmd5; /* 0x249a0 - Pattern Match Data Register */
  611. char res40[4];
  612. uint pmask5; /* 0x249a8 - Pattern Mask Register */
  613. char res41[4];
  614. uint pcntrl5; /* 0x249b0 - Pattern Match Control Register */
  615. char res42[4];
  616. uint pattrb5; /* 0x249b8 - Pattern Match Attributes Register */
  617. uint pattrbeli5; /* 0x249bc - Pattern Match Attributes Extract Length and Extract Index Register */
  618. uint pmd6; /* 0x249c0 - Pattern Match Data Register */
  619. char res43[4];
  620. uint pmask6; /* 0x249c8 - Pattern Mask Register */
  621. char res44[4];
  622. uint pcntrl6; /* 0x249d0 - Pattern Match Control Register */
  623. char res45[4];
  624. uint pattrb6; /* 0x249d8 - Pattern Match Attributes Register */
  625. uint pattrbeli6; /* 0x249dc - Pattern Match Attributes Extract Length and Extract Index Register */
  626. uint pmd7; /* 0x249e0 - Pattern Match Data Register */
  627. char res46[4];
  628. uint pmask7; /* 0x249e8 - Pattern Mask Register */
  629. char res47[4];
  630. uint pcntrl7; /* 0x249f0 - Pattern Match Control Register */
  631. char res48[4];
  632. uint pattrb7; /* 0x249f8 - Pattern Match Attributes Register */
  633. uint pattrbeli7; /* 0x249fc - Pattern Match Attributes Extract Length and Extract Index Register */
  634. uint pmd8; /* 0x24a00 - Pattern Match Data Register */
  635. char res49[4];
  636. uint pmask8; /* 0x24a08 - Pattern Mask Register */
  637. char res50[4];
  638. uint pcntrl8; /* 0x24a10 - Pattern Match Control Register */
  639. char res51[4];
  640. uint pattrb8; /* 0x24a18 - Pattern Match Attributes Register */
  641. uint pattrbeli8; /* 0x24a1c - Pattern Match Attributes Extract Length and Extract Index Register */
  642. uint pmd9; /* 0x24a20 - Pattern Match Data Register */
  643. char res52[4];
  644. uint pmask9; /* 0x24a28 - Pattern Mask Register */
  645. char res53[4];
  646. uint pcntrl9; /* 0x24a30 - Pattern Match Control Register */
  647. char res54[4];
  648. uint pattrb9; /* 0x24a38 - Pattern Match Attributes Register */
  649. uint pattrbeli9; /* 0x24a3c - Pattern Match Attributes Extract Length and Extract Index Register */
  650. uint pmd10; /* 0x24a40 - Pattern Match Data Register */
  651. char res55[4];
  652. uint pmask10; /* 0x24a48 - Pattern Mask Register */
  653. char res56[4];
  654. uint pcntrl10; /* 0x24a50 - Pattern Match Control Register */
  655. char res57[4];
  656. uint pattrb10; /* 0x24a58 - Pattern Match Attributes Register */
  657. uint pattrbeli10; /* 0x24a5c - Pattern Match Attributes Extract Length and Extract Index Register */
  658. uint pmd11; /* 0x24a60 - Pattern Match Data Register */
  659. char res58[4];
  660. uint pmask11; /* 0x24a68 - Pattern Mask Register */
  661. char res59[4];
  662. uint pcntrl11; /* 0x24a70 - Pattern Match Control Register */
  663. char res60[4];
  664. uint pattrb11; /* 0x24a78 - Pattern Match Attributes Register */
  665. uint pattrbeli11; /* 0x24a7c - Pattern Match Attributes Extract Length and Extract Index Register */
  666. uint pmd12; /* 0x24a80 - Pattern Match Data Register */
  667. char res61[4];
  668. uint pmask12; /* 0x24a88 - Pattern Mask Register */
  669. char res62[4];
  670. uint pcntrl12; /* 0x24a90 - Pattern Match Control Register */
  671. char res63[4];
  672. uint pattrb12; /* 0x24a98 - Pattern Match Attributes Register */
  673. uint pattrbeli12; /* 0x24a9c - Pattern Match Attributes Extract Length and Extract Index Register */
  674. uint pmd13; /* 0x24aa0 - Pattern Match Data Register */
  675. char res64[4];
  676. uint pmask13; /* 0x24aa8 - Pattern Mask Register */
  677. char res65[4];
  678. uint pcntrl13; /* 0x24ab0 - Pattern Match Control Register */
  679. char res66[4];
  680. uint pattrb13; /* 0x24ab8 - Pattern Match Attributes Register */
  681. uint pattrbeli13; /* 0x24abc - Pattern Match Attributes Extract Length and Extract Index Register */
  682. uint pmd14; /* 0x24ac0 - Pattern Match Data Register */
  683. char res67[4];
  684. uint pmask14; /* 0x24ac8 - Pattern Mask Register */
  685. char res68[4];
  686. uint pcntrl14; /* 0x24ad0 - Pattern Match Control Register */
  687. char res69[4];
  688. uint pattrb14; /* 0x24ad8 - Pattern Match Attributes Register */
  689. uint pattrbeli14; /* 0x24adc - Pattern Match Attributes Extract Length and Extract Index Register */
  690. uint pmd15; /* 0x24ae0 - Pattern Match Data Register */
  691. char res70[4];
  692. uint pmask15; /* 0x24ae8 - Pattern Mask Register */
  693. char res71[4];
  694. uint pcntrl15; /* 0x24af0 - Pattern Match Control Register */
  695. char res72[4];
  696. uint pattrb15; /* 0x24af8 - Pattern Match Attributes Register */
  697. uint pattrbeli15; /* 0x24afc - Pattern Match Attributes Extract Length and Extract Index Register */
  698. char res73[248];
  699. uint attr; /* 0x24bf8 - Attributes Register */
  700. uint attreli; /* 0x24bfc - Attributes Extract Length and Extract Index Register */
  701. char res74[1024];
  702. } ccsr_tsec_t;
  703. /* PIC Registers(0x2_6000-0x4_0000-0x8_0000) */
  704. typedef struct ccsr_pic {
  705. char res0[106496]; /* 0x26000-0x40000 */
  706. char res1[64];
  707. uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */
  708. char res2[12];
  709. uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */
  710. char res3[12];
  711. uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */
  712. char res4[12];
  713. uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */
  714. char res5[12];
  715. uint ctpr; /* 0x40080 - Current Task Priority Register */
  716. char res6[12];
  717. uint whoami; /* 0x40090 - Who Am I Register */
  718. char res7[12];
  719. uint iack; /* 0x400a0 - Interrupt Acknowledge Register */
  720. char res8[12];
  721. uint eoi; /* 0x400b0 - End Of Interrupt Register */
  722. char res9[3916];
  723. uint frr; /* 0x41000 - Feature Reporting Register */
  724. char res10[28];
  725. uint gcr; /* 0x41020 - Global Configuration Register */
  726. #define MPC85xx_PICGCR_RST 0x80000000
  727. #define MPC85xx_PICGCR_M 0x20000000
  728. char res11[92];
  729. uint vir; /* 0x41080 - Vendor Identification Register */
  730. char res12[12];
  731. uint pir; /* 0x41090 - Processor Initialization Register */
  732. char res13[12];
  733. uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */
  734. char res14[12];
  735. uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */
  736. char res15[12];
  737. uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */
  738. char res16[12];
  739. uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */
  740. char res17[12];
  741. uint svr; /* 0x410e0 - Spurious Vector Register */
  742. char res18[12];
  743. uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */
  744. char res19[12];
  745. uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */
  746. char res20[12];
  747. uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */
  748. char res21[12];
  749. uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */
  750. char res22[12];
  751. uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */
  752. char res23[12];
  753. uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */
  754. char res24[12];
  755. uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */
  756. char res25[12];
  757. uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */
  758. char res26[12];
  759. uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */
  760. char res27[12];
  761. uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */
  762. char res28[12];
  763. uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */
  764. char res29[12];
  765. uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */
  766. char res30[12];
  767. uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */
  768. char res31[12];
  769. uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */
  770. char res32[12];
  771. uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */
  772. char res33[12];
  773. uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */
  774. char res34[12];
  775. uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */
  776. char res35[268];
  777. uint tcr; /* 0x41300 - Timer Control Register */
  778. char res36[12];
  779. uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */
  780. char res37[12];
  781. uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */
  782. char res38[12];
  783. uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */
  784. char res39[12];
  785. uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */
  786. char res40[188];
  787. uint msgr0; /* 0x41400 - Message Register 0 */
  788. char res41[12];
  789. uint msgr1; /* 0x41410 - Message Register 1 */
  790. char res42[12];
  791. uint msgr2; /* 0x41420 - Message Register 2 */
  792. char res43[12];
  793. uint msgr3; /* 0x41430 - Message Register 3 */
  794. char res44[204];
  795. uint mer; /* 0x41500 - Message Enable Register */
  796. char res45[12];
  797. uint msr; /* 0x41510 - Message Status Register */
  798. char res46[60140];
  799. uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */
  800. char res47[12];
  801. uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */
  802. char res48[12];
  803. uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */
  804. char res49[12];
  805. uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */
  806. char res50[12];
  807. uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */
  808. char res51[12];
  809. uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */
  810. char res52[12];
  811. uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */
  812. char res53[12];
  813. uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */
  814. char res54[12];
  815. uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */
  816. char res55[12];
  817. uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */
  818. char res56[12];
  819. uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */
  820. char res57[12];
  821. uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */
  822. char res58[12];
  823. uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */
  824. char res59[12];
  825. uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */
  826. char res60[12];
  827. uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */
  828. char res61[12];
  829. uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */
  830. char res62[12];
  831. uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */
  832. char res63[12];
  833. uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */
  834. char res64[12];
  835. uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */
  836. char res65[12];
  837. uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */
  838. char res66[12];
  839. uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */
  840. char res67[12];
  841. uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */
  842. char res68[12];
  843. uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */
  844. char res69[12];
  845. uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */
  846. char res70[140];
  847. uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */
  848. char res71[12];
  849. uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */
  850. char res72[12];
  851. uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */
  852. char res73[12];
  853. uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */
  854. char res74[12];
  855. uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */
  856. char res75[12];
  857. uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */
  858. char res76[12];
  859. uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */
  860. char res77[12];
  861. uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */
  862. char res78[12];
  863. uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */
  864. char res79[12];
  865. uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */
  866. char res80[12];
  867. uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */
  868. char res81[12];
  869. uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */
  870. char res82[12];
  871. uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */
  872. char res83[12];
  873. uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */
  874. char res84[12];
  875. uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */
  876. char res85[12];
  877. uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */
  878. char res86[12];
  879. uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */
  880. char res87[12];
  881. uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */
  882. char res88[12];
  883. uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */
  884. char res89[12];
  885. uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */
  886. char res90[12];
  887. uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */
  888. char res91[12];
  889. uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */
  890. char res92[12];
  891. uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */
  892. char res93[12];
  893. uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */
  894. char res94[12];
  895. uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */
  896. char res95[12];
  897. uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */
  898. char res96[12];
  899. uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */
  900. char res97[12];
  901. uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */
  902. char res98[12];
  903. uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */
  904. char res99[12];
  905. uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */
  906. char res100[12];
  907. uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */
  908. char res101[12];
  909. uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */
  910. char res102[12];
  911. uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */
  912. char res103[12];
  913. uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */
  914. char res104[12];
  915. uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */
  916. char res105[12];
  917. uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */
  918. char res106[12];
  919. uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */
  920. char res107[12];
  921. uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */
  922. char res108[12];
  923. uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */
  924. char res109[12];
  925. uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */
  926. char res110[12];
  927. uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */
  928. char res111[12];
  929. uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */
  930. char res112[12];
  931. uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */
  932. char res113[12];
  933. uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */
  934. char res114[12];
  935. uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */
  936. char res115[12];
  937. uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */
  938. char res116[12];
  939. uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */
  940. char res117[12];
  941. uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */
  942. char res118[12];
  943. uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */
  944. char res119[12];
  945. uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */
  946. char res120[12];
  947. uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */
  948. char res121[12];
  949. uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */
  950. char res122[12];
  951. uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */
  952. char res123[12];
  953. uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */
  954. char res124[12];
  955. uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */
  956. char res125[12];
  957. uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */
  958. char res126[12];
  959. uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */
  960. char res127[12];
  961. uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */
  962. char res128[12];
  963. uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */
  964. char res129[12];
  965. uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */
  966. char res130[12];
  967. uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */
  968. char res131[12];
  969. uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */
  970. char res132[12];
  971. uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */
  972. char res133[12];
  973. uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */
  974. char res134[4108];
  975. uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */
  976. char res135[12];
  977. uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */
  978. char res136[12];
  979. uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */
  980. char res137[12];
  981. uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */
  982. char res138[12];
  983. uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */
  984. char res139[12];
  985. uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */
  986. char res140[12];
  987. uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */
  988. char res141[12];
  989. uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */
  990. char res142[59852];
  991. uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */
  992. char res143[12];
  993. uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */
  994. char res144[12];
  995. uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */
  996. char res145[12];
  997. uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */
  998. char res146[12];
  999. uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */
  1000. char res147[12];
  1001. uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */
  1002. char res148[12];
  1003. uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */
  1004. char res149[12];
  1005. uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */
  1006. char res150[130892];
  1007. } ccsr_pic_t;
  1008. /* CPM Block(0x8_0000-0xc_0000) */
  1009. #ifndef CONFIG_CPM2
  1010. typedef struct ccsr_cpm {
  1011. char res[262144];
  1012. } ccsr_cpm_t;
  1013. #else
  1014. /* 0x8000-0x8ffff:DPARM */
  1015. /* 0x9000-0x90bff: General SIU */
  1016. typedef struct ccsr_cpm_siu {
  1017. char res1[80];
  1018. uint smaer;
  1019. uint smser;
  1020. uint smevr;
  1021. char res2[4];
  1022. uint lmaer;
  1023. uint lmser;
  1024. uint lmevr;
  1025. char res3[2964];
  1026. } ccsr_cpm_siu_t;
  1027. /* 0x90c00-0x90cff: Interrupt Controller */
  1028. typedef struct ccsr_cpm_intctl {
  1029. ushort sicr;
  1030. char res1[2];
  1031. uint sivec;
  1032. uint sipnrh;
  1033. uint sipnrl;
  1034. uint siprr;
  1035. uint scprrh;
  1036. uint scprrl;
  1037. uint simrh;
  1038. uint simrl;
  1039. uint siexr;
  1040. char res2[88];
  1041. uint sccr;
  1042. char res3[124];
  1043. } ccsr_cpm_intctl_t;
  1044. /* 0x90d00-0x90d7f: input/output port */
  1045. typedef struct ccsr_cpm_iop {
  1046. uint pdira;
  1047. uint ppara;
  1048. uint psora;
  1049. uint podra;
  1050. uint pdata;
  1051. char res1[12];
  1052. uint pdirb;
  1053. uint pparb;
  1054. uint psorb;
  1055. uint podrb;
  1056. uint pdatb;
  1057. char res2[12];
  1058. uint pdirc;
  1059. uint pparc;
  1060. uint psorc;
  1061. uint podrc;
  1062. uint pdatc;
  1063. char res3[12];
  1064. uint pdird;
  1065. uint ppard;
  1066. uint psord;
  1067. uint podrd;
  1068. uint pdatd;
  1069. char res4[12];
  1070. } ccsr_cpm_iop_t;
  1071. /* 0x90d80-0x91017: CPM timers */
  1072. typedef struct ccsr_cpm_timer {
  1073. u_char tgcr1;
  1074. char res1[3];
  1075. u_char tgcr2;
  1076. char res2[11];
  1077. ushort tmr1;
  1078. ushort tmr2;
  1079. ushort trr1;
  1080. ushort trr2;
  1081. ushort tcr1;
  1082. ushort tcr2;
  1083. ushort tcn1;
  1084. ushort tcn2;
  1085. ushort tmr3;
  1086. ushort tmr4;
  1087. ushort trr3;
  1088. ushort trr4;
  1089. ushort tcr3;
  1090. ushort tcr4;
  1091. ushort tcn3;
  1092. ushort tcn4;
  1093. ushort ter1;
  1094. ushort ter2;
  1095. ushort ter3;
  1096. ushort ter4;
  1097. char res3[608];
  1098. } ccsr_cpm_timer_t;
  1099. /* 0x91018-0x912ff: SDMA */
  1100. typedef struct ccsr_cpm_sdma {
  1101. uchar sdsr;
  1102. char res1[3];
  1103. uchar sdmr;
  1104. char res2[739];
  1105. } ccsr_cpm_sdma_t;
  1106. /* 0x91300-0x9131f: FCC1 */
  1107. typedef struct ccsr_cpm_fcc1 {
  1108. uint gfmr;
  1109. uint fpsmr;
  1110. ushort ftodr;
  1111. char res1[2];
  1112. ushort fdsr;
  1113. char res2[2];
  1114. ushort fcce;
  1115. char res3[2];
  1116. ushort fccm;
  1117. char res4[2];
  1118. u_char fccs;
  1119. char res5[3];
  1120. u_char ftirr_phy[4];
  1121. } ccsr_cpm_fcc1_t;
  1122. /* 0x91320-0x9133f: FCC2 */
  1123. typedef struct ccsr_cpm_fcc2 {
  1124. uint gfmr;
  1125. uint fpsmr;
  1126. ushort ftodr;
  1127. char res1[2];
  1128. ushort fdsr;
  1129. char res2[2];
  1130. ushort fcce;
  1131. char res3[2];
  1132. ushort fccm;
  1133. char res4[2];
  1134. u_char fccs;
  1135. char res5[3];
  1136. u_char ftirr_phy[4];
  1137. } ccsr_cpm_fcc2_t;
  1138. /* 0x91340-0x9137f: FCC3 */
  1139. typedef struct ccsr_cpm_fcc3 {
  1140. uint gfmr;
  1141. uint fpsmr;
  1142. ushort ftodr;
  1143. char res1[2];
  1144. ushort fdsr;
  1145. char res2[2];
  1146. ushort fcce;
  1147. char res3[2];
  1148. ushort fccm;
  1149. char res4[2];
  1150. u_char fccs;
  1151. char res5[3];
  1152. char res[36];
  1153. } ccsr_cpm_fcc3_t;
  1154. /* 0x91380-0x9139f: FCC1 extended */
  1155. typedef struct ccsr_cpm_fcc1_ext {
  1156. uint firper;
  1157. uint firer;
  1158. uint firsr_h;
  1159. uint firsr_l;
  1160. u_char gfemr;
  1161. char res[15];
  1162. } ccsr_cpm_fcc1_ext_t;
  1163. /* 0x913a0-0x913cf: FCC2 extended */
  1164. typedef struct ccsr_cpm_fcc2_ext {
  1165. uint firper;
  1166. uint firer;
  1167. uint firsr_h;
  1168. uint firsr_l;
  1169. u_char gfemr;
  1170. char res[31];
  1171. } ccsr_cpm_fcc2_ext_t;
  1172. /* 0x913d0-0x913ff: FCC3 extended */
  1173. typedef struct ccsr_cpm_fcc3_ext {
  1174. u_char gfemr;
  1175. char res[47];
  1176. } ccsr_cpm_fcc3_ext_t;
  1177. /* 0x91400-0x915ef: TC layers */
  1178. typedef struct ccsr_cpm_tmp1 {
  1179. char res[496];
  1180. } ccsr_cpm_tmp1_t;
  1181. /* 0x915f0-0x9185f: BRGs:5,6,7,8 */
  1182. typedef struct ccsr_cpm_brg2 {
  1183. uint brgc5;
  1184. uint brgc6;
  1185. uint brgc7;
  1186. uint brgc8;
  1187. char res[608];
  1188. } ccsr_cpm_brg2_t;
  1189. /* 0x91860-0x919bf: I2C */
  1190. typedef struct ccsr_cpm_i2c {
  1191. u_char i2mod;
  1192. char res1[3];
  1193. u_char i2add;
  1194. char res2[3];
  1195. u_char i2brg;
  1196. char res3[3];
  1197. u_char i2com;
  1198. char res4[3];
  1199. u_char i2cer;
  1200. char res5[3];
  1201. u_char i2cmr;
  1202. char res6[331];
  1203. } ccsr_cpm_i2c_t;
  1204. /* 0x919c0-0x919ef: CPM core */
  1205. typedef struct ccsr_cpm_cp {
  1206. uint cpcr;
  1207. uint rccr;
  1208. char res1[14];
  1209. ushort rter;
  1210. char res2[2];
  1211. ushort rtmr;
  1212. ushort rtscr;
  1213. char res3[2];
  1214. uint rtsr;
  1215. char res4[12];
  1216. } ccsr_cpm_cp_t;
  1217. /* 0x919f0-0x919ff: BRGs:1,2,3,4 */
  1218. typedef struct ccsr_cpm_brg1 {
  1219. uint brgc1;
  1220. uint brgc2;
  1221. uint brgc3;
  1222. uint brgc4;
  1223. } ccsr_cpm_brg1_t;
  1224. /* 0x91a00-0x91a9f: SCC1-SCC4 */
  1225. typedef struct ccsr_cpm_scc {
  1226. uint gsmrl;
  1227. uint gsmrh;
  1228. ushort psmr;
  1229. char res1[2];
  1230. ushort todr;
  1231. ushort dsr;
  1232. ushort scce;
  1233. char res2[2];
  1234. ushort sccm;
  1235. char res3;
  1236. u_char sccs;
  1237. char res4[8];
  1238. } ccsr_cpm_scc_t;
  1239. /* 0x91a80-0x91a9f */
  1240. typedef struct ccsr_cpm_tmp2 {
  1241. char res[32];
  1242. } ccsr_cpm_tmp2_t;
  1243. /* 0x91aa0-0x91aff: SPI */
  1244. typedef struct ccsr_cpm_spi {
  1245. ushort spmode;
  1246. char res1[4];
  1247. u_char spie;
  1248. char res2[3];
  1249. u_char spim;
  1250. char res3[2];
  1251. u_char spcom;
  1252. char res4[82];
  1253. } ccsr_cpm_spi_t;
  1254. /* 0x91b00-0x91b1f: CPM MUX */
  1255. typedef struct ccsr_cpm_mux {
  1256. u_char cmxsi1cr;
  1257. char res1;
  1258. u_char cmxsi2cr;
  1259. char res2;
  1260. uint cmxfcr;
  1261. uint cmxscr;
  1262. char res3[2];
  1263. ushort cmxuar;
  1264. char res4[16];
  1265. } ccsr_cpm_mux_t;
  1266. /* 0x91b20-0xbffff: SI,MCC,etc */
  1267. typedef struct ccsr_cpm_tmp3 {
  1268. char res[58592];
  1269. } ccsr_cpm_tmp3_t;
  1270. typedef struct ccsr_cpm_iram {
  1271. unsigned long iram[8192];
  1272. char res[98304];
  1273. } ccsr_cpm_iram_t;
  1274. typedef struct ccsr_cpm {
  1275. /* Some references are into the unique and known dpram spaces,
  1276. * others are from the generic base.
  1277. */
  1278. #define im_dprambase im_dpram1
  1279. u_char im_dpram1[16*1024];
  1280. char res1[16*1024];
  1281. u_char im_dpram2[16*1024];
  1282. char res2[16*1024];
  1283. ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */
  1284. ccsr_cpm_intctl_t im_cpm_intctl; /* Interrupt Controller */
  1285. ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */
  1286. ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */
  1287. ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */
  1288. ccsr_cpm_fcc1_t im_cpm_fcc1;
  1289. ccsr_cpm_fcc2_t im_cpm_fcc2;
  1290. ccsr_cpm_fcc3_t im_cpm_fcc3;
  1291. ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext;
  1292. ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext;
  1293. ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext;
  1294. ccsr_cpm_tmp1_t im_cpm_tmp1;
  1295. ccsr_cpm_brg2_t im_cpm_brg2;
  1296. ccsr_cpm_i2c_t im_cpm_i2c;
  1297. ccsr_cpm_cp_t im_cpm_cp;
  1298. ccsr_cpm_brg1_t im_cpm_brg1;
  1299. ccsr_cpm_scc_t im_cpm_scc[4];
  1300. ccsr_cpm_tmp2_t im_cpm_tmp2;
  1301. ccsr_cpm_spi_t im_cpm_spi;
  1302. ccsr_cpm_mux_t im_cpm_mux;
  1303. ccsr_cpm_tmp3_t im_cpm_tmp3;
  1304. ccsr_cpm_iram_t im_cpm_iram;
  1305. } ccsr_cpm_t;
  1306. #endif
  1307. /* RapidIO Registers(0xc_0000-0xe_0000) */
  1308. typedef struct ccsr_rio {
  1309. uint didcar; /* 0xc0000 - Device Identity Capability Register */
  1310. uint dicar; /* 0xc0004 - Device Information Capability Register */
  1311. uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */
  1312. uint aicar; /* 0xc000c - Assembly Information Capability Register */
  1313. uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */
  1314. uint spicar; /* 0xc0014 - Switch Port Information Capability Register */
  1315. uint socar; /* 0xc0018 - Source Operations Capability Register */
  1316. uint docar; /* 0xc001c - Destination Operations Capability Register */
  1317. char res1[32];
  1318. uint msr; /* 0xc0040 - Mailbox Command And Status Register */
  1319. uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */
  1320. char res2[4];
  1321. uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */
  1322. char res3[12];
  1323. uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */
  1324. uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */
  1325. char res4[4];
  1326. uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */
  1327. uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */
  1328. char res5[144];
  1329. uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */
  1330. char res6[28];
  1331. uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */
  1332. uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */
  1333. char res7[20];
  1334. uint pgccsr; /* 0xc013c - Port General Command and Status Register */
  1335. uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */
  1336. uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */
  1337. uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */
  1338. char res8[12];
  1339. uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */
  1340. uint pccsr; /* 0xc015c - Port Control Command and Status Register */
  1341. char res9[65184];
  1342. uint cr; /* 0xd0000 - Port Control Command and Status Register */
  1343. char res10[12];
  1344. uint pcr; /* 0xd0010 - Port Configuration Register */
  1345. uint peir; /* 0xd0014 - Port Error Injection Register */
  1346. char res11[3048];
  1347. uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */
  1348. char res12[12];
  1349. uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */
  1350. char res13[12];
  1351. uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */
  1352. char res14[4];
  1353. uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */
  1354. char res15[4];
  1355. uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */
  1356. char res16[12];
  1357. uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */
  1358. char res17[4];
  1359. uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */
  1360. char res18[4];
  1361. uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */
  1362. char res19[12];
  1363. uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */
  1364. char res20[4];
  1365. uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */
  1366. char res21[4];
  1367. uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */
  1368. char res22[12];
  1369. uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */
  1370. char res23[4];
  1371. uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */
  1372. char res24[4];
  1373. uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */
  1374. char res25[12];
  1375. uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */
  1376. char res26[4];
  1377. uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */
  1378. char res27[4];
  1379. uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */
  1380. char res28[12];
  1381. uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */
  1382. char res29[4];
  1383. uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */
  1384. char res30[4];
  1385. uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */
  1386. char res31[12];
  1387. uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */
  1388. char res32[4];
  1389. uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */
  1390. char res33[4];
  1391. uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */
  1392. char res34[12];
  1393. uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */
  1394. char res35[4];
  1395. uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */
  1396. char res36[4];
  1397. uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */
  1398. char res37[76];
  1399. uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */
  1400. char res38[4];
  1401. uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */
  1402. char res39[4];
  1403. uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */
  1404. char res40[12];
  1405. uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */
  1406. char res41[4];
  1407. uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */
  1408. char res42[4];
  1409. uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */
  1410. char res43[12];
  1411. uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */
  1412. char res44[4];
  1413. uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */
  1414. char res45[4];
  1415. uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */
  1416. char res46[12];
  1417. uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */
  1418. char res47[4];
  1419. uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */
  1420. char res48[4];
  1421. uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */
  1422. char res49[12];
  1423. uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */
  1424. char res50[12];
  1425. uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */
  1426. char res51[12];
  1427. uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */
  1428. uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */
  1429. uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */
  1430. uint pecr; /* 0xd0e0c - Port Error Control Register */
  1431. uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */
  1432. uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */
  1433. uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */
  1434. char res52[4];
  1435. uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */
  1436. char res53[4];
  1437. uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */
  1438. uint prtr; /* 0xd0e2c - Port Retry Threshold Register */
  1439. char res54[464];
  1440. uint omr; /* 0xd1000 - Outbound Mode Register */
  1441. uint osr; /* 0xd1004 - Outbound Status Register */
  1442. uint eodqtpar; /* 0xd1008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */
  1443. uint odqtpar; /* 0xd100c - Outbound Descriptor Queue Tail Pointer Address Register */
  1444. uint eosar; /* 0xd1010 - Extended Outbound Unit Source Address Register */
  1445. uint osar; /* 0xd1014 - Outbound Unit Source Address Register */
  1446. uint odpr; /* 0xd1018 - Outbound Destination Port Register */
  1447. uint odatr; /* 0xd101c - Outbound Destination Attributes Register */
  1448. uint odcr; /* 0xd1020 - Outbound Doubleword Count Register */
  1449. uint eodqhpar; /* 0xd1024 - Extended Outbound Descriptor Queue Head Pointer Address Register */
  1450. uint odqhpar; /* 0xd1028 - Outbound Descriptor Queue Head Pointer Address Register */
  1451. char res55[52];
  1452. uint imr; /* 0xd1060 - Outbound Mode Register */
  1453. uint isr; /* 0xd1064 - Inbound Status Register */
  1454. uint eidqtpar; /* 0xd1068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */
  1455. uint idqtpar; /* 0xd106c - Inbound Descriptor Queue Tail Pointer Address Register */
  1456. uint eifqhpar; /* 0xd1070 - Extended Inbound Frame Queue Head Pointer Address Register */
  1457. uint ifqhpar; /* 0xd1074 - Inbound Frame Queue Head Pointer Address Register */
  1458. char res56[1000];
  1459. uint dmr; /* 0xd1460 - Doorbell Mode Register */
  1460. uint dsr; /* 0xd1464 - Doorbell Status Register */
  1461. uint edqtpar; /* 0xd1468 - Extended Doorbell Queue Tail Pointer Address Register */
  1462. uint dqtpar; /* 0xd146c - Doorbell Queue Tail Pointer Address Register */
  1463. uint edqhpar; /* 0xd1470 - Extended Doorbell Queue Head Pointer Address Register */
  1464. uint dqhpar; /* 0xd1474 - Doorbell Queue Head Pointer Address Register */
  1465. char res57[104];
  1466. uint pwmr; /* 0xd14e0 - Port-Write Mode Register */
  1467. uint pwsr; /* 0xd14e4 - Port-Write Status Register */
  1468. uint epwqbar; /* 0xd14e8 - Extended Port-Write Queue Base Address Register */
  1469. uint pwqbar; /* 0xd14ec - Port-Write Queue Base Address Register */
  1470. char res58[60176];
  1471. } ccsr_rio_t;
  1472. /* Global Utilities Register Block(0xe_0000-0xf_ffff) */
  1473. typedef struct ccsr_gur {
  1474. uint porpllsr; /* 0xe0000 - POR PLL ratio status register */
  1475. uint porbmsr; /* 0xe0004 - POR boot mode status register */
  1476. uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */
  1477. uint pordevsr; /* 0xe000c - POR I/O device status regsiter */
  1478. uint pordbgmsr; /* 0xe0010 - POR debug mode status register */
  1479. char res1[12];
  1480. uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */
  1481. char res2[12];
  1482. uint gpiocr; /* 0xe0030 - GPIO control register */
  1483. char res3[12];
  1484. uint gpoutdr; /* 0xe0040 - General-purpose output data register */
  1485. char res4[12];
  1486. uint gpindr; /* 0xe0050 - General-purpose input data register */
  1487. char res5[12];
  1488. uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */
  1489. char res6[12];
  1490. uint devdisr; /* 0xe0070 - Device disable control */
  1491. char res7[12];
  1492. uint powmgtcsr; /* 0xe0080 - Power management status and control register */
  1493. char res8[12];
  1494. uint mcpsumr; /* 0xe0090 - Machine check summary register */
  1495. char res9[12];
  1496. uint pvr; /* 0xe00a0 - Processor version register */
  1497. uint svr; /* 0xe00a4 - System version register */
  1498. char res10[3416];
  1499. uint clkocr; /* 0xe0e00 - Clock out select register */
  1500. char res11[12];
  1501. uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */
  1502. char res12[12];
  1503. uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */
  1504. char res13[248];
  1505. uint lbiuiplldcr0; /* 0xe0f1c -- LBIU PLL Debug Reg 0 */
  1506. uint lbiuiplldcr1; /* 0xe0f20 -- LBIU PLL Debug Reg 1 */
  1507. uint ddrioovcr; /* 0xe0f24 - DDR IO Override Control */
  1508. uint res14; /* 0xe0f28 */
  1509. uint tsec34ioovcr; /* 0xe0f2c - eTSEC 3/4 IO override control */
  1510. char res15[61651];
  1511. } ccsr_gur_t;
  1512. typedef struct immap {
  1513. ccsr_local_ecm_t im_local_ecm;
  1514. ccsr_ddr_t im_ddr;
  1515. ccsr_i2c_t im_i2c;
  1516. ccsr_duart_t im_duart;
  1517. ccsr_lbc_t im_lbc;
  1518. ccsr_pcix_t im_pcix;
  1519. ccsr_l2cache_t im_l2cache;
  1520. ccsr_dma_t im_dma;
  1521. ccsr_tsec_t im_tsec1;
  1522. ccsr_tsec_t im_tsec2;
  1523. ccsr_pic_t im_pic;
  1524. ccsr_cpm_t im_cpm;
  1525. ccsr_rio_t im_rio;
  1526. ccsr_gur_t im_gur;
  1527. } immap_t;
  1528. extern immap_t *immr;
  1529. #endif /*__IMMAP_85xx__*/