MBX860T.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T MBX board.
  4. * Copied from the FADS stuff, which was originally copied from the MBX stuff!
  5. * Magnus Damm added defines for 8xxrom and extended bd_info.
  6. * Helmut Buchsbaum added bitvalues for BCSRx
  7. * Rob Taylor coverted it back to MBX
  8. *
  9. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  10. */
  11. /* ------------------------------------------------------------------------- */
  12. /*
  13. * board/config.h - configuration options, board specific
  14. */
  15. #ifndef __CONFIG_H
  16. #define __CONFIG_H
  17. /*
  18. * High Level Configuration Options
  19. * (easy to change)
  20. */
  21. #include <mpc8xx_irq.h>
  22. #define CONFIG_MPC860 1
  23. #define CONFIG_MPC860T 1
  24. #define CONFIG_MBX 1
  25. #define CONFIG_SYS_TEXT_BASE 0xfe000000
  26. #define CONFIG_8xx_CPUCLOCK 40
  27. #define CONFIG_8xx_BUSCLOCK (CONFIG_8xx_CPUCLOCK)
  28. #define TARGET_SYSTEM_FREQUENCY 40
  29. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  30. #undef CONFIG_8xx_CONS_SMC2
  31. #define CONFIG_BAUDRATE 9600
  32. #define MPC8XX_FACT 10 /* Multiply by 10 */
  33. #define MPC8XX_XIN 40000000 /* 50 MHz in */
  34. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  35. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  36. #if 1
  37. #define CONFIG_8xx_BOOTDELAY -1 /* autoboot disabled */
  38. #define CONFIG_8xx_TFTP_MODE
  39. #else
  40. #define CONFIG_8xx_BOOTDELAY 5 /* autoboot after 5 seconds */
  41. #undef CONFIG_8xx_TFTP_MODE
  42. #endif
  43. #define CONFIG_MISC_INIT_R
  44. #define CONFIG_DRAM_SPEED (CONFIG_8xx_BUSCLOCK) /* MHz */
  45. #define CONFIG_BOOTCOMMAND "bootm FE020000" /* autoboot command */
  46. #define CONFIG_BOOTARGS " "
  47. /*
  48. * Miscellaneous configurable options
  49. */
  50. #undef CONFIG_SYS_LONGHELP /* undef to save memory */
  51. #define CONFIG_SYS_PROMPT ":>" /* Monitor Command Prompt */
  52. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  53. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  54. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  55. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  56. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  57. #define CONFIG_SYS_MEMTEST_END 0x0800000 /* 4 ... 8 MB in DRAM */
  58. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  59. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  60. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  61. /*
  62. * Low Level Configuration Settings
  63. * (address mappings, register initial values, etc.)
  64. * You should know what you are doing if you make changes here.
  65. */
  66. /*-----------------------------------------------------------------------
  67. * Internal Memory Mapped Register
  68. */
  69. #define CONFIG_SYS_IMMR 0xFFA00000
  70. #define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
  71. #define CONFIG_SYS_NVRAM_BASE 0xFA000000 /* NVRAM */
  72. #define CONFIG_SYS_NVRAM_OR 0xffe00000 /* w/o speed dependent flags!! */
  73. #define CONFIG_SYS_CSR_BASE 0xFA100000 /* Control/Status Registers */
  74. #define CONFIG_SYS_PCIMEM_BASE 0x80000000 /* PCI I/O and Memory Spaces */
  75. #define CONFIG_SYS_PCIMEM_OR 0xA0000108
  76. #define CONFIG_SYS_PCIBRIDGE_BASE 0xFA210000 /* PCI-Bus Bridge Registers */
  77. #define CONFIG_SYS_PCIBRIDGE_OR 0xFFFF0108
  78. /*-----------------------------------------------------------------------
  79. * Definitions for initial stack pointer and data area (in DPRAM)
  80. */
  81. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  82. #define CONFIG_SYS_INIT_RAM_END 0x2f00 /* End of used area in DPRAM */
  83. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  84. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  85. #define CONFIG_SYS_INIT_VPD_SIZE 256 /* size in bytes reserved for vpd buffer */
  86. #define CONFIG_SYS_INIT_VPD_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_VPD_SIZE)
  87. #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_VPD_OFFSET-8)
  88. /*-----------------------------------------------------------------------
  89. * Offset in DPMEM where we keep the VPD data
  90. */
  91. #define CONFIG_SYS_DPRAMVPD (CONFIG_SYS_INIT_VPD_OFFSET - 0x2000)
  92. /*-----------------------------------------------------------------------
  93. * Start addresses for the final memory configuration
  94. * (Set up by the startup code)
  95. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  96. */
  97. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  98. #define CONFIG_SYS_FLASH_BASE 0x00000000
  99. /*0xFE000000*/
  100. #define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  101. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  102. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  103. #define CONFIG_SYS_HWINFO_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN - CONFIG_SYS_HWINFO_LEN)
  104. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  105. /*
  106. * For booting Linux, the board info and command line data
  107. * have to be in the first 8 MB of memory, since this is
  108. * the maximum mapped by the Linux kernel during initialization.
  109. */
  110. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  111. /*-----------------------------------------------------------------------
  112. * FLASH organization
  113. */
  114. #define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max number of memory banks */
  115. #define CONFIG_SYS_MAX_FLASH_SECT 16 /* max number of sectors on one chip */
  116. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  117. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  118. /*-----------------------------------------------------------------------
  119. * NVRAM Configuration
  120. *
  121. * Note: the MBX is special because there is already a firmware on this
  122. * board: EPPC-Bug from Motorola. To avoid collisions in NVRAM Usage, we
  123. * access the NVRAM at the offset 0x1000.
  124. */
  125. #define CONFIG_ENV_IS_IN_NVRAM 1 /* turn on NVRAM env feature */
  126. #define CONFIG_ENV_ADDR (CONFIG_SYS_NVRAM_BASE + 0x1000)
  127. #define CONFIG_ENV_SIZE 0x1000
  128. /*-----------------------------------------------------------------------
  129. * Cache Configuration
  130. */
  131. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  132. #if defined(CONFIG_CMD_KGDB)
  133. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  134. #endif
  135. /*-----------------------------------------------------------------------
  136. * SYPCR - System Protection Control 11-9
  137. * SYPCR can only be written once after reset!
  138. *-----------------------------------------------------------------------
  139. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  140. */
  141. #if defined(CONFIG_WATCHDOG)
  142. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  143. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  144. #else
  145. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF)
  146. #endif
  147. /*-----------------------------------------------------------------------
  148. * SIUMCR - SIU Module Configuration 11-6
  149. *-----------------------------------------------------------------------
  150. * PCMCIA config., multi-function pin tri-state
  151. */
  152. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DPC | SIUMCR_MLRC10 | SIUMCR_SEME)
  153. /*-----------------------------------------------------------------------
  154. * TBSCR - Time Base Status and Control 11-26
  155. *-----------------------------------------------------------------------
  156. * Clear Reference Interrupt Status, Timebase freezing enabled
  157. */
  158. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  159. /*-----------------------------------------------------------------------
  160. * PISCR - Periodic Interrupt Status and Control 11-31
  161. *-----------------------------------------------------------------------
  162. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  163. */
  164. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
  165. /*-----------------------------------------------------------------------
  166. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  167. *-----------------------------------------------------------------------
  168. * Reset PLL lock status sticky bit, timer expired status bit and timer
  169. * interrupt status bit - leave PLL multiplication factor unchanged !
  170. */
  171. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  172. /*-----------------------------------------------------------------------
  173. * SCCR - System Clock and reset Control Register 15-27
  174. *-----------------------------------------------------------------------
  175. * Set clock output, timebase and RTC source and divider,
  176. * power management and some other internal clocks
  177. */
  178. #define SCCR_MASK (SCCR_RTDIV | SCCR_RTSEL)
  179. #define CONFIG_SYS_SCCR SCCR_TBS
  180. /*-----------------------------------------------------------------------
  181. *
  182. *-----------------------------------------------------------------------
  183. *
  184. */
  185. #define CONFIG_SYS_DER 0
  186. /* Because of the way the 860 starts up and assigns CS0 the
  187. * entire address space, we have to set the memory controller
  188. * differently. Normally, you write the option register
  189. * first, and then enable the chip select by writing the
  190. * base register. For CS0, you must write the base register
  191. * first, followed by the option register.
  192. */
  193. /*
  194. * Init Memory Controller:
  195. *
  196. * BR0/1 and OR0/1 (FLASH)
  197. */
  198. /* the other CS:s are determined by looking at parameters in BCSRx */
  199. #define BCSR_ADDR ((uint) 0xFF010000)
  200. #define BCSR_SIZE ((uint)(64 * 1024))
  201. #define FLASH_BASE0_PRELIM 0xFE000000 /* FLASH bank #0 */
  202. #define FLASH_BASE1_PRELIM 0xFF010000 /* FLASH bank #0 */
  203. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  204. #define CONFIG_SYS_PRELIM_OR_AM 0xFFF00000 /* OR addr mask */
  205. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  206. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  207. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  208. #define CONFIG_SYS_OR0_PRELIM (0xFF800000 | OR_CSNT_SAM | OR_BI | OR_SCY_3_CLK) /* 1 Mbyte until detected and only 1 Mbyte is needed*/
  209. #define CONFIG_SYS_BR0_PRELIM (0xFE000000 | BR_V )
  210. /* BCSRx - Board Control and Status Registers */
  211. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  212. #define CONFIG_SYS_OR1_PRELIM 0xFFC00000 | OR_ACS_DIV4
  213. #define CONFIG_SYS_BR1_PRELIM (0x00000000 | BR_MS_UPMA | BR_V )
  214. /*
  215. * Memory Periodic Timer Prescaler
  216. */
  217. /* periodic timer for refresh */
  218. #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
  219. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  220. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  221. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  222. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  223. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  224. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  225. /*
  226. * MAMR settings for SDRAM
  227. */
  228. /* 8 column SDRAM */
  229. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  230. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  231. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  232. /* 9 column SDRAM */
  233. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  234. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  235. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  236. #define CONFIG_SYS_MAMR 0x13821000
  237. /* values according to the manual */
  238. #define PCMCIA_MEM_ADDR ((uint)0xff020000)
  239. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  240. #define BCSR0 ((uint) (BCSR_ADDR + 00))
  241. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  242. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  243. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  244. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  245. /* FADS bitvalues by Helmut Buchsbaum
  246. * see MPC8xxADS User's Manual for a proper description
  247. * of the following structures
  248. */
  249. #define BCSR0_ERB ((uint)0x80000000)
  250. #define BCSR0_IP ((uint)0x40000000)
  251. #define BCSR0_BDIS ((uint)0x10000000)
  252. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  253. #define BCSR0_ISB_MASK ((uint)0x01800000)
  254. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  255. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  256. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  257. #define BCSR1_FLASH_EN ((uint)0x80000000)
  258. #define BCSR1_DRAM_EN ((uint)0x40000000)
  259. #define BCSR1_ETHEN ((uint)0x20000000)
  260. #define BCSR1_IRDEN ((uint)0x10000000)
  261. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  262. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  263. #define BCSR1_BCSR_EN ((uint)0x02000000)
  264. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  265. #define BCSR1_PCCEN ((uint)0x00800000)
  266. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  267. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  268. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  269. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  270. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  271. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  272. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  273. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  274. #define BCSR2_DRAM_PD_SHIFT (23)
  275. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  276. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  277. #define BCSR3_DBID_MASK ((ushort)0x3800)
  278. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  279. #define BCSR3_BREVNR0 ((ushort)0x0080)
  280. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  281. #define BCSR3_BREVN1 ((ushort)0x0008)
  282. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  283. #define BCSR4_ETHLOOP ((uint)0x80000000)
  284. #define BCSR4_TFPLDL ((uint)0x40000000)
  285. #define BCSR4_TPSQEL ((uint)0x20000000)
  286. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  287. #ifdef CONFIG_MPC823
  288. #define BCSR4_USB_EN ((uint)0x08000000)
  289. #endif /* CONFIG_MPC823 */
  290. #ifdef CONFIG_MPC860SAR
  291. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  292. #endif /* CONFIG_MPC860SAR */
  293. #ifdef CONFIG_MPC860T
  294. #define BCSR4_FETH_EN ((uint)0x08000000)
  295. #endif /* CONFIG_MPC860T */
  296. #define BCSR4_USB_SPEED ((uint)0x04000000)
  297. #define BCSR4_VCCO ((uint)0x02000000)
  298. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  299. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  300. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  301. #define BCSR4_MODEM_EN ((uint)0x00100000)
  302. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  303. #define CONFIG_DRAM_40MHZ 1
  304. #ifdef CONFIG_MPC860T
  305. /* Interrupt level assignments.
  306. */
  307. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  308. #endif /* CONFIG_MPC860T */
  309. /* We don't use the 8259.
  310. */
  311. #define NR_8259_INTS 0
  312. #define CONFIG_CMD_NET
  313. /*
  314. * MPC8xx CPM Options
  315. */
  316. #define CONFIG_SCC_ENET 1
  317. #define CONFIG_SCC1_ENET 1
  318. #define CONFIG_FEC_ENET 1
  319. #undef CONFIG_CPM_IIC
  320. #undef CONFIG_UCODE_PATCH
  321. #define CONFIG_DISK_SPINUP_TIME 1000000
  322. /* PCMCIA configuration */
  323. #define PCMCIA_MAX_SLOTS 2
  324. #ifdef CONFIG_MPC860
  325. #define PCMCIA_SLOT_A 1
  326. #endif
  327. #endif /* __CONFIG_H */