init.S 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Copyright (C) 2002,2003, Motorola Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <ppc_asm.tmpl>
  25. #include <ppc_defs.h>
  26. #include <asm/cache.h>
  27. #include <asm/mmu.h>
  28. #include <config.h>
  29. #include <mpc85xx.h>
  30. /*
  31. * TLB0 and TLB1 Entries
  32. *
  33. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  34. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  35. * these TLB entries are established.
  36. *
  37. * The TLB entries for DDR are dynamically setup in spd_sdram()
  38. * and use TLB1 Entries 8 through 15 as needed according to the
  39. * size of DDR memory.
  40. *
  41. * MAS0: tlbsel, esel, nv
  42. * MAS1: valid, iprot, tid, ts, tsize
  43. * MAS2: epn, sharen, x0, x1, w, i, m, g, e
  44. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  45. */
  46. #define entry_start \
  47. mflr r1 ; \
  48. bl 0f ;
  49. #define entry_end \
  50. 0: mflr r0 ; \
  51. mtlr r1 ; \
  52. blr ;
  53. .section .bootpg, "ax"
  54. .globl tlb1_entry
  55. tlb1_entry:
  56. entry_start
  57. /*
  58. * Number of TLB0 and TLB1 entries in the following table
  59. */
  60. .long 13
  61. /*
  62. * TLB0 16K Cacheable, non-guarded
  63. * 0xd001_0000 16K Temporary Global data for initialization
  64. *
  65. * Use four 4K TLB0 entries. These entries must be cacheable
  66. * as they provide the bootstrap memory before the memory
  67. * controler and real memory have been configured.
  68. *
  69. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  70. * and must not collide with other TLB0 entries.
  71. */
  72. .long TLB1_MAS0(0, 0, 0)
  73. .long TLB1_MAS1(1, 0, 0, 0, 0)
  74. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR),
  75. 0,0,0,0,0,0,0,0)
  76. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR),
  77. 0,0,0,0,0,1,0,1,0,1)
  78. .long TLB1_MAS0(0, 0, 0)
  79. .long TLB1_MAS1(1, 0, 0, 0, 0)
  80. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  81. 0,0,0,0,0,0,0,0)
  82. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  83. 0,0,0,0,0,1,0,1,0,1)
  84. .long TLB1_MAS0(0, 0, 0)
  85. .long TLB1_MAS1(1, 0, 0, 0, 0)
  86. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  87. 0,0,0,0,0,0,0,0)
  88. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  89. 0,0,0,0,0,1,0,1,0,1)
  90. .long TLB1_MAS0(0, 0, 0)
  91. .long TLB1_MAS1(1, 0, 0, 0, 0)
  92. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  93. 0,0,0,0,0,0,0,0)
  94. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  95. 0,0,0,0,0,1,0,1,0,1)
  96. /*
  97. * TLB 0, 1: 128M Non-cacheable, guarded
  98. * 0xf8000000 128M FLASH
  99. * Out of reset this entry is only 4K.
  100. */
  101. .long TLB1_MAS0(1, 1, 0)
  102. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  103. .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE), 0,0,0,0,1,0,1,0)
  104. .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE), 0,0,0,0,0,1,0,1,0,1)
  105. .long TLB1_MAS0(1, 0, 0)
  106. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  107. .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE+0x4000000), 0,0,0,0,1,0,1,0)
  108. .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE+0x4000000), 0,0,0,0,0,1,0,1,0,1)
  109. /*
  110. * TLB 2: 256M Non-cacheable, guarded
  111. * 0x80000000 256M PCI1 MEM First half
  112. */
  113. .long TLB1_MAS0(1, 2, 0)
  114. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  115. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE), 0,0,0,0,1,0,1,0)
  116. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  117. /*
  118. * TLB 3: 256M Non-cacheable, guarded
  119. * 0x90000000 256M PCI1 MEM Second half
  120. */
  121. .long TLB1_MAS0(1, 3, 0)
  122. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  123. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE + 0x10000000),
  124. 0,0,0,0,1,0,1,0)
  125. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE + 0x10000000),
  126. 0,0,0,0,0,1,0,1,0,1)
  127. /*
  128. * TLB 4: 256M Non-cacheable, guarded
  129. * 0xc0000000 256M Rapid IO MEM First half
  130. */
  131. .long TLB1_MAS0(1, 4, 0)
  132. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  133. .long TLB1_MAS2(E500_TLB_EPN(CFG_RIO_MEM_BASE), 0,0,0,0,1,0,1,0)
  134. .long TLB1_MAS3(E500_TLB_RPN(CFG_RIO_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  135. /*
  136. * TLB 5: 256M Non-cacheable, guarded
  137. * 0xd0000000 256M Rapid IO MEM Second half
  138. */
  139. .long TLB1_MAS0(1, 5, 0)
  140. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  141. .long TLB1_MAS2(E500_TLB_EPN(CFG_RIO_MEM_BASE + 0x10000000),
  142. 0,0,0,0,1,0,1,0)
  143. .long TLB1_MAS3(E500_TLB_RPN(CFG_RIO_MEM_BASE + 0x10000000),
  144. 0,0,0,0,0,1,0,1,0,1)
  145. /*
  146. * TLB 6: 64M Non-cacheable, guarded
  147. * 0xe000_0000 1M CCSRBAR
  148. * 0xe200_0000 16M PCI1 IO
  149. */
  150. .long TLB1_MAS0(1, 6, 0)
  151. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  152. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR), 0,0,0,0,1,0,1,0)
  153. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR), 0,0,0,0,0,1,0,1,0,1)
  154. /*
  155. * TLB 7+8: 512M DDR, cache disabled (needed for memory test)
  156. * 0x00000000 512M DDR System memory
  157. * Without SPD EEPROM configured DDR, this must be setup manually.
  158. * Make sure the TLB count at the top of this table is correct.
  159. * Likely it needs to be increased by two for these entries.
  160. */
  161. .long TLB1_MAS0(1, 7, 0)
  162. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  163. .long TLB1_MAS2(E500_TLB_EPN(CFG_DDR_SDRAM_BASE), 0,0,0,0,1,0,1,0)
  164. .long TLB1_MAS3(E500_TLB_RPN(CFG_DDR_SDRAM_BASE), 0,0,0,0,0,1,0,1,0,1)
  165. .long TLB1_MAS0(1, 8, 0)
  166. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  167. .long TLB1_MAS2(E500_TLB_EPN(CFG_DDR_SDRAM_BASE+0x10000000), 0,0,0,0,1,0,1,0)
  168. .long TLB1_MAS3(E500_TLB_RPN(CFG_DDR_SDRAM_BASE+0x10000000), 0,0,0,0,0,1,0,1,0,1)
  169. entry_end
  170. /*
  171. * LAW(Local Access Window) configuration:
  172. *
  173. * 0x0000_0000 0x7fff_ffff DDR 2G
  174. * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
  175. * 0xc000_0000 0xdfff_ffff RapidIO 512M
  176. * 0xe000_0000 0xe000_ffff CCSR 1M
  177. * 0xe200_0000 0xe2ff_ffff PCI1 IO 16M
  178. * 0xf800_0000 0xf80f_ffff BCSR 1M
  179. * 0xfe00_0000 0xffff_ffff FLASH (boot bank) 32M
  180. *
  181. * Notes:
  182. * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
  183. * If flash is 8M at default position (last 8M), no LAW needed.
  184. */
  185. #define LAWBAR0 ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff)
  186. #define LAWAR0 (LAWAR_EN | LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_512M))
  187. #define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
  188. #define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_512M))
  189. #define LAWBAR2 ((CFG_LBC_FLASH_BASE>>12) & 0xfffff)
  190. #define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_128M))
  191. #define LAWBAR3 ((CFG_PCI1_IO_BASE>>12) & 0xfffff)
  192. #define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCIX | (LAWAR_SIZE & LAWAR_SIZE_16M))
  193. /*
  194. * Rapid IO at 0xc000_0000 for 512 M
  195. */
  196. #define LAWBAR4 ((CFG_RIO_MEM_BASE>>12) & 0xfffff)
  197. #define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M))
  198. .section .bootpg, "ax"
  199. .globl law_entry
  200. law_entry:
  201. entry_start
  202. .long 0x05
  203. .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
  204. .long LAWBAR4,LAWAR4
  205. entry_end