start.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  25. *
  26. *
  27. * The processor starts at 0x00000100 and the code is executed
  28. * from flash. The code is organized to be at an other address
  29. * in memory, but as long we don't jump around before relocating,
  30. * board_init lies at a quite high address and when the cpu has
  31. * jumped there, everything is ok.
  32. * This works because the cpu gives the FLASH (CS0) the whole
  33. * address space at startup, and board_init lies as a echo of
  34. * the flash somewhere up there in the memory map.
  35. *
  36. * board_init will change CS0 to be positioned at the correct
  37. * address and (s)dram will be positioned at address 0
  38. */
  39. #include <asm-offsets.h>
  40. #include <config.h>
  41. #include <mpc8xx.h>
  42. #include <timestamp.h>
  43. #include <version.h>
  44. #define CONFIG_8xx 1 /* needed for Linux kernel header files */
  45. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  46. #include <ppc_asm.tmpl>
  47. #include <ppc_defs.h>
  48. #include <asm/cache.h>
  49. #include <asm/mmu.h>
  50. #include <asm/u-boot.h>
  51. #ifndef CONFIG_IDENT_STRING
  52. #define CONFIG_IDENT_STRING ""
  53. #endif
  54. /* We don't want the MMU yet.
  55. */
  56. #undef MSR_KERNEL
  57. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  58. /*
  59. * Set up GOT: Global Offset Table
  60. *
  61. * Use r12 to access the GOT
  62. */
  63. START_GOT
  64. GOT_ENTRY(_GOT2_TABLE_)
  65. GOT_ENTRY(_FIXUP_TABLE_)
  66. GOT_ENTRY(_start)
  67. GOT_ENTRY(_start_of_vectors)
  68. GOT_ENTRY(_end_of_vectors)
  69. GOT_ENTRY(transfer_to_handler)
  70. GOT_ENTRY(__init_end)
  71. GOT_ENTRY(_end)
  72. GOT_ENTRY(__bss_start)
  73. END_GOT
  74. /*
  75. * r3 - 1st arg to board_init(): IMMP pointer
  76. * r4 - 2nd arg to board_init(): boot flag
  77. */
  78. .text
  79. .long 0x27051956 /* U-Boot Magic Number */
  80. .globl version_string
  81. version_string:
  82. .ascii U_BOOT_VERSION
  83. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  84. .ascii CONFIG_IDENT_STRING, "\0"
  85. . = EXC_OFF_SYS_RESET
  86. .globl _start
  87. _start:
  88. lis r3, CONFIG_SYS_IMMR@h /* position IMMR */
  89. mtspr 638, r3
  90. /* Initialize machine status; enable machine check interrupt */
  91. /*----------------------------------------------------------------------*/
  92. li r3, MSR_KERNEL /* Set ME, RI flags */
  93. mtmsr r3
  94. mtspr SRR1, r3 /* Make SRR1 match MSR */
  95. mfspr r3, ICR /* clear Interrupt Cause Register */
  96. /* Initialize debug port registers */
  97. /*----------------------------------------------------------------------*/
  98. xor r0, r0, r0 /* Clear R0 */
  99. mtspr LCTRL1, r0 /* Initialize debug port regs */
  100. mtspr LCTRL2, r0
  101. mtspr COUNTA, r0
  102. mtspr COUNTB, r0
  103. /* Reset the caches */
  104. /*----------------------------------------------------------------------*/
  105. mfspr r3, IC_CST /* Clear error bits */
  106. mfspr r3, DC_CST
  107. lis r3, IDC_UNALL@h /* Unlock all */
  108. mtspr IC_CST, r3
  109. mtspr DC_CST, r3
  110. lis r3, IDC_INVALL@h /* Invalidate all */
  111. mtspr IC_CST, r3
  112. mtspr DC_CST, r3
  113. lis r3, IDC_DISABLE@h /* Disable data cache */
  114. mtspr DC_CST, r3
  115. #if !defined(CONFIG_SYS_DELAYED_ICACHE)
  116. /* On IP860 and PCU E,
  117. * we cannot enable IC yet
  118. */
  119. lis r3, IDC_ENABLE@h /* Enable instruction cache */
  120. #endif
  121. mtspr IC_CST, r3
  122. /* invalidate all tlb's */
  123. /*----------------------------------------------------------------------*/
  124. tlbia
  125. isync
  126. /*
  127. * Calculate absolute address in FLASH and jump there
  128. *----------------------------------------------------------------------*/
  129. lis r3, CONFIG_SYS_MONITOR_BASE@h
  130. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  131. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  132. mtlr r3
  133. blr
  134. in_flash:
  135. /* initialize some SPRs that are hard to access from C */
  136. /*----------------------------------------------------------------------*/
  137. lis r3, CONFIG_SYS_IMMR@h /* pass IMMR as arg1 to C routine */
  138. ori r1, r3, CONFIG_SYS_INIT_SP_OFFSET /* set up the stack in internal DPRAM */
  139. /* Note: R0 is still 0 here */
  140. stwu r0, -4(r1) /* clear final stack frame so that */
  141. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  142. /*
  143. * Disable serialized ifetch and show cycles
  144. * (i.e. set processor to normal mode).
  145. * This is also a silicon bug workaround, see errata
  146. */
  147. li r2, 0x0007
  148. mtspr ICTRL, r2
  149. /* Set up debug mode entry */
  150. lis r2, CONFIG_SYS_DER@h
  151. ori r2, r2, CONFIG_SYS_DER@l
  152. mtspr DER, r2
  153. /* let the C-code set up the rest */
  154. /* */
  155. /* Be careful to keep code relocatable ! */
  156. /*----------------------------------------------------------------------*/
  157. GET_GOT /* initialize GOT access */
  158. /* r3: IMMR */
  159. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  160. bl board_init_f /* run 1st part of board init code (from Flash) */
  161. /* NOTREACHED - board_init_f() does not return */
  162. .globl _start_of_vectors
  163. _start_of_vectors:
  164. /* Machine check */
  165. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  166. /* Data Storage exception. "Never" generated on the 860. */
  167. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  168. /* Instruction Storage exception. "Never" generated on the 860. */
  169. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  170. /* External Interrupt exception. */
  171. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  172. /* Alignment exception. */
  173. . = 0x600
  174. Alignment:
  175. EXCEPTION_PROLOG(SRR0, SRR1)
  176. mfspr r4,DAR
  177. stw r4,_DAR(r21)
  178. mfspr r5,DSISR
  179. stw r5,_DSISR(r21)
  180. addi r3,r1,STACK_FRAME_OVERHEAD
  181. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  182. /* Program check exception */
  183. . = 0x700
  184. ProgramCheck:
  185. EXCEPTION_PROLOG(SRR0, SRR1)
  186. addi r3,r1,STACK_FRAME_OVERHEAD
  187. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  188. MSR_KERNEL, COPY_EE)
  189. /* No FPU on MPC8xx. This exception is not supposed to happen.
  190. */
  191. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  192. /* I guess we could implement decrementer, and may have
  193. * to someday for timekeeping.
  194. */
  195. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  196. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  197. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  198. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  199. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  200. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  201. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  202. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  203. * for all unimplemented and illegal instructions.
  204. */
  205. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  206. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  207. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  208. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  209. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  210. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  211. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  212. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  213. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  214. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  215. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  216. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  217. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  218. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  219. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  220. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  221. .globl _end_of_vectors
  222. _end_of_vectors:
  223. . = 0x2000
  224. /*
  225. * This code finishes saving the registers to the exception frame
  226. * and jumps to the appropriate handler for the exception.
  227. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  228. */
  229. .globl transfer_to_handler
  230. transfer_to_handler:
  231. stw r22,_NIP(r21)
  232. lis r22,MSR_POW@h
  233. andc r23,r23,r22
  234. stw r23,_MSR(r21)
  235. SAVE_GPR(7, r21)
  236. SAVE_4GPRS(8, r21)
  237. SAVE_8GPRS(12, r21)
  238. SAVE_8GPRS(24, r21)
  239. mflr r23
  240. andi. r24,r23,0x3f00 /* get vector offset */
  241. stw r24,TRAP(r21)
  242. li r22,0
  243. stw r22,RESULT(r21)
  244. mtspr SPRG2,r22 /* r1 is now kernel sp */
  245. lwz r24,0(r23) /* virtual address of handler */
  246. lwz r23,4(r23) /* where to go when done */
  247. mtspr SRR0,r24
  248. mtspr SRR1,r20
  249. mtlr r23
  250. SYNC
  251. rfi /* jump to handler, enable MMU */
  252. int_return:
  253. mfmsr r28 /* Disable interrupts */
  254. li r4,0
  255. ori r4,r4,MSR_EE
  256. andc r28,r28,r4
  257. SYNC /* Some chip revs need this... */
  258. mtmsr r28
  259. SYNC
  260. lwz r2,_CTR(r1)
  261. lwz r0,_LINK(r1)
  262. mtctr r2
  263. mtlr r0
  264. lwz r2,_XER(r1)
  265. lwz r0,_CCR(r1)
  266. mtspr XER,r2
  267. mtcrf 0xFF,r0
  268. REST_10GPRS(3, r1)
  269. REST_10GPRS(13, r1)
  270. REST_8GPRS(23, r1)
  271. REST_GPR(31, r1)
  272. lwz r2,_NIP(r1) /* Restore environment */
  273. lwz r0,_MSR(r1)
  274. mtspr SRR0,r2
  275. mtspr SRR1,r0
  276. lwz r0,GPR0(r1)
  277. lwz r2,GPR2(r1)
  278. lwz r1,GPR1(r1)
  279. SYNC
  280. rfi
  281. /* Cache functions.
  282. */
  283. .globl icache_enable
  284. icache_enable:
  285. SYNC
  286. lis r3, IDC_INVALL@h
  287. mtspr IC_CST, r3
  288. lis r3, IDC_ENABLE@h
  289. mtspr IC_CST, r3
  290. blr
  291. .globl icache_disable
  292. icache_disable:
  293. SYNC
  294. lis r3, IDC_DISABLE@h
  295. mtspr IC_CST, r3
  296. blr
  297. .globl icache_status
  298. icache_status:
  299. mfspr r3, IC_CST
  300. srwi r3, r3, 31 /* >>31 => select bit 0 */
  301. blr
  302. .globl dcache_enable
  303. dcache_enable:
  304. #if 0
  305. SYNC
  306. #endif
  307. #if 1
  308. lis r3, 0x0400 /* Set cache mode with MMU off */
  309. mtspr MD_CTR, r3
  310. #endif
  311. lis r3, IDC_INVALL@h
  312. mtspr DC_CST, r3
  313. #if 0
  314. lis r3, DC_SFWT@h
  315. mtspr DC_CST, r3
  316. #endif
  317. lis r3, IDC_ENABLE@h
  318. mtspr DC_CST, r3
  319. blr
  320. .globl dcache_disable
  321. dcache_disable:
  322. SYNC
  323. lis r3, IDC_DISABLE@h
  324. mtspr DC_CST, r3
  325. lis r3, IDC_INVALL@h
  326. mtspr DC_CST, r3
  327. blr
  328. .globl dcache_status
  329. dcache_status:
  330. mfspr r3, DC_CST
  331. srwi r3, r3, 31 /* >>31 => select bit 0 */
  332. blr
  333. .globl dc_read
  334. dc_read:
  335. mtspr DC_ADR, r3
  336. mfspr r3, DC_DAT
  337. blr
  338. /*
  339. * unsigned int get_immr (unsigned int mask)
  340. *
  341. * return (mask ? (IMMR & mask) : IMMR);
  342. */
  343. .globl get_immr
  344. get_immr:
  345. mr r4,r3 /* save mask */
  346. mfspr r3, IMMR /* IMMR */
  347. cmpwi 0,r4,0 /* mask != 0 ? */
  348. beq 4f
  349. and r3,r3,r4 /* IMMR & mask */
  350. 4:
  351. blr
  352. .globl get_pvr
  353. get_pvr:
  354. mfspr r3, PVR
  355. blr
  356. .globl wr_ic_cst
  357. wr_ic_cst:
  358. mtspr IC_CST, r3
  359. blr
  360. .globl rd_ic_cst
  361. rd_ic_cst:
  362. mfspr r3, IC_CST
  363. blr
  364. .globl wr_ic_adr
  365. wr_ic_adr:
  366. mtspr IC_ADR, r3
  367. blr
  368. .globl wr_dc_cst
  369. wr_dc_cst:
  370. mtspr DC_CST, r3
  371. blr
  372. .globl rd_dc_cst
  373. rd_dc_cst:
  374. mfspr r3, DC_CST
  375. blr
  376. .globl wr_dc_adr
  377. wr_dc_adr:
  378. mtspr DC_ADR, r3
  379. blr
  380. /*------------------------------------------------------------------------------*/
  381. /*
  382. * void relocate_code (addr_sp, gd, addr_moni)
  383. *
  384. * This "function" does not return, instead it continues in RAM
  385. * after relocating the monitor code.
  386. *
  387. * r3 = dest
  388. * r4 = src
  389. * r5 = length in bytes
  390. * r6 = cachelinesize
  391. */
  392. .globl relocate_code
  393. relocate_code:
  394. mr r1, r3 /* Set new stack pointer */
  395. mr r9, r4 /* Save copy of Global Data pointer */
  396. mr r10, r5 /* Save copy of Destination Address */
  397. GET_GOT
  398. mr r3, r5 /* Destination Address */
  399. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  400. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  401. lwz r5, GOT(__init_end)
  402. sub r5, r5, r4
  403. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  404. /*
  405. * Fix GOT pointer:
  406. *
  407. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  408. *
  409. * Offset:
  410. */
  411. sub r15, r10, r4
  412. /* First our own GOT */
  413. add r12, r12, r15
  414. /* then the one used by the C code */
  415. add r30, r30, r15
  416. /*
  417. * Now relocate code
  418. */
  419. cmplw cr1,r3,r4
  420. addi r0,r5,3
  421. srwi. r0,r0,2
  422. beq cr1,4f /* In place copy is not necessary */
  423. beq 7f /* Protect against 0 count */
  424. mtctr r0
  425. bge cr1,2f
  426. la r8,-4(r4)
  427. la r7,-4(r3)
  428. 1: lwzu r0,4(r8)
  429. stwu r0,4(r7)
  430. bdnz 1b
  431. b 4f
  432. 2: slwi r0,r0,2
  433. add r8,r4,r0
  434. add r7,r3,r0
  435. 3: lwzu r0,-4(r8)
  436. stwu r0,-4(r7)
  437. bdnz 3b
  438. /*
  439. * Now flush the cache: note that we must start from a cache aligned
  440. * address. Otherwise we might miss one cache line.
  441. */
  442. 4: cmpwi r6,0
  443. add r5,r3,r5
  444. beq 7f /* Always flush prefetch queue in any case */
  445. subi r0,r6,1
  446. andc r3,r3,r0
  447. mr r4,r3
  448. 5: dcbst 0,r4
  449. add r4,r4,r6
  450. cmplw r4,r5
  451. blt 5b
  452. sync /* Wait for all dcbst to complete on bus */
  453. mr r4,r3
  454. 6: icbi 0,r4
  455. add r4,r4,r6
  456. cmplw r4,r5
  457. blt 6b
  458. 7: sync /* Wait for all icbi to complete on bus */
  459. isync
  460. /*
  461. * We are done. Do not return, instead branch to second part of board
  462. * initialization, now running from RAM.
  463. */
  464. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  465. mtlr r0
  466. blr
  467. in_ram:
  468. /*
  469. * Relocation Function, r12 point to got2+0x8000
  470. *
  471. * Adjust got2 pointers, no need to check for 0, this code
  472. * already puts a few entries in the table.
  473. */
  474. li r0,__got2_entries@sectoff@l
  475. la r3,GOT(_GOT2_TABLE_)
  476. lwz r11,GOT(_GOT2_TABLE_)
  477. mtctr r0
  478. sub r11,r3,r11
  479. addi r3,r3,-4
  480. 1: lwzu r0,4(r3)
  481. cmpwi r0,0
  482. beq- 2f
  483. add r0,r0,r11
  484. stw r0,0(r3)
  485. 2: bdnz 1b
  486. /*
  487. * Now adjust the fixups and the pointers to the fixups
  488. * in case we need to move ourselves again.
  489. */
  490. li r0,__fixup_entries@sectoff@l
  491. lwz r3,GOT(_FIXUP_TABLE_)
  492. cmpwi r0,0
  493. mtctr r0
  494. addi r3,r3,-4
  495. beq 4f
  496. 3: lwzu r4,4(r3)
  497. lwzux r0,r4,r11
  498. cmpwi r0,0
  499. add r0,r0,r11
  500. stw r10,0(r3)
  501. beq- 5f
  502. stw r0,0(r4)
  503. 5: bdnz 3b
  504. 4:
  505. clear_bss:
  506. /*
  507. * Now clear BSS segment
  508. */
  509. lwz r3,GOT(__bss_start)
  510. lwz r4,GOT(_end)
  511. cmplw 0, r3, r4
  512. beq 6f
  513. li r0, 0
  514. 5:
  515. stw r0, 0(r3)
  516. addi r3, r3, 4
  517. cmplw 0, r3, r4
  518. bne 5b
  519. 6:
  520. mr r3, r9 /* Global Data pointer */
  521. mr r4, r10 /* Destination Address */
  522. bl board_init_r
  523. /*
  524. * Copy exception vector code to low memory
  525. *
  526. * r3: dest_addr
  527. * r7: source address, r8: end address, r9: target address
  528. */
  529. .globl trap_init
  530. trap_init:
  531. mflr r4 /* save link register */
  532. GET_GOT
  533. lwz r7, GOT(_start)
  534. lwz r8, GOT(_end_of_vectors)
  535. li r9, 0x100 /* reset vector always at 0x100 */
  536. cmplw 0, r7, r8
  537. bgelr /* return if r7>=r8 - just in case */
  538. 1:
  539. lwz r0, 0(r7)
  540. stw r0, 0(r9)
  541. addi r7, r7, 4
  542. addi r9, r9, 4
  543. cmplw 0, r7, r8
  544. bne 1b
  545. /*
  546. * relocate `hdlr' and `int_return' entries
  547. */
  548. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  549. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  550. 2:
  551. bl trap_reloc
  552. addi r7, r7, 0x100 /* next exception vector */
  553. cmplw 0, r7, r8
  554. blt 2b
  555. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  556. bl trap_reloc
  557. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  558. bl trap_reloc
  559. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  560. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  561. 3:
  562. bl trap_reloc
  563. addi r7, r7, 0x100 /* next exception vector */
  564. cmplw 0, r7, r8
  565. blt 3b
  566. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  567. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  568. 4:
  569. bl trap_reloc
  570. addi r7, r7, 0x100 /* next exception vector */
  571. cmplw 0, r7, r8
  572. blt 4b
  573. mtlr r4 /* restore link register */
  574. blr