start.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2001 Josh Huber <huber@mclx.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  26. *
  27. *
  28. * The processor starts at 0xfff00100 and the code is executed
  29. * from flash. The code is organized to be at an other address
  30. * in memory, but as long we don't jump around before relocating.
  31. * board_init lies at a quite high address and when the cpu has
  32. * jumped there, everything is ok.
  33. */
  34. #include <asm-offsets.h>
  35. #include <config.h>
  36. #include <74xx_7xx.h>
  37. #include <timestamp.h>
  38. #include <version.h>
  39. #include <ppc_asm.tmpl>
  40. #include <ppc_defs.h>
  41. #include <asm/cache.h>
  42. #include <asm/mmu.h>
  43. #include <asm/u-boot.h>
  44. #if !defined(CONFIG_DB64360) && \
  45. !defined(CONFIG_DB64460) && \
  46. !defined(CONFIG_CPCI750) && \
  47. !defined(CONFIG_P3Mx)
  48. #include <galileo/gt64260R.h>
  49. #endif
  50. #ifndef CONFIG_IDENT_STRING
  51. #define CONFIG_IDENT_STRING ""
  52. #endif
  53. /* We don't want the MMU yet.
  54. */
  55. #undef MSR_KERNEL
  56. /* Machine Check and Recoverable Interr. */
  57. #define MSR_KERNEL ( MSR_ME | MSR_RI )
  58. /*
  59. * Set up GOT: Global Offset Table
  60. *
  61. * Use r12 to access the GOT
  62. */
  63. START_GOT
  64. GOT_ENTRY(_GOT2_TABLE_)
  65. GOT_ENTRY(_FIXUP_TABLE_)
  66. GOT_ENTRY(_start)
  67. GOT_ENTRY(_start_of_vectors)
  68. GOT_ENTRY(_end_of_vectors)
  69. GOT_ENTRY(transfer_to_handler)
  70. GOT_ENTRY(__init_end)
  71. GOT_ENTRY(_end)
  72. GOT_ENTRY(__bss_start)
  73. END_GOT
  74. /*
  75. * r3 - 1st arg to board_init(): IMMP pointer
  76. * r4 - 2nd arg to board_init(): boot flag
  77. */
  78. .text
  79. .long 0x27051956 /* U-Boot Magic Number */
  80. .globl version_string
  81. version_string:
  82. .ascii U_BOOT_VERSION
  83. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  84. .ascii CONFIG_IDENT_STRING, "\0"
  85. . = EXC_OFF_SYS_RESET
  86. .globl _start
  87. _start:
  88. b boot_cold
  89. /* the boot code is located below the exception table */
  90. .globl _start_of_vectors
  91. _start_of_vectors:
  92. /* Machine check */
  93. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  94. /* Data Storage exception. "Never" generated on the 860. */
  95. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  96. /* Instruction Storage exception. "Never" generated on the 860. */
  97. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  98. /* External Interrupt exception. */
  99. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  100. /* Alignment exception. */
  101. . = 0x600
  102. Alignment:
  103. EXCEPTION_PROLOG(SRR0, SRR1)
  104. mfspr r4,DAR
  105. stw r4,_DAR(r21)
  106. mfspr r5,DSISR
  107. stw r5,_DSISR(r21)
  108. addi r3,r1,STACK_FRAME_OVERHEAD
  109. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  110. /* Program check exception */
  111. . = 0x700
  112. ProgramCheck:
  113. EXCEPTION_PROLOG(SRR0, SRR1)
  114. addi r3,r1,STACK_FRAME_OVERHEAD
  115. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  116. MSR_KERNEL, COPY_EE)
  117. /* No FPU on MPC8xx. This exception is not supposed to happen.
  118. */
  119. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  120. /* I guess we could implement decrementer, and may have
  121. * to someday for timekeeping.
  122. */
  123. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  124. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  125. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  126. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  127. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  128. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  129. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  130. /*
  131. * On the MPC8xx, this is a software emulation interrupt. It
  132. * occurs for all unimplemented and illegal instructions.
  133. */
  134. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  135. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  136. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  137. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  138. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  139. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  140. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  141. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  142. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  143. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  144. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  145. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  146. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  147. STD_EXCEPTION(0x1d00, InstructionBreakpoint, UnknownException)
  148. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  149. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  150. .globl _end_of_vectors
  151. _end_of_vectors:
  152. . = 0x2000
  153. boot_cold:
  154. /* disable everything */
  155. li r0, 0
  156. mtspr HID0, r0
  157. sync
  158. mtmsr 0
  159. bl invalidate_bats
  160. sync
  161. #ifdef CONFIG_SYS_L2
  162. /* init the L2 cache */
  163. addis r3, r0, L2_INIT@h
  164. ori r3, r3, L2_INIT@l
  165. sync
  166. mtspr l2cr, r3
  167. #endif
  168. #if defined(CONFIG_ALTIVEC) && defined(CONFIG_74xx)
  169. .long 0x7e00066c
  170. /*
  171. * dssall instruction, gas doesn't have it yet
  172. * ...for altivec, data stream stop all this probably
  173. * isn't needed unless we warm (software) reboot U-Boot
  174. */
  175. #endif
  176. #ifdef CONFIG_SYS_L2
  177. /* invalidate the L2 cache */
  178. bl l2cache_invalidate
  179. sync
  180. #endif
  181. #ifdef CONFIG_SYS_BOARD_ASM_INIT
  182. /* do early init */
  183. bl board_asm_init
  184. #endif
  185. /*
  186. * Calculate absolute address in FLASH and jump there
  187. *------------------------------------------------------*/
  188. lis r3, CONFIG_SYS_MONITOR_BASE@h
  189. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  190. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  191. mtlr r3
  192. blr
  193. in_flash:
  194. /* let the C-code set up the rest */
  195. /* */
  196. /* Be careful to keep code relocatable ! */
  197. /*------------------------------------------------------*/
  198. /* perform low-level init */
  199. /* sdram init, galileo init, etc */
  200. /* r3: NHR bit from HID0 */
  201. /* setup the bats */
  202. bl setup_bats
  203. sync
  204. /*
  205. * Cache must be enabled here for stack-in-cache trick.
  206. * This means we need to enable the BATS.
  207. * This means:
  208. * 1) for the EVB, original gt regs need to be mapped
  209. * 2) need to have an IBAT for the 0xf region,
  210. * we are running there!
  211. * Cache should be turned on after BATs, since by default
  212. * everything is write-through.
  213. * The init-mem BAT can be reused after reloc. The old
  214. * gt-regs BAT can be reused after board_init_f calls
  215. * board_early_init_f (EVB only).
  216. */
  217. #if !defined(CONFIG_BAB7xx) && !defined(CONFIG_ELPPC) && !defined(CONFIG_P3Mx)
  218. /* enable address translation */
  219. bl enable_addr_trans
  220. sync
  221. /* enable and invalidate the data cache */
  222. bl l1dcache_enable
  223. sync
  224. #endif
  225. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  226. bl lock_ram_in_cache
  227. sync
  228. #endif
  229. /* set up the stack pointer in our newly created
  230. * cache-ram (r1) */
  231. lis r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
  232. ori r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
  233. li r0, 0 /* Make room for stack frame header and */
  234. stwu r0, -4(r1) /* clear final stack frame so that */
  235. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  236. GET_GOT /* initialize GOT access */
  237. /* run low-level CPU init code (from Flash) */
  238. bl cpu_init_f
  239. sync
  240. /* run 1st part of board init code (from Flash) */
  241. bl board_init_f
  242. sync
  243. /* NOTREACHED - board_init_f() does not return */
  244. .globl invalidate_bats
  245. invalidate_bats:
  246. /* invalidate BATs */
  247. mtspr IBAT0U, r0
  248. mtspr IBAT1U, r0
  249. mtspr IBAT2U, r0
  250. mtspr IBAT3U, r0
  251. #ifdef CONFIG_HIGH_BATS
  252. mtspr IBAT4U, r0
  253. mtspr IBAT5U, r0
  254. mtspr IBAT6U, r0
  255. mtspr IBAT7U, r0
  256. #endif
  257. isync
  258. mtspr DBAT0U, r0
  259. mtspr DBAT1U, r0
  260. mtspr DBAT2U, r0
  261. mtspr DBAT3U, r0
  262. #ifdef CONFIG_HIGH_BATS
  263. mtspr DBAT4U, r0
  264. mtspr DBAT5U, r0
  265. mtspr DBAT6U, r0
  266. mtspr DBAT7U, r0
  267. #endif
  268. isync
  269. sync
  270. blr
  271. /* setup_bats - set them up to some initial state */
  272. .globl setup_bats
  273. setup_bats:
  274. addis r0, r0, 0x0000
  275. /* IBAT 0 */
  276. addis r4, r0, CONFIG_SYS_IBAT0L@h
  277. ori r4, r4, CONFIG_SYS_IBAT0L@l
  278. addis r3, r0, CONFIG_SYS_IBAT0U@h
  279. ori r3, r3, CONFIG_SYS_IBAT0U@l
  280. mtspr IBAT0L, r4
  281. mtspr IBAT0U, r3
  282. isync
  283. /* DBAT 0 */
  284. addis r4, r0, CONFIG_SYS_DBAT0L@h
  285. ori r4, r4, CONFIG_SYS_DBAT0L@l
  286. addis r3, r0, CONFIG_SYS_DBAT0U@h
  287. ori r3, r3, CONFIG_SYS_DBAT0U@l
  288. mtspr DBAT0L, r4
  289. mtspr DBAT0U, r3
  290. isync
  291. /* IBAT 1 */
  292. addis r4, r0, CONFIG_SYS_IBAT1L@h
  293. ori r4, r4, CONFIG_SYS_IBAT1L@l
  294. addis r3, r0, CONFIG_SYS_IBAT1U@h
  295. ori r3, r3, CONFIG_SYS_IBAT1U@l
  296. mtspr IBAT1L, r4
  297. mtspr IBAT1U, r3
  298. isync
  299. /* DBAT 1 */
  300. addis r4, r0, CONFIG_SYS_DBAT1L@h
  301. ori r4, r4, CONFIG_SYS_DBAT1L@l
  302. addis r3, r0, CONFIG_SYS_DBAT1U@h
  303. ori r3, r3, CONFIG_SYS_DBAT1U@l
  304. mtspr DBAT1L, r4
  305. mtspr DBAT1U, r3
  306. isync
  307. /* IBAT 2 */
  308. addis r4, r0, CONFIG_SYS_IBAT2L@h
  309. ori r4, r4, CONFIG_SYS_IBAT2L@l
  310. addis r3, r0, CONFIG_SYS_IBAT2U@h
  311. ori r3, r3, CONFIG_SYS_IBAT2U@l
  312. mtspr IBAT2L, r4
  313. mtspr IBAT2U, r3
  314. isync
  315. /* DBAT 2 */
  316. addis r4, r0, CONFIG_SYS_DBAT2L@h
  317. ori r4, r4, CONFIG_SYS_DBAT2L@l
  318. addis r3, r0, CONFIG_SYS_DBAT2U@h
  319. ori r3, r3, CONFIG_SYS_DBAT2U@l
  320. mtspr DBAT2L, r4
  321. mtspr DBAT2U, r3
  322. isync
  323. /* IBAT 3 */
  324. addis r4, r0, CONFIG_SYS_IBAT3L@h
  325. ori r4, r4, CONFIG_SYS_IBAT3L@l
  326. addis r3, r0, CONFIG_SYS_IBAT3U@h
  327. ori r3, r3, CONFIG_SYS_IBAT3U@l
  328. mtspr IBAT3L, r4
  329. mtspr IBAT3U, r3
  330. isync
  331. /* DBAT 3 */
  332. addis r4, r0, CONFIG_SYS_DBAT3L@h
  333. ori r4, r4, CONFIG_SYS_DBAT3L@l
  334. addis r3, r0, CONFIG_SYS_DBAT3U@h
  335. ori r3, r3, CONFIG_SYS_DBAT3U@l
  336. mtspr DBAT3L, r4
  337. mtspr DBAT3U, r3
  338. isync
  339. #ifdef CONFIG_HIGH_BATS
  340. /* IBAT 4 */
  341. addis r4, r0, CONFIG_SYS_IBAT4L@h
  342. ori r4, r4, CONFIG_SYS_IBAT4L@l
  343. addis r3, r0, CONFIG_SYS_IBAT4U@h
  344. ori r3, r3, CONFIG_SYS_IBAT4U@l
  345. mtspr IBAT4L, r4
  346. mtspr IBAT4U, r3
  347. isync
  348. /* DBAT 4 */
  349. addis r4, r0, CONFIG_SYS_DBAT4L@h
  350. ori r4, r4, CONFIG_SYS_DBAT4L@l
  351. addis r3, r0, CONFIG_SYS_DBAT4U@h
  352. ori r3, r3, CONFIG_SYS_DBAT4U@l
  353. mtspr DBAT4L, r4
  354. mtspr DBAT4U, r3
  355. isync
  356. /* IBAT 5 */
  357. addis r4, r0, CONFIG_SYS_IBAT5L@h
  358. ori r4, r4, CONFIG_SYS_IBAT5L@l
  359. addis r3, r0, CONFIG_SYS_IBAT5U@h
  360. ori r3, r3, CONFIG_SYS_IBAT5U@l
  361. mtspr IBAT5L, r4
  362. mtspr IBAT5U, r3
  363. isync
  364. /* DBAT 5 */
  365. addis r4, r0, CONFIG_SYS_DBAT5L@h
  366. ori r4, r4, CONFIG_SYS_DBAT5L@l
  367. addis r3, r0, CONFIG_SYS_DBAT5U@h
  368. ori r3, r3, CONFIG_SYS_DBAT5U@l
  369. mtspr DBAT5L, r4
  370. mtspr DBAT5U, r3
  371. isync
  372. /* IBAT 6 */
  373. addis r4, r0, CONFIG_SYS_IBAT6L@h
  374. ori r4, r4, CONFIG_SYS_IBAT6L@l
  375. addis r3, r0, CONFIG_SYS_IBAT6U@h
  376. ori r3, r3, CONFIG_SYS_IBAT6U@l
  377. mtspr IBAT6L, r4
  378. mtspr IBAT6U, r3
  379. isync
  380. /* DBAT 6 */
  381. addis r4, r0, CONFIG_SYS_DBAT6L@h
  382. ori r4, r4, CONFIG_SYS_DBAT6L@l
  383. addis r3, r0, CONFIG_SYS_DBAT6U@h
  384. ori r3, r3, CONFIG_SYS_DBAT6U@l
  385. mtspr DBAT6L, r4
  386. mtspr DBAT6U, r3
  387. isync
  388. /* IBAT 7 */
  389. addis r4, r0, CONFIG_SYS_IBAT7L@h
  390. ori r4, r4, CONFIG_SYS_IBAT7L@l
  391. addis r3, r0, CONFIG_SYS_IBAT7U@h
  392. ori r3, r3, CONFIG_SYS_IBAT7U@l
  393. mtspr IBAT7L, r4
  394. mtspr IBAT7U, r3
  395. isync
  396. /* DBAT 7 */
  397. addis r4, r0, CONFIG_SYS_DBAT7L@h
  398. ori r4, r4, CONFIG_SYS_DBAT7L@l
  399. addis r3, r0, CONFIG_SYS_DBAT7U@h
  400. ori r3, r3, CONFIG_SYS_DBAT7U@l
  401. mtspr DBAT7L, r4
  402. mtspr DBAT7U, r3
  403. isync
  404. #endif
  405. /* bats are done, now invalidate the TLBs */
  406. addis r3, 0, 0x0000
  407. addis r5, 0, 0x4 /* upper bound of 0x00040000 for 7400/750 */
  408. isync
  409. tlblp:
  410. tlbie r3
  411. sync
  412. addi r3, r3, 0x1000
  413. cmp 0, 0, r3, r5
  414. blt tlblp
  415. blr
  416. .globl enable_addr_trans
  417. enable_addr_trans:
  418. /* enable address translation */
  419. mfmsr r5
  420. ori r5, r5, (MSR_IR | MSR_DR)
  421. mtmsr r5
  422. isync
  423. blr
  424. .globl disable_addr_trans
  425. disable_addr_trans:
  426. /* disable address translation */
  427. mflr r4
  428. mfmsr r3
  429. andi. r0, r3, (MSR_IR | MSR_DR)
  430. beqlr
  431. andc r3, r3, r0
  432. mtspr SRR0, r4
  433. mtspr SRR1, r3
  434. rfi
  435. /*
  436. * This code finishes saving the registers to the exception frame
  437. * and jumps to the appropriate handler for the exception.
  438. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  439. */
  440. .globl transfer_to_handler
  441. transfer_to_handler:
  442. stw r22,_NIP(r21)
  443. lis r22,MSR_POW@h
  444. andc r23,r23,r22
  445. stw r23,_MSR(r21)
  446. SAVE_GPR(7, r21)
  447. SAVE_4GPRS(8, r21)
  448. SAVE_8GPRS(12, r21)
  449. SAVE_8GPRS(24, r21)
  450. mflr r23
  451. andi. r24,r23,0x3f00 /* get vector offset */
  452. stw r24,TRAP(r21)
  453. li r22,0
  454. stw r22,RESULT(r21)
  455. mtspr SPRG2,r22 /* r1 is now kernel sp */
  456. lwz r24,0(r23) /* virtual address of handler */
  457. lwz r23,4(r23) /* where to go when done */
  458. mtspr SRR0,r24
  459. mtspr SRR1,r20
  460. mtlr r23
  461. SYNC
  462. rfi /* jump to handler, enable MMU */
  463. int_return:
  464. mfmsr r28 /* Disable interrupts */
  465. li r4,0
  466. ori r4,r4,MSR_EE
  467. andc r28,r28,r4
  468. SYNC /* Some chip revs need this... */
  469. mtmsr r28
  470. SYNC
  471. lwz r2,_CTR(r1)
  472. lwz r0,_LINK(r1)
  473. mtctr r2
  474. mtlr r0
  475. lwz r2,_XER(r1)
  476. lwz r0,_CCR(r1)
  477. mtspr XER,r2
  478. mtcrf 0xFF,r0
  479. REST_10GPRS(3, r1)
  480. REST_10GPRS(13, r1)
  481. REST_8GPRS(23, r1)
  482. REST_GPR(31, r1)
  483. lwz r2,_NIP(r1) /* Restore environment */
  484. lwz r0,_MSR(r1)
  485. mtspr SRR0,r2
  486. mtspr SRR1,r0
  487. lwz r0,GPR0(r1)
  488. lwz r2,GPR2(r1)
  489. lwz r1,GPR1(r1)
  490. SYNC
  491. rfi
  492. .globl dc_read
  493. dc_read:
  494. blr
  495. .globl get_pvr
  496. get_pvr:
  497. mfspr r3, PVR
  498. blr
  499. /*-----------------------------------------------------------------------*/
  500. /*
  501. * void relocate_code (addr_sp, gd, addr_moni)
  502. *
  503. * This "function" does not return, instead it continues in RAM
  504. * after relocating the monitor code.
  505. *
  506. * r3 = dest
  507. * r4 = src
  508. * r5 = length in bytes
  509. * r6 = cachelinesize
  510. */
  511. .globl relocate_code
  512. relocate_code:
  513. mr r1, r3 /* Set new stack pointer */
  514. mr r9, r4 /* Save copy of Global Data pointer */
  515. mr r10, r5 /* Save copy of Destination Address */
  516. GET_GOT
  517. mr r3, r5 /* Destination Address */
  518. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  519. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  520. lwz r5, GOT(__init_end)
  521. sub r5, r5, r4
  522. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  523. /*
  524. * Fix GOT pointer:
  525. *
  526. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  527. *
  528. * Offset:
  529. */
  530. sub r15, r10, r4
  531. /* First our own GOT */
  532. add r12, r12, r15
  533. /* then the one used by the C code */
  534. add r30, r30, r15
  535. /*
  536. * Now relocate code
  537. */
  538. #ifdef CONFIG_ECC
  539. bl board_relocate_rom
  540. sync
  541. mr r3, r10 /* Destination Address */
  542. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  543. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  544. lwz r5, GOT(__init_end)
  545. sub r5, r5, r4
  546. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  547. #else
  548. cmplw cr1,r3,r4
  549. addi r0,r5,3
  550. srwi. r0,r0,2
  551. beq cr1,4f /* In place copy is not necessary */
  552. beq 7f /* Protect against 0 count */
  553. mtctr r0
  554. bge cr1,2f
  555. la r8,-4(r4)
  556. la r7,-4(r3)
  557. 1: lwzu r0,4(r8)
  558. stwu r0,4(r7)
  559. bdnz 1b
  560. b 4f
  561. 2: slwi r0,r0,2
  562. add r8,r4,r0
  563. add r7,r3,r0
  564. 3: lwzu r0,-4(r8)
  565. stwu r0,-4(r7)
  566. bdnz 3b
  567. #endif
  568. /*
  569. * Now flush the cache: note that we must start from a cache aligned
  570. * address. Otherwise we might miss one cache line.
  571. */
  572. 4: cmpwi r6,0
  573. add r5,r3,r5
  574. beq 7f /* Always flush prefetch queue in any case */
  575. subi r0,r6,1
  576. andc r3,r3,r0
  577. mr r4,r3
  578. 5: dcbst 0,r4
  579. add r4,r4,r6
  580. cmplw r4,r5
  581. blt 5b
  582. sync /* Wait for all dcbst to complete on bus */
  583. mr r4,r3
  584. 6: icbi 0,r4
  585. add r4,r4,r6
  586. cmplw r4,r5
  587. blt 6b
  588. 7: sync /* Wait for all icbi to complete on bus */
  589. isync
  590. /*
  591. * We are done. Do not return, instead branch to second part of board
  592. * initialization, now running from RAM.
  593. */
  594. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  595. mtlr r0
  596. blr
  597. in_ram:
  598. #ifdef CONFIG_ECC
  599. bl board_init_ecc
  600. #endif
  601. /*
  602. * Relocation Function, r12 point to got2+0x8000
  603. *
  604. * Adjust got2 pointers, no need to check for 0, this code
  605. * already puts a few entries in the table.
  606. */
  607. li r0,__got2_entries@sectoff@l
  608. la r3,GOT(_GOT2_TABLE_)
  609. lwz r11,GOT(_GOT2_TABLE_)
  610. mtctr r0
  611. sub r11,r3,r11
  612. addi r3,r3,-4
  613. 1: lwzu r0,4(r3)
  614. cmpwi r0,0
  615. beq- 2f
  616. add r0,r0,r11
  617. stw r0,0(r3)
  618. 2: bdnz 1b
  619. /*
  620. * Now adjust the fixups and the pointers to the fixups
  621. * in case we need to move ourselves again.
  622. */
  623. li r0,__fixup_entries@sectoff@l
  624. lwz r3,GOT(_FIXUP_TABLE_)
  625. cmpwi r0,0
  626. mtctr r0
  627. addi r3,r3,-4
  628. beq 4f
  629. 3: lwzu r4,4(r3)
  630. lwzux r0,r4,r11
  631. cmpwi r0,0
  632. add r0,r0,r11
  633. stw r10,0(r3)
  634. beq- 5f
  635. stw r0,0(r4)
  636. 5: bdnz 3b
  637. 4:
  638. /* clear_bss: */
  639. /*
  640. * Now clear BSS segment
  641. */
  642. lwz r3,GOT(__bss_start)
  643. lwz r4,GOT(_end)
  644. cmplw 0, r3, r4
  645. beq 6f
  646. li r0, 0
  647. 5:
  648. stw r0, 0(r3)
  649. addi r3, r3, 4
  650. cmplw 0, r3, r4
  651. bne 5b
  652. 6:
  653. mr r3, r10 /* Destination Address */
  654. #if defined(CONFIG_DB64360) || \
  655. defined(CONFIG_DB64460) || \
  656. defined(CONFIG_CPCI750) || \
  657. defined(CONFIG_PPMC7XX) || \
  658. defined(CONFIG_P3Mx)
  659. mr r4, r9 /* Use RAM copy of the global data */
  660. #endif
  661. bl after_reloc
  662. /* not reached - end relocate_code */
  663. /*-----------------------------------------------------------------------*/
  664. /*
  665. * Copy exception vector code to low memory
  666. *
  667. * r3: dest_addr
  668. * r7: source address, r8: end address, r9: target address
  669. */
  670. .globl trap_init
  671. trap_init:
  672. mflr r4 /* save link register */
  673. GET_GOT
  674. lwz r7, GOT(_start)
  675. lwz r8, GOT(_end_of_vectors)
  676. li r9, 0x100 /* reset vector always at 0x100 */
  677. cmplw 0, r7, r8
  678. bgelr /* return if r7>=r8 - just in case */
  679. 1:
  680. lwz r0, 0(r7)
  681. stw r0, 0(r9)
  682. addi r7, r7, 4
  683. addi r9, r9, 4
  684. cmplw 0, r7, r8
  685. bne 1b
  686. /*
  687. * relocate `hdlr' and `int_return' entries
  688. */
  689. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  690. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  691. 2:
  692. bl trap_reloc
  693. addi r7, r7, 0x100 /* next exception vector */
  694. cmplw 0, r7, r8
  695. blt 2b
  696. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  697. bl trap_reloc
  698. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  699. bl trap_reloc
  700. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  701. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  702. 3:
  703. bl trap_reloc
  704. addi r7, r7, 0x100 /* next exception vector */
  705. cmplw 0, r7, r8
  706. blt 3b
  707. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  708. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  709. 4:
  710. bl trap_reloc
  711. addi r7, r7, 0x100 /* next exception vector */
  712. cmplw 0, r7, r8
  713. blt 4b
  714. /* enable execptions from RAM vectors */
  715. mfmsr r7
  716. li r8,MSR_IP
  717. andc r7,r7,r8
  718. mtmsr r7
  719. mtlr r4 /* restore link register */
  720. blr
  721. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  722. lock_ram_in_cache:
  723. /* Allocate Initial RAM in data cache.
  724. */
  725. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  726. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  727. li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \
  728. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  729. mtctr r4
  730. 1:
  731. dcbz r0, r3
  732. addi r3, r3, 32
  733. bdnz 1b
  734. /* Lock the data cache */
  735. mfspr r0, HID0
  736. ori r0, r0, 0x1000
  737. sync
  738. mtspr HID0, r0
  739. sync
  740. blr
  741. .globl unlock_ram_in_cache
  742. unlock_ram_in_cache:
  743. /* invalidate the INIT_RAM section */
  744. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  745. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  746. li r4, ((CONFIG_SYS_INIT_RAM_SIZE & ~31) + \
  747. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  748. mtctr r4
  749. 1: icbi r0, r3
  750. addi r3, r3, 32
  751. bdnz 1b
  752. sync /* Wait for all icbi to complete on bus */
  753. isync
  754. /* Unlock the data cache and invalidate it */
  755. mfspr r0, HID0
  756. li r3,0x1000
  757. andc r0,r0,r3
  758. li r3,0x0400
  759. or r0,r0,r3
  760. sync
  761. mtspr HID0, r0
  762. sync
  763. blr
  764. #endif