start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. * Copyright (c) 2010 Albert Aribaud <albert.aribaud@free.fr>
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <asm-offsets.h>
  34. #include <config.h>
  35. #include <common.h>
  36. #include <version.h>
  37. #if defined(CONFIG_OMAP1610)
  38. #include <./configs/omap1510.h>
  39. #elif defined(CONFIG_OMAP730)
  40. #include <./configs/omap730.h>
  41. #endif
  42. /*
  43. *************************************************************************
  44. *
  45. * Jump vector table as in table 3.1 in [1]
  46. *
  47. *************************************************************************
  48. */
  49. .globl _start
  50. _start:
  51. b reset
  52. #ifdef CONFIG_PRELOADER
  53. /* No exception handlers in preloader */
  54. ldr pc, _hang
  55. ldr pc, _hang
  56. ldr pc, _hang
  57. ldr pc, _hang
  58. ldr pc, _hang
  59. ldr pc, _hang
  60. ldr pc, _hang
  61. _hang:
  62. .word do_hang
  63. /* pad to 64 byte boundary */
  64. .word 0x12345678
  65. .word 0x12345678
  66. .word 0x12345678
  67. .word 0x12345678
  68. .word 0x12345678
  69. .word 0x12345678
  70. .word 0x12345678
  71. #else
  72. ldr pc, _undefined_instruction
  73. ldr pc, _software_interrupt
  74. ldr pc, _prefetch_abort
  75. ldr pc, _data_abort
  76. ldr pc, _not_used
  77. ldr pc, _irq
  78. ldr pc, _fiq
  79. _undefined_instruction:
  80. .word undefined_instruction
  81. _software_interrupt:
  82. .word software_interrupt
  83. _prefetch_abort:
  84. .word prefetch_abort
  85. _data_abort:
  86. .word data_abort
  87. _not_used:
  88. .word not_used
  89. _irq:
  90. .word irq
  91. _fiq:
  92. .word fiq
  93. #endif /* CONFIG_PRELOADER */
  94. .balignl 16,0xdeadbeef
  95. /*
  96. *************************************************************************
  97. *
  98. * Startup Code (reset vector)
  99. *
  100. * do important init only if we don't start from memory!
  101. * setup Memory and board specific bits prior to relocation.
  102. * relocate armboot to ram
  103. * setup stack
  104. *
  105. *************************************************************************
  106. */
  107. .globl _TEXT_BASE
  108. _TEXT_BASE:
  109. .word CONFIG_SYS_TEXT_BASE
  110. /*
  111. * These are defined in the board-specific linker script.
  112. * Subtracting _start from them lets the linker put their
  113. * relative position in the executable instead of leaving
  114. * them null.
  115. */
  116. .globl _bss_start_ofs
  117. _bss_start_ofs:
  118. .word __bss_start - _start
  119. .globl _bss_end_ofs
  120. _bss_end_ofs:
  121. .word _end - _start
  122. #ifdef CONFIG_USE_IRQ
  123. /* IRQ stack memory (calculated at run-time) */
  124. .globl IRQ_STACK_START
  125. IRQ_STACK_START:
  126. .word 0x0badc0de
  127. /* IRQ stack memory (calculated at run-time) */
  128. .globl FIQ_STACK_START
  129. FIQ_STACK_START:
  130. .word 0x0badc0de
  131. #endif
  132. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  133. .globl IRQ_STACK_START_IN
  134. IRQ_STACK_START_IN:
  135. .word 0x0badc0de
  136. /*
  137. * the actual reset code
  138. */
  139. reset:
  140. /*
  141. * set the cpu to SVC32 mode
  142. */
  143. mrs r0,cpsr
  144. bic r0,r0,#0x1f
  145. orr r0,r0,#0xd3
  146. msr cpsr,r0
  147. /*
  148. * we do sys-critical inits only at reboot,
  149. * not when booting from ram!
  150. */
  151. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  152. bl cpu_init_crit
  153. #endif
  154. /* Set stackpointer in internal RAM to call board_init_f */
  155. call_board_init_f:
  156. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  157. ldr r0,=0x00000000
  158. bl board_init_f
  159. /*------------------------------------------------------------------------------*/
  160. /*
  161. * void relocate_code (addr_sp, gd, addr_moni)
  162. *
  163. * This "function" does not return, instead it continues in RAM
  164. * after relocating the monitor code.
  165. *
  166. */
  167. .globl relocate_code
  168. relocate_code:
  169. mov r4, r0 /* save addr_sp */
  170. mov r5, r1 /* save addr of gd */
  171. mov r6, r2 /* save addr of destination */
  172. mov r7, r2 /* save addr of destination */
  173. /* Set up the stack */
  174. stack_setup:
  175. mov sp, r4
  176. adr r0, _start
  177. ldr r2, _TEXT_BASE
  178. ldr r3, _bss_start_ofs
  179. add r2, r0, r3 /* r2 <- source end address */
  180. cmp r0, r6
  181. beq clear_bss
  182. copy_loop:
  183. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  184. stmia r6!, {r9-r10} /* copy to target address [r1] */
  185. cmp r0, r2 /* until source end address [r2] */
  186. blo copy_loop
  187. #ifndef CONFIG_PRELOADER
  188. /*
  189. * fix .rel.dyn relocations
  190. */
  191. ldr r0, _TEXT_BASE /* r0 <- Text base */
  192. sub r9, r7, r0 /* r9 <- relocation offset */
  193. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  194. add r10, r10, r0 /* r10 <- sym table in FLASH */
  195. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  196. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  197. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  198. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  199. fixloop:
  200. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  201. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  202. ldr r1, [r2, #4]
  203. and r8, r1, #0xff
  204. cmp r8, #23 /* relative fixup? */
  205. beq fixrel
  206. cmp r8, #2 /* absolute fixup? */
  207. beq fixabs
  208. /* ignore unknown type of fixup */
  209. b fixnext
  210. fixabs:
  211. /* absolute fix: set location to (offset) symbol value */
  212. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  213. add r1, r10, r1 /* r1 <- address of symbol in table */
  214. ldr r1, [r1, #4] /* r1 <- symbol value */
  215. add r1, r9 /* r1 <- relocated sym addr */
  216. b fixnext
  217. fixrel:
  218. /* relative fix: increase location by offset */
  219. ldr r1, [r0]
  220. add r1, r1, r9
  221. fixnext:
  222. str r1, [r0]
  223. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  224. cmp r2, r3
  225. blo fixloop
  226. #endif
  227. clear_bss:
  228. #ifndef CONFIG_PRELOADER
  229. ldr r0, _bss_start_ofs
  230. ldr r1, _bss_end_ofs
  231. ldr r3, _TEXT_BASE /* Text base */
  232. mov r4, r7 /* reloc addr */
  233. add r0, r0, r4
  234. add r1, r1, r4
  235. mov r2, #0x00000000 /* clear */
  236. clbss_l:str r2, [r0] /* clear loop... */
  237. add r0, r0, #4
  238. cmp r0, r1
  239. bne clbss_l
  240. bl coloured_LED_init
  241. bl red_LED_on
  242. #endif
  243. /*
  244. * We are done. Do not return, instead branch to second part of board
  245. * initialization, now running from RAM.
  246. */
  247. #ifdef CONFIG_NAND_SPL
  248. ldr r0, _nand_boot_ofs
  249. mov pc, r0
  250. _nand_boot_ofs:
  251. .word nand_boot
  252. #else
  253. ldr r0, _board_init_r_ofs
  254. adr r1, _start
  255. add lr, r0, r1
  256. add lr, lr, r9
  257. /* setup parameters for board_init_r */
  258. mov r0, r5 /* gd_t */
  259. mov r1, r7 /* dest_addr */
  260. /* jump to it ... */
  261. mov pc, lr
  262. _board_init_r_ofs:
  263. .word board_init_r - _start
  264. #endif
  265. _rel_dyn_start_ofs:
  266. .word __rel_dyn_start - _start
  267. _rel_dyn_end_ofs:
  268. .word __rel_dyn_end - _start
  269. _dynsym_start_ofs:
  270. .word __dynsym_start - _start
  271. /*
  272. *************************************************************************
  273. *
  274. * CPU_init_critical registers
  275. *
  276. * setup important registers
  277. * setup memory timing
  278. *
  279. *************************************************************************
  280. */
  281. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  282. cpu_init_crit:
  283. /*
  284. * flush v4 I/D caches
  285. */
  286. mov r0, #0
  287. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  288. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  289. /*
  290. * disable MMU stuff and caches
  291. */
  292. mrc p15, 0, r0, c1, c0, 0
  293. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  294. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  295. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  296. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  297. mcr p15, 0, r0, c1, c0, 0
  298. /*
  299. * Go setup Memory and board specific bits prior to relocation.
  300. */
  301. mov ip, lr /* perserve link reg across call */
  302. bl lowlevel_init /* go setup pll,mux,memory */
  303. mov lr, ip /* restore link */
  304. mov pc, lr /* back to my caller */
  305. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  306. #ifndef CONFIG_PRELOADER
  307. /*
  308. *************************************************************************
  309. *
  310. * Interrupt handling
  311. *
  312. *************************************************************************
  313. */
  314. @
  315. @ IRQ stack frame.
  316. @
  317. #define S_FRAME_SIZE 72
  318. #define S_OLD_R0 68
  319. #define S_PSR 64
  320. #define S_PC 60
  321. #define S_LR 56
  322. #define S_SP 52
  323. #define S_IP 48
  324. #define S_FP 44
  325. #define S_R10 40
  326. #define S_R9 36
  327. #define S_R8 32
  328. #define S_R7 28
  329. #define S_R6 24
  330. #define S_R5 20
  331. #define S_R4 16
  332. #define S_R3 12
  333. #define S_R2 8
  334. #define S_R1 4
  335. #define S_R0 0
  336. #define MODE_SVC 0x13
  337. #define I_BIT 0x80
  338. /*
  339. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  340. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  341. */
  342. .macro bad_save_user_regs
  343. @ carve out a frame on current user stack
  344. sub sp, sp, #S_FRAME_SIZE
  345. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  346. ldr r2, IRQ_STACK_START_IN
  347. @ get values for "aborted" pc and cpsr (into parm regs)
  348. ldmia r2, {r2 - r3}
  349. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  350. add r5, sp, #S_SP
  351. mov r1, lr
  352. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  353. mov r0, sp @ save current stack into r0 (param register)
  354. .endm
  355. .macro irq_save_user_regs
  356. sub sp, sp, #S_FRAME_SIZE
  357. stmia sp, {r0 - r12} @ Calling r0-r12
  358. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  359. add r8, sp, #S_PC
  360. stmdb r8, {sp, lr}^ @ Calling SP, LR
  361. str lr, [r8, #0] @ Save calling PC
  362. mrs r6, spsr
  363. str r6, [r8, #4] @ Save CPSR
  364. str r0, [r8, #8] @ Save OLD_R0
  365. mov r0, sp
  366. .endm
  367. .macro irq_restore_user_regs
  368. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  369. mov r0, r0
  370. ldr lr, [sp, #S_PC] @ Get PC
  371. add sp, sp, #S_FRAME_SIZE
  372. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  373. .endm
  374. .macro get_bad_stack
  375. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  376. str lr, [r13] @ save caller lr in position 0 of saved stack
  377. mrs lr, spsr @ get the spsr
  378. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  379. mov r13, #MODE_SVC @ prepare SVC-Mode
  380. @ msr spsr_c, r13
  381. msr spsr, r13 @ switch modes, make sure moves will execute
  382. mov lr, pc @ capture return pc
  383. movs pc, lr @ jump to next instruction & switch modes.
  384. .endm
  385. .macro get_irq_stack @ setup IRQ stack
  386. ldr sp, IRQ_STACK_START
  387. .endm
  388. .macro get_fiq_stack @ setup FIQ stack
  389. ldr sp, FIQ_STACK_START
  390. .endm
  391. #endif /* CONFIG_PRELOADER */
  392. /*
  393. * exception handlers
  394. */
  395. #ifdef CONFIG_PRELOADER
  396. .align 5
  397. do_hang:
  398. ldr sp, _TEXT_BASE /* switch to abort stack */
  399. 1:
  400. bl 1b /* hang and never return */
  401. #else /* !CONFIG_PRELOADER */
  402. .align 5
  403. undefined_instruction:
  404. get_bad_stack
  405. bad_save_user_regs
  406. bl do_undefined_instruction
  407. .align 5
  408. software_interrupt:
  409. get_bad_stack
  410. bad_save_user_regs
  411. bl do_software_interrupt
  412. .align 5
  413. prefetch_abort:
  414. get_bad_stack
  415. bad_save_user_regs
  416. bl do_prefetch_abort
  417. .align 5
  418. data_abort:
  419. get_bad_stack
  420. bad_save_user_regs
  421. bl do_data_abort
  422. .align 5
  423. not_used:
  424. get_bad_stack
  425. bad_save_user_regs
  426. bl do_not_used
  427. #ifdef CONFIG_USE_IRQ
  428. .align 5
  429. irq:
  430. get_irq_stack
  431. irq_save_user_regs
  432. bl do_irq
  433. irq_restore_user_regs
  434. .align 5
  435. fiq:
  436. get_fiq_stack
  437. /* someone ought to write a more effiction fiq_save_user_regs */
  438. irq_save_user_regs
  439. bl do_fiq
  440. irq_restore_user_regs
  441. #else
  442. .align 5
  443. irq:
  444. get_bad_stack
  445. bad_save_user_regs
  446. bl do_irq
  447. .align 5
  448. fiq:
  449. get_bad_stack
  450. bad_save_user_regs
  451. bl do_fiq
  452. #endif
  453. #endif /* CONFIG_PRELOADER */