start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <asm-offsets.h>
  31. #include <config.h>
  32. #include <version.h>
  33. .globl _start
  34. _start: b reset
  35. #ifdef CONFIG_PRELOADER
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. ldr pc, _hang
  43. _hang:
  44. .word do_hang
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678
  51. .word 0x12345678 /* now 16*4=64 */
  52. #else
  53. ldr pc, _undefined_instruction
  54. ldr pc, _software_interrupt
  55. ldr pc, _prefetch_abort
  56. ldr pc, _data_abort
  57. ldr pc, _not_used
  58. ldr pc, _irq
  59. ldr pc, _fiq
  60. _undefined_instruction: .word undefined_instruction
  61. _software_interrupt: .word software_interrupt
  62. _prefetch_abort: .word prefetch_abort
  63. _data_abort: .word data_abort
  64. _not_used: .word not_used
  65. _irq: .word irq
  66. _fiq: .word fiq
  67. _pad: .word 0x12345678 /* now 16*4=64 */
  68. #endif /* CONFIG_PRELOADER */
  69. .global _end_vect
  70. _end_vect:
  71. .balignl 16,0xdeadbeef
  72. /*
  73. *************************************************************************
  74. *
  75. * Startup Code (reset vector)
  76. *
  77. * do important init only if we don't start from memory!
  78. * setup Memory and board specific bits prior to relocation.
  79. * relocate armboot to ram
  80. * setup stack
  81. *
  82. *************************************************************************
  83. */
  84. .globl _TEXT_BASE
  85. _TEXT_BASE:
  86. .word CONFIG_SYS_TEXT_BASE
  87. /*
  88. * These are defined in the board-specific linker script.
  89. * Subtracting _start from them lets the linker put their
  90. * relative position in the executable instead of leaving
  91. * them null.
  92. */
  93. .globl _bss_start_ofs
  94. _bss_start_ofs:
  95. .word __bss_start - _start
  96. .globl _bss_end_ofs
  97. _bss_end_ofs:
  98. .word _end - _start
  99. .globl _datarel_start_ofs
  100. _datarel_start_ofs:
  101. .word __datarel_start - _start
  102. .globl _datarelrolocal_start_ofs
  103. _datarelrolocal_start_ofs:
  104. .word __datarelrolocal_start - _start
  105. .globl _datarellocal_start_ofs
  106. _datarellocal_start_ofs:
  107. .word __datarellocal_start - _start
  108. .globl _datarelro_start_ofs
  109. _datarelro_start_ofs:
  110. .word __datarelro_start - _start
  111. #ifdef CONFIG_USE_IRQ
  112. /* IRQ stack memory (calculated at run-time) */
  113. .globl IRQ_STACK_START
  114. IRQ_STACK_START:
  115. .word 0x0badc0de
  116. /* IRQ stack memory (calculated at run-time) */
  117. .globl FIQ_STACK_START
  118. FIQ_STACK_START:
  119. .word 0x0badc0de
  120. #endif
  121. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  122. .globl IRQ_STACK_START_IN
  123. IRQ_STACK_START_IN:
  124. .word 0x0badc0de
  125. /*
  126. * the actual reset code
  127. */
  128. reset:
  129. /*
  130. * set the cpu to SVC32 mode
  131. */
  132. mrs r0,cpsr
  133. bic r0,r0,#0x1f
  134. orr r0,r0,#0xd3
  135. msr cpsr,r0
  136. #ifdef CONFIG_OMAP2420H4
  137. /* Copy vectors to mask ROM indirect addr */
  138. adr r0, _start /* r0 <- current position of code */
  139. add r0, r0, #4 /* skip reset vector */
  140. mov r2, #64 /* r2 <- size to copy */
  141. add r2, r0, r2 /* r2 <- source end address */
  142. mov r1, #SRAM_OFFSET0 /* build vect addr */
  143. mov r3, #SRAM_OFFSET1
  144. add r1, r1, r3
  145. mov r3, #SRAM_OFFSET2
  146. add r1, r1, r3
  147. next:
  148. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  149. stmia r1!, {r3-r10} /* copy to target address [r1] */
  150. cmp r0, r2 /* until source end address [r2] */
  151. bne next /* loop until equal */
  152. bl cpy_clk_code /* put dpll adjust code behind vectors */
  153. #endif
  154. /* the mask ROM code should have PLL and others stable */
  155. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  156. bl cpu_init_crit
  157. #endif
  158. /* Set stackpointer in internal RAM to call board_init_f */
  159. call_board_init_f:
  160. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  161. ldr r0,=0x00000000
  162. #ifdef CONFIG_NAND_SPL
  163. bl nand_boot
  164. #else
  165. #ifdef CONFIG_ONENAND_IPL
  166. bl start_oneboot
  167. #else
  168. bl board_init_f
  169. #endif /* CONFIG_ONENAND_IPL */
  170. #endif /* CONFIG_NAND_SPL */
  171. /*------------------------------------------------------------------------------*/
  172. /*
  173. * void relocate_code (addr_sp, gd, addr_moni)
  174. *
  175. * This "function" does not return, instead it continues in RAM
  176. * after relocating the monitor code.
  177. *
  178. */
  179. .globl relocate_code
  180. relocate_code:
  181. mov r4, r0 /* save addr_sp */
  182. mov r5, r1 /* save addr of gd */
  183. mov r6, r2 /* save addr of destination */
  184. mov r7, r2 /* save addr of destination */
  185. /* Set up the stack */
  186. stack_setup:
  187. mov sp, r4
  188. adr r0, _start
  189. ldr r2, _TEXT_BASE
  190. ldr r3, _bss_start_ofs
  191. add r2, r0, r3 /* r2 <- source end address */
  192. cmp r0, r6
  193. beq clear_bss
  194. copy_loop:
  195. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  196. stmia r6!, {r9-r10} /* copy to target address [r1] */
  197. cmp r0, r2 /* until source end address [r2] */
  198. blo copy_loop
  199. #ifndef CONFIG_PRELOADER
  200. /*
  201. * fix .rel.dyn relocations
  202. */
  203. ldr r0, _TEXT_BASE /* r0 <- Text base */
  204. sub r9, r7, r0 /* r9 <- relocation offset */
  205. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  206. add r10, r10, r0 /* r10 <- sym table in FLASH */
  207. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  208. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  209. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  210. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  211. fixloop:
  212. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  213. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  214. ldr r1, [r2, #4]
  215. and r8, r1, #0xff
  216. cmp r8, #23 /* relative fixup? */
  217. beq fixrel
  218. cmp r8, #2 /* absolute fixup? */
  219. beq fixabs
  220. /* ignore unknown type of fixup */
  221. b fixnext
  222. fixabs:
  223. /* absolute fix: set location to (offset) symbol value */
  224. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  225. add r1, r10, r1 /* r1 <- address of symbol in table */
  226. ldr r1, [r1, #4] /* r1 <- symbol value */
  227. add r1, r9 /* r1 <- relocated sym addr */
  228. b fixnext
  229. fixrel:
  230. /* relative fix: increase location by offset */
  231. ldr r1, [r0]
  232. add r1, r1, r9
  233. fixnext:
  234. str r1, [r0]
  235. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  236. cmp r2, r3
  237. blo fixloop
  238. #endif
  239. clear_bss:
  240. #ifndef CONFIG_PRELOADER
  241. ldr r0, _bss_start_ofs
  242. ldr r1, _bss_end_ofs
  243. ldr r3, _TEXT_BASE /* Text base */
  244. mov r4, r7 /* reloc addr */
  245. add r0, r0, r4
  246. add r1, r1, r4
  247. mov r2, #0x00000000 /* clear */
  248. clbss_l:str r2, [r0] /* clear loop... */
  249. add r0, r0, #4
  250. cmp r0, r1
  251. bne clbss_l
  252. #endif /* #ifndef CONFIG_PRELOADER */
  253. /*
  254. * We are done. Do not return, instead branch to second part of board
  255. * initialization, now running from RAM.
  256. */
  257. #ifdef CONFIG_NAND_SPL
  258. ldr r0, _nand_boot_ofs
  259. adr r1, _start
  260. add pc, r0, r1
  261. _nand_boot_ofs
  262. : .word nand_boot - _start
  263. #else
  264. jump_2_ram:
  265. ldr r0, _board_init_r_ofs
  266. adr r1, _start
  267. add lr, r0, r1
  268. add lr, lr, r9
  269. /* setup parameters for board_init_r */
  270. mov r0, r5 /* gd_t */
  271. mov r1, r7 /* dest_addr */
  272. /* jump to it ... */
  273. mov pc, lr
  274. _board_init_r_ofs:
  275. .word board_init_r - _start
  276. #endif
  277. _rel_dyn_start_ofs:
  278. .word __rel_dyn_start - _start
  279. _rel_dyn_end_ofs:
  280. .word __rel_dyn_end - _start
  281. _dynsym_start_ofs:
  282. .word __dynsym_start - _start
  283. /*
  284. *************************************************************************
  285. *
  286. * CPU_init_critical registers
  287. *
  288. * setup important registers
  289. * setup memory timing
  290. *
  291. *************************************************************************
  292. */
  293. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  294. cpu_init_crit:
  295. /*
  296. * flush v4 I/D caches
  297. */
  298. mov r0, #0
  299. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  300. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  301. /*
  302. * disable MMU stuff and caches
  303. */
  304. mrc p15, 0, r0, c1, c0, 0
  305. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  306. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  307. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  308. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  309. mcr p15, 0, r0, c1, c0, 0
  310. /*
  311. * Jump to board specific initialization... The Mask ROM will have already initialized
  312. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  313. */
  314. mov ip, lr /* persevere link reg across call */
  315. bl lowlevel_init /* go setup pll,mux,memory */
  316. mov lr, ip /* restore link */
  317. mov pc, lr /* back to my caller */
  318. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  319. #ifndef CONFIG_PRELOADER
  320. /*
  321. *************************************************************************
  322. *
  323. * Interrupt handling
  324. *
  325. *************************************************************************
  326. */
  327. @
  328. @ IRQ stack frame.
  329. @
  330. #define S_FRAME_SIZE 72
  331. #define S_OLD_R0 68
  332. #define S_PSR 64
  333. #define S_PC 60
  334. #define S_LR 56
  335. #define S_SP 52
  336. #define S_IP 48
  337. #define S_FP 44
  338. #define S_R10 40
  339. #define S_R9 36
  340. #define S_R8 32
  341. #define S_R7 28
  342. #define S_R6 24
  343. #define S_R5 20
  344. #define S_R4 16
  345. #define S_R3 12
  346. #define S_R2 8
  347. #define S_R1 4
  348. #define S_R0 0
  349. #define MODE_SVC 0x13
  350. #define I_BIT 0x80
  351. /*
  352. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  353. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  354. */
  355. .macro bad_save_user_regs
  356. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  357. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  358. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  359. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  360. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  361. add r5, sp, #S_SP
  362. mov r1, lr
  363. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  364. mov r0, sp @ save current stack into r0 (param register)
  365. .endm
  366. .macro irq_save_user_regs
  367. sub sp, sp, #S_FRAME_SIZE
  368. stmia sp, {r0 - r12} @ Calling r0-r12
  369. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  370. stmdb r8, {sp, lr}^ @ Calling SP, LR
  371. str lr, [r8, #0] @ Save calling PC
  372. mrs r6, spsr
  373. str r6, [r8, #4] @ Save CPSR
  374. str r0, [r8, #8] @ Save OLD_R0
  375. mov r0, sp
  376. .endm
  377. .macro irq_restore_user_regs
  378. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  379. mov r0, r0
  380. ldr lr, [sp, #S_PC] @ Get PC
  381. add sp, sp, #S_FRAME_SIZE
  382. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  383. .endm
  384. .macro get_bad_stack
  385. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  386. str lr, [r13] @ save caller lr in position 0 of saved stack
  387. mrs lr, spsr @ get the spsr
  388. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  389. mov r13, #MODE_SVC @ prepare SVC-Mode
  390. @ msr spsr_c, r13
  391. msr spsr, r13 @ switch modes, make sure moves will execute
  392. mov lr, pc @ capture return pc
  393. movs pc, lr @ jump to next instruction & switch modes.
  394. .endm
  395. .macro get_bad_stack_swi
  396. sub r13, r13, #4 @ space on current stack for scratch reg.
  397. str r0, [r13] @ save R0's value.
  398. ldr r0, IRQ_STACK_START_IN @ get data regions start
  399. str lr, [r0] @ save caller lr in position 0 of saved stack
  400. mrs r0, spsr @ get the spsr
  401. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  402. ldr r0, [r13] @ restore r0
  403. add r13, r13, #4 @ pop stack entry
  404. .endm
  405. .macro get_irq_stack @ setup IRQ stack
  406. ldr sp, IRQ_STACK_START
  407. .endm
  408. .macro get_fiq_stack @ setup FIQ stack
  409. ldr sp, FIQ_STACK_START
  410. .endm
  411. #endif /* CONFIG_PRELOADER */
  412. /*
  413. * exception handlers
  414. */
  415. #ifdef CONFIG_PRELOADER
  416. .align 5
  417. do_hang:
  418. ldr sp, _TEXT_BASE /* use 32 words about stack */
  419. bl hang /* hang and never return */
  420. #else /* !CONFIG_PRELOADER */
  421. .align 5
  422. undefined_instruction:
  423. get_bad_stack
  424. bad_save_user_regs
  425. bl do_undefined_instruction
  426. .align 5
  427. software_interrupt:
  428. get_bad_stack_swi
  429. bad_save_user_regs
  430. bl do_software_interrupt
  431. .align 5
  432. prefetch_abort:
  433. get_bad_stack
  434. bad_save_user_regs
  435. bl do_prefetch_abort
  436. .align 5
  437. data_abort:
  438. get_bad_stack
  439. bad_save_user_regs
  440. bl do_data_abort
  441. .align 5
  442. not_used:
  443. get_bad_stack
  444. bad_save_user_regs
  445. bl do_not_used
  446. #ifdef CONFIG_USE_IRQ
  447. .align 5
  448. irq:
  449. get_irq_stack
  450. irq_save_user_regs
  451. bl do_irq
  452. irq_restore_user_regs
  453. .align 5
  454. fiq:
  455. get_fiq_stack
  456. /* someone ought to write a more effiction fiq_save_user_regs */
  457. irq_save_user_regs
  458. bl do_fiq
  459. irq_restore_user_regs
  460. #else
  461. .align 5
  462. irq:
  463. get_bad_stack
  464. bad_save_user_regs
  465. bl do_irq
  466. .align 5
  467. fiq:
  468. get_bad_stack
  469. bad_save_user_regs
  470. bl do_fiq
  471. #endif
  472. .align 5
  473. .global arm1136_cache_flush
  474. arm1136_cache_flush:
  475. #if !defined(CONFIG_SYS_NO_ICACHE)
  476. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  477. #endif
  478. #if !defined(CONFIG_SYS_NO_DCACHE)
  479. mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
  480. #endif
  481. mov pc, lr @ back to caller
  482. #endif /* CONFIG_PRELOADER */