colibri_pxa270.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * Toradex Colibri PXA270 configuration file
  3. *
  4. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Board Configuration Options
  25. */
  26. #define CONFIG_PXA27X 1 /* Marvell PXA270 CPU */
  27. #define CONFIG_VPAC270 1 /* Toradex Colibri PXA270 board */
  28. #undef BOARD_LATE_INIT
  29. #undef CONFIG_SKIP_RELOCATE_UBOOT
  30. #undef CONFIG_USE_IRQ
  31. #undef CONFIG_SKIP_LOWLEVEL_INIT
  32. /*
  33. * Environment settings
  34. */
  35. #define CONFIG_ENV_SIZE 0x4000
  36. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  37. #define CONFIG_SYS_GBL_DATA_SIZE 128
  38. #define CONFIG_SYS_TEXT_BASE 0x0
  39. #define CONFIG_ENV_OVERWRITE /* override default environment */
  40. #define CONFIG_BOOTCOMMAND \
  41. "if mmc init && fatload mmc 0 0xa0000000 uImage; then " \
  42. "bootm 0xa0000000; " \
  43. "fi; " \
  44. "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
  45. "bootm 0xa0000000; " \
  46. "fi; " \
  47. "bootm 0x80000;"
  48. #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
  49. #define CONFIG_TIMESTAMP
  50. #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
  51. #define CONFIG_CMDLINE_TAG
  52. #define CONFIG_SETUP_MEMORY_TAGS
  53. #define CONFIG_LZMA /* LZMA compression support */
  54. /*
  55. * Serial Console Configuration
  56. */
  57. #define CONFIG_PXA_SERIAL
  58. #define CONFIG_FFUART 1
  59. #define CONFIG_BAUDRATE 115200
  60. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  61. /*
  62. * Bootloader Components Configuration
  63. */
  64. #include <config_cmd_default.h>
  65. #define CONFIG_CMD_NET
  66. #define CONFIG_CMD_ENV
  67. #undef CONFIG_CMD_IMLS
  68. #define CONFIG_CMD_MMC
  69. #define CONFIG_CMD_USB
  70. #define CONFIG_CMD_FLASH
  71. /*
  72. * Networking Configuration
  73. * chip on the Voipac PXA270 board
  74. */
  75. #ifdef CONFIG_CMD_NET
  76. #define CONFIG_CMD_PING
  77. #define CONFIG_CMD_DHCP
  78. #define CONFIG_NET_MULTI 1
  79. #define CONFIG_DRIVER_DM9000 1
  80. #define CONFIG_DM9000_BASE 0x08000000
  81. #define DM9000_IO (CONFIG_DM9000_BASE)
  82. #define DM9000_DATA (CONFIG_DM9000_BASE + 4)
  83. #define CONFIG_NET_RETRY_COUNT 10
  84. #define CONFIG_BOOTP_BOOTFILESIZE
  85. #define CONFIG_BOOTP_BOOTPATH
  86. #define CONFIG_BOOTP_GATEWAY
  87. #define CONFIG_BOOTP_HOSTNAME
  88. #endif
  89. /*
  90. * MMC Card Configuration
  91. */
  92. #ifdef CONFIG_CMD_MMC
  93. #define CONFIG_MMC
  94. #define CONFIG_PXA_MMC
  95. #define CONFIG_SYS_MMC_BASE 0xF0000000
  96. #define CONFIG_CMD_FAT
  97. #define CONFIG_DOS_PARTITION
  98. #endif
  99. /*
  100. * KGDB
  101. */
  102. #ifdef CONFIG_CMD_KGDB
  103. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  104. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  105. #endif
  106. /*
  107. * HUSH Shell Configuration
  108. */
  109. #define CONFIG_SYS_HUSH_PARSER 1
  110. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  111. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  112. #ifdef CONFIG_SYS_HUSH_PARSER
  113. #define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
  114. #else
  115. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  116. #endif
  117. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  118. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  119. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  120. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  121. #define CONFIG_SYS_DEVICE_NULLDEV 1
  122. /*
  123. * Clock Configuration
  124. */
  125. #undef CONFIG_SYS_CLKS_IN_HZ
  126. #define CONFIG_SYS_HZ 3250000 /* Timer @ 3250000 Hz */
  127. #define CONFIG_SYS_CPUSPEED 0x290 /* 520 MHz */
  128. /*
  129. * Stack sizes
  130. *
  131. * The stack sizes are set up in start.S using the settings below
  132. */
  133. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  134. #ifdef CONFIG_USE_IRQ
  135. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  136. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  137. #endif
  138. /*
  139. * DRAM Map
  140. */
  141. #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
  142. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  143. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  144. #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
  145. #define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
  146. #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
  147. #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  148. #define CONFIG_SYS_LOAD_ADDR (0xa1000000)
  149. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  150. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_GBL_DATA_SIZE + PHYS_SDRAM_1)
  151. /*
  152. * NOR FLASH
  153. */
  154. #ifdef CONFIG_CMD_FLASH
  155. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  156. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  157. #define CONFIG_SYS_FLASH_CFI
  158. #define CONFIG_FLASH_CFI_DRIVER 1
  159. #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
  160. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  161. #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ)
  162. #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ)
  163. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  164. #define CONFIG_SYS_FLASH_PROTECTION 1
  165. #define CONFIG_ENV_IS_IN_FLASH 1
  166. #else /* No flash */
  167. #define CONFIG_SYS_NO_FLASH
  168. #define CONFIG_SYS_ENV_IS_NOWHERE
  169. #endif
  170. #define CONFIG_SYS_MONITOR_BASE 0x000000
  171. #define CONFIG_SYS_MONITOR_LEN 0x40000
  172. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_LEN)
  173. #define CONFIG_ENV_SECT_SIZE 0x40000
  174. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  175. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  176. /*
  177. * GPIO settings
  178. */
  179. #define CONFIG_SYS_GPSR0_VAL 0x00000000
  180. #define CONFIG_SYS_GPSR1_VAL 0x00020000
  181. #define CONFIG_SYS_GPSR2_VAL 0x0002C000
  182. #define CONFIG_SYS_GPSR3_VAL 0x00000000
  183. #define CONFIG_SYS_GPCR0_VAL 0x00000000
  184. #define CONFIG_SYS_GPCR1_VAL 0x00000000
  185. #define CONFIG_SYS_GPCR2_VAL 0x00000000
  186. #define CONFIG_SYS_GPCR3_VAL 0x00000000
  187. #define CONFIG_SYS_GPDR0_VAL 0x08000000
  188. #define CONFIG_SYS_GPDR1_VAL 0x0002A981
  189. #define CONFIG_SYS_GPDR2_VAL 0x0202FC00
  190. #define CONFIG_SYS_GPDR3_VAL 0x00000000
  191. #define CONFIG_SYS_GAFR0_L_VAL 0x00100000
  192. #define CONFIG_SYS_GAFR0_U_VAL 0x00C00010
  193. #define CONFIG_SYS_GAFR1_L_VAL 0x999A901A
  194. #define CONFIG_SYS_GAFR1_U_VAL 0xAAA00008
  195. #define CONFIG_SYS_GAFR2_L_VAL 0xAAAAAAAA
  196. #define CONFIG_SYS_GAFR2_U_VAL 0x0109A000
  197. #define CONFIG_SYS_GAFR3_L_VAL 0x54000300
  198. #define CONFIG_SYS_GAFR3_U_VAL 0x00024001
  199. #define CONFIG_SYS_PSSR_VAL 0x30
  200. /*
  201. * Clock settings
  202. */
  203. #define CONFIG_SYS_CKEN 0x00500240
  204. #define CONFIG_SYS_CCCR 0x02000290
  205. /*
  206. * Memory settings
  207. */
  208. #define CONFIG_SYS_MSC0_VAL 0x000095f2
  209. #define CONFIG_SYS_MSC1_VAL 0x00007ff4
  210. #define CONFIG_SYS_MSC2_VAL 0x00000000
  211. #define CONFIG_SYS_MDCNFG_VAL 0x08000ac9
  212. #define CONFIG_SYS_MDREFR_VAL 0x2013e01e
  213. #define CONFIG_SYS_MDMRS_VAL 0x00320032
  214. #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
  215. #define CONFIG_SYS_SXCNFG_VAL 0x40044004
  216. /*
  217. * PCMCIA and CF Interfaces
  218. */
  219. #define CONFIG_SYS_MECR_VAL 0x00000001
  220. #define CONFIG_SYS_MCMEM0_VAL 0x00014307
  221. #define CONFIG_SYS_MCMEM1_VAL 0x00014307
  222. #define CONFIG_SYS_MCATT0_VAL 0x0001c787
  223. #define CONFIG_SYS_MCATT1_VAL 0x0001c787
  224. #define CONFIG_SYS_MCIO0_VAL 0x0001430f
  225. #define CONFIG_SYS_MCIO1_VAL 0x0001430f
  226. /*
  227. * USB
  228. */
  229. #ifdef CONFIG_CMD_USB
  230. #define CONFIG_USB_OHCI_NEW
  231. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  232. #define CONFIG_SYS_USB_OHCI_BOARD_INIT
  233. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  234. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
  235. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "tdex270"
  236. #define CONFIG_USB_STORAGE
  237. #endif
  238. #endif /* __CONFIG_H */