karef.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * Copyright (C) 2005 Sandburst Corporation
  3. * Travis B. Sawyer
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <config.h>
  24. #include <common.h>
  25. #include <command.h>
  26. #include "karef.h"
  27. #include "karef_version.h"
  28. #include <timestamp.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <spd_sdram.h>
  32. #include <i2c.h>
  33. #include "../common/sb_common.h"
  34. #include "../common/ppc440gx_i2c.h"
  35. void fpga_init (void);
  36. KAREF_BOARD_ID_ST board_id_as[] =
  37. {
  38. {"Undefined"}, /* Not specified */
  39. {"Kamino Reference Design"},
  40. {"Reserved"}, /* Reserved for future use */
  41. {"Reserved"}, /* Reserved for future use */
  42. };
  43. KAREF_BOARD_ID_ST ofem_board_id_as[] =
  44. {
  45. {"Undefined"},
  46. {"1x10 + 10x2"},
  47. {"Reserved"},
  48. {"Reserved"},
  49. };
  50. /*************************************************************************
  51. * board_early_init_f
  52. *
  53. * Setup chip selects, initialize the Opto-FPGA, initialize
  54. * interrupt polarity and triggers.
  55. ************************************************************************/
  56. int board_early_init_f (void)
  57. {
  58. ppc440_gpio_regs_t *gpio_regs;
  59. /* Enable GPIO interrupts */
  60. mtsdr(sdr_pfc0, 0x00103E00);
  61. /* Setup access for LEDs, and system topology info */
  62. gpio_regs = (ppc440_gpio_regs_t *)CONFIG_SYS_GPIO_BASE;
  63. gpio_regs->open_drain = SBCOMMON_GPIO_SYS_LEDS;
  64. gpio_regs->tri_state = SBCOMMON_GPIO_DBGLEDS;
  65. /* Turn on all the leds for now */
  66. gpio_regs->out = SBCOMMON_GPIO_LEDS;
  67. /*--------------------------------------------------------------------+
  68. | Initialize EBC CONFIG
  69. +-------------------------------------------------------------------*/
  70. mtebc(xbcfg,
  71. EBC_CFG_LE_UNLOCK | EBC_CFG_PTD_ENABLE |
  72. EBC_CFG_RTC_64PERCLK | EBC_CFG_ATC_PREVIOUS |
  73. EBC_CFG_DTC_PREVIOUS | EBC_CFG_CTC_PREVIOUS |
  74. EBC_CFG_EMC_DEFAULT | EBC_CFG_PME_DISABLE |
  75. EBC_CFG_PR_32);
  76. /*--------------------------------------------------------------------+
  77. | 1/2 MB FLASH. Initialize bank 0 with default values.
  78. +-------------------------------------------------------------------*/
  79. mtebc(pb0ap,
  80. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  81. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  82. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  83. EBC_BXAP_WBF_ENCODE(1)| EBC_BXAP_TH_ENCODE(1) |
  84. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  85. EBC_BXAP_PEN_DISABLED);
  86. mtebc(pb0cr, EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) |
  87. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT);
  88. /*--------------------------------------------------------------------+
  89. | 8KB NVRAM/RTC. Initialize bank 1 with default values.
  90. +-------------------------------------------------------------------*/
  91. mtebc(pb1ap,
  92. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(10) |
  93. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  94. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  95. EBC_BXAP_WBF_ENCODE(1)| EBC_BXAP_TH_ENCODE(1) |
  96. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  97. EBC_BXAP_PEN_DISABLED);
  98. mtebc(pb1cr, EBC_BXCR_BAS_ENCODE(0x48000000) |
  99. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT);
  100. /*--------------------------------------------------------------------+
  101. | Compact Flash, uses 2 Chip Selects (2 & 6)
  102. +-------------------------------------------------------------------*/
  103. mtebc(pb2ap,
  104. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  105. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  106. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  107. EBC_BXAP_WBF_ENCODE(0)| EBC_BXAP_TH_ENCODE(1) |
  108. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  109. EBC_BXAP_PEN_DISABLED);
  110. mtebc(pb2cr, EBC_BXCR_BAS_ENCODE(0xF0000000) |
  111. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_16BIT);
  112. /*--------------------------------------------------------------------+
  113. | KaRef Scan FPGA. Initialize bank 3 with default values.
  114. +-------------------------------------------------------------------*/
  115. mtebc(pb5ap,
  116. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  117. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  118. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  119. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  120. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  121. mtebc(pb5cr, EBC_BXCR_BAS_ENCODE(0x48200000) |
  122. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  123. /*--------------------------------------------------------------------+
  124. | MAC A & B for Kamino. OFEM FPGA decodes the addresses
  125. | Initialize bank 4 with default values.
  126. +-------------------------------------------------------------------*/
  127. mtebc(pb4ap,
  128. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  129. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  130. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  131. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  132. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  133. mtebc(pb4cr, EBC_BXCR_BAS_ENCODE(0x48600000) |
  134. EBC_BXCR_BS_2MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  135. /*--------------------------------------------------------------------+
  136. | OFEM FPGA Initialize bank 5 with default values.
  137. +-------------------------------------------------------------------*/
  138. mtebc(pb3ap,
  139. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  140. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  141. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  142. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  143. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  144. mtebc(pb3cr, EBC_BXCR_BAS_ENCODE(0x48400000) |
  145. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  146. /*--------------------------------------------------------------------+
  147. | Compact Flash, uses 2 Chip Selects (2 & 6)
  148. +-------------------------------------------------------------------*/
  149. mtebc(pb6ap,
  150. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  151. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  152. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  153. EBC_BXAP_WBF_ENCODE(0)| EBC_BXAP_TH_ENCODE(1) |
  154. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  155. EBC_BXAP_PEN_DISABLED);
  156. mtebc(pb6cr, EBC_BXCR_BAS_ENCODE(0xF0100000) |
  157. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_16BIT);
  158. /*--------------------------------------------------------------------+
  159. | BME-32. Initialize bank 7 with default values.
  160. +-------------------------------------------------------------------*/
  161. mtebc(pb7ap,
  162. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  163. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  164. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  165. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  166. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  167. mtebc(pb7cr, EBC_BXCR_BAS_ENCODE(0x48500000) |
  168. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  169. /*--------------------------------------------------------------------+
  170. * Setup the interrupt controller polarities, triggers, etc.
  171. +-------------------------------------------------------------------*/
  172. /*
  173. * Because of the interrupt handling rework to handle 440GX interrupts
  174. * with the common code, we needed to change names of the UIC registers.
  175. * Here the new relationship:
  176. *
  177. * U-Boot name 440GX name
  178. * -----------------------
  179. * UIC0 UICB0
  180. * UIC1 UIC0
  181. * UIC2 UIC1
  182. * UIC3 UIC2
  183. */
  184. mtdcr (uic1sr, 0xffffffff); /* clear all */
  185. mtdcr (uic1er, 0x00000000); /* disable all */
  186. mtdcr (uic1cr, 0x00000000); /* all non- critical */
  187. mtdcr (uic1pr, 0xfffffe03); /* polarity */
  188. mtdcr (uic1tr, 0x01c00000); /* trigger edge vs level */
  189. mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  190. mtdcr (uic1sr, 0xffffffff); /* clear all */
  191. mtdcr (uic2sr, 0xffffffff); /* clear all */
  192. mtdcr (uic2er, 0x00000000); /* disable all */
  193. mtdcr (uic2cr, 0x00000000); /* all non-critical */
  194. mtdcr (uic2pr, 0xffffc8ff); /* polarity */
  195. mtdcr (uic2tr, 0x00ff0000); /* trigger edge vs level */
  196. mtdcr (uic2vr, 0x00000001); /* int31 highest, base=0x000 */
  197. mtdcr (uic2sr, 0xffffffff); /* clear all */
  198. mtdcr (uic3sr, 0xffffffff); /* clear all */
  199. mtdcr (uic3er, 0x00000000); /* disable all */
  200. mtdcr (uic3cr, 0x00000000); /* all non-critical */
  201. mtdcr (uic3pr, 0xffff83ff); /* polarity */
  202. mtdcr (uic3tr, 0x00ff8c0f); /* trigger edge vs level */
  203. mtdcr (uic3vr, 0x00000001); /* int31 highest, base=0x000 */
  204. mtdcr (uic3sr, 0xffffffff); /* clear all */
  205. mtdcr (uic0sr, 0xfc000000); /* clear all */
  206. mtdcr (uic0er, 0x00000000); /* disable all */
  207. mtdcr (uic0cr, 0x00000000); /* all non-critical */
  208. mtdcr (uic0pr, 0xfc000000);
  209. mtdcr (uic0tr, 0x00000000);
  210. mtdcr (uic0vr, 0x00000001);
  211. fpga_init();
  212. return 0;
  213. }
  214. /*************************************************************************
  215. * checkboard
  216. *
  217. * Dump pertinent info to the console
  218. ************************************************************************/
  219. int checkboard (void)
  220. {
  221. sys_info_t sysinfo;
  222. unsigned char brd_rev, brd_id;
  223. unsigned short sernum;
  224. unsigned char scan_rev, scan_id, ofem_rev=0, ofem_id=0;
  225. unsigned char ofem_brd_rev, ofem_brd_id;
  226. KAREF_FPGA_REGS_ST *karef_ps;
  227. OFEM_FPGA_REGS_ST *ofem_ps;
  228. karef_ps = (KAREF_FPGA_REGS_ST *)CONFIG_SYS_KAREF_FPGA_BASE;
  229. ofem_ps = (OFEM_FPGA_REGS_ST *)CONFIG_SYS_OFEM_FPGA_BASE;
  230. scan_id = (unsigned char)((karef_ps->revision_ul &
  231. SAND_HAL_KA_SC_SCAN_REVISION_IDENTIFICATION_MASK)
  232. >> SAND_HAL_KA_SC_SCAN_REVISION_IDENTIFICATION_SHIFT);
  233. scan_rev = (unsigned char)((karef_ps->revision_ul & SAND_HAL_KA_SC_SCAN_REVISION_REVISION_MASK)
  234. >> SAND_HAL_KA_SC_SCAN_REVISION_REVISION_SHIFT);
  235. brd_rev = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_REV_MASK)
  236. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_REV_SHIFT);
  237. brd_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_ID_MASK)
  238. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_BRD_ID_SHIFT);
  239. ofem_brd_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_MASK)
  240. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_SHIFT);
  241. ofem_brd_rev = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_REV_MASK)
  242. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_REV_SHIFT);
  243. if (0xF != ofem_brd_id) {
  244. ofem_id = (unsigned char)((ofem_ps->revision_ul &
  245. SAND_HAL_KA_OF_OFEM_REVISION_IDENTIFICATION_MASK)
  246. >> SAND_HAL_KA_OF_OFEM_REVISION_IDENTIFICATION_SHIFT);
  247. ofem_rev = (unsigned char)((ofem_ps->revision_ul &
  248. SAND_HAL_KA_OF_OFEM_REVISION_REVISION_MASK)
  249. >> SAND_HAL_KA_OF_OFEM_REVISION_REVISION_SHIFT);
  250. }
  251. get_sys_info (&sysinfo);
  252. sernum = sbcommon_get_serial_number();
  253. printf ("Board: Sandburst Corporation Kamino Reference Design "
  254. "Serial Number: %d\n", sernum);
  255. printf ("%s\n", KAREF_U_BOOT_REL_STR);
  256. printf ("Built %s %s by %s\n", U_BOOT_DATE, U_BOOT_TIME, BUILDUSER);
  257. if (sbcommon_get_master()) {
  258. printf("Slot 0 - Master\nSlave board");
  259. if (sbcommon_secondary_present())
  260. printf(" present\n");
  261. else
  262. printf(" not detected\n");
  263. } else {
  264. printf("Slot 1 - Slave\n\n");
  265. }
  266. printf ("ScanFPGA ID:\t0x%02X\tRev: 0x%02X\n", scan_id, scan_rev);
  267. printf ("Board Rev:\t0x%02X\tID: 0x%02X\n", brd_rev, brd_id);
  268. if(0xF != ofem_brd_id) {
  269. printf("OFemFPGA ID:\t0x%02X\tRev: 0x%02X\n", ofem_id, ofem_rev);
  270. printf("OFEM Board Rev:\t0x%02X\tID: 0x%02X\n", ofem_brd_id, ofem_brd_rev);
  271. }
  272. /* Fix the ack in the bme 32 */
  273. udelay(5000);
  274. out32(CONFIG_SYS_BME32_BASE + 0x0000000C, 0x00000001);
  275. asm("eieio");
  276. return (0);
  277. }
  278. /*************************************************************************
  279. * misc_init_f
  280. *
  281. * Initialize I2C bus one to gain access to the fans
  282. ************************************************************************/
  283. int misc_init_f (void)
  284. {
  285. /* Turn on i2c bus 1 */
  286. puts ("I2C1: ");
  287. i2c1_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  288. puts ("ready\n");
  289. /* Turn on fans 3 & 4 */
  290. sbcommon_fans();
  291. return (0);
  292. }
  293. /*************************************************************************
  294. * misc_init_r
  295. *
  296. * Do nothing.
  297. ************************************************************************/
  298. int misc_init_r (void)
  299. {
  300. unsigned short sernum;
  301. char envstr[255];
  302. uchar enetaddr[6];
  303. KAREF_FPGA_REGS_ST *karef_ps;
  304. OFEM_FPGA_REGS_ST *ofem_ps;
  305. if(NULL != getenv("secondserial")) {
  306. puts("secondserial is set, switching to second serial port\n");
  307. setenv("stderr", "serial1");
  308. setenv("stdout", "serial1");
  309. setenv("stdin", "serial1");
  310. }
  311. setenv("ubrelver", KAREF_U_BOOT_REL_STR);
  312. memset(envstr, 0, 255);
  313. sprintf (envstr, "Built %s %s by %s",
  314. U_BOOT_DATE, U_BOOT_TIME, BUILDUSER);
  315. setenv("bldstr", envstr);
  316. saveenv();
  317. if( getenv("autorecover")) {
  318. setenv("autorecover", NULL);
  319. saveenv();
  320. sernum = sbcommon_get_serial_number();
  321. printf("\nSetting up environment for automatic filesystem recovery\n");
  322. /*
  323. * Setup default bootargs
  324. */
  325. memset(envstr, 0, 255);
  326. sprintf(envstr, "console=ttyS0,9600 root=/dev/ram0 "
  327. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none idebus=33",
  328. sernum, sernum);
  329. setenv("bootargs", envstr);
  330. /*
  331. * Setup Default boot command
  332. */
  333. setenv("bootcmd", "fatload ide 0 8000000 uimage.karef;"
  334. "fatload ide 0 8100000 pramdisk;"
  335. "bootm 8000000 8100000");
  336. printf("Done. Please type allow the system to continue to boot\n");
  337. }
  338. if( getenv("fakeled")) {
  339. karef_ps = (KAREF_FPGA_REGS_ST *)CONFIG_SYS_KAREF_FPGA_BASE;
  340. ofem_ps = (OFEM_FPGA_REGS_ST *)CONFIG_SYS_OFEM_FPGA_BASE;
  341. ofem_ps->control_ul &= ~SAND_HAL_KA_SC_SCAN_CNTL_FAULT_LED_MASK;
  342. karef_ps->control_ul &= ~SAND_HAL_KA_OF_OFEM_CNTL_FAULT_LED_MASK;
  343. setenv("bootdelay", "-1");
  344. saveenv();
  345. printf("fakeled is set. use 'setenv fakeled ; setenv bootdelay 5 ; saveenv' to recover\n");
  346. }
  347. #ifdef CONFIG_HAS_ETH0
  348. if (!eth_getenv_enetaddr("ethaddr", enetaddr)) {
  349. board_get_enetaddr(0, enetaddr);
  350. eth_putenv_enetaddr("ethaddr", enetaddr);
  351. }
  352. #endif
  353. #ifdef CONFIG_HAS_ETH1
  354. if (!eth_getenv_enetaddr("eth1addr", enetaddr)) {
  355. board_get_enetaddr(1, enetaddr);
  356. eth_putenv_enetaddr("eth1addr", enetaddr);
  357. }
  358. #endif
  359. #ifdef CONFIG_HAS_ETH2
  360. if (!eth_getenv_enetaddr("eth2addr", enetaddr)) {
  361. board_get_enetaddr(2, enetaddr);
  362. eth_putenv_enetaddr("eth2addr", enetaddr);
  363. }
  364. #endif
  365. #ifdef CONFIG_HAS_ETH3
  366. if (!eth_getenv_enetaddr("eth3addr", enetaddr)) {
  367. board_get_enetaddr(3, enetaddr);
  368. eth_putenv_enetaddr("eth3addr", enetaddr);
  369. }
  370. #endif
  371. return (0);
  372. }
  373. /*************************************************************************
  374. * ide_set_reset
  375. ************************************************************************/
  376. #ifdef CONFIG_IDE_RESET
  377. void ide_set_reset(int on)
  378. {
  379. KAREF_FPGA_REGS_ST *karef_ps;
  380. /* TODO: ide reset */
  381. karef_ps = (KAREF_FPGA_REGS_ST *)CONFIG_SYS_KAREF_FPGA_BASE;
  382. if (on) {
  383. karef_ps->reset_ul &= ~SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK;
  384. } else {
  385. karef_ps->reset_ul |= SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK;
  386. }
  387. }
  388. #endif /* CONFIG_IDE_RESET */
  389. /*************************************************************************
  390. * fpga_init
  391. ************************************************************************/
  392. void fpga_init(void)
  393. {
  394. KAREF_FPGA_REGS_ST *karef_ps;
  395. OFEM_FPGA_REGS_ST *ofem_ps;
  396. unsigned char ofem_id;
  397. unsigned long tmp;
  398. /* Ensure we have power all around */
  399. udelay(500);
  400. karef_ps = (KAREF_FPGA_REGS_ST *)CONFIG_SYS_KAREF_FPGA_BASE;
  401. tmp =
  402. SAND_HAL_KA_SC_SCAN_RESET_CF_RESET_N_MASK |
  403. SAND_HAL_KA_SC_SCAN_RESET_BME_RESET_N_MASK |
  404. SAND_HAL_KA_SC_SCAN_RESET_KA_RESET_N_MASK |
  405. SAND_HAL_KA_SC_SCAN_RESET_SLAVE_RESET_N_MASK |
  406. SAND_HAL_KA_SC_SCAN_RESET_OFEM_RESET_N_MASK |
  407. SAND_HAL_KA_SC_SCAN_RESET_IFE_A_RESET_N_MASK |
  408. SAND_HAL_KA_SC_SCAN_RESET_I2C_MUX1_RESET_N_MASK |
  409. SAND_HAL_KA_SC_SCAN_RESET_PHY0_RESET_N_MASK |
  410. SAND_HAL_KA_SC_SCAN_RESET_PHY1_RESET_N_MASK;
  411. karef_ps->reset_ul = tmp;
  412. /*
  413. * Wait a bit to allow the ofem fpga to get its brains
  414. */
  415. udelay(5000);
  416. /*
  417. * Check to see if the ofem is there
  418. */
  419. ofem_id = (unsigned char)((karef_ps->boardinfo_ul & SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_MASK)
  420. >> SAND_HAL_KA_SC_SCAN_BRD_INFO_FEM_ID_SHIFT);
  421. if(0xF != ofem_id) {
  422. tmp =
  423. SAND_HAL_KA_OF_OFEM_RESET_I2C_MUX0_RESET_N_MASK |
  424. SAND_HAL_KA_OF_OFEM_RESET_LOCH0_RESET_N_MASK |
  425. SAND_HAL_KA_OF_OFEM_RESET_MAC0_RESET_N_MASK;
  426. ofem_ps = (OFEM_FPGA_REGS_ST *)CONFIG_SYS_OFEM_FPGA_BASE;
  427. ofem_ps->reset_ul = tmp;
  428. ofem_ps->control_ul |= 1 < SAND_HAL_KA_OF_OFEM_CNTL_FAULT_LED_SHIFT;
  429. }
  430. karef_ps->control_ul |= 1 << SAND_HAL_KA_SC_SCAN_CNTL_FAULT_LED_SHIFT;
  431. asm("eieio");
  432. return;
  433. }
  434. int karefSetupVars(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  435. {
  436. unsigned short sernum;
  437. char envstr[255];
  438. sernum = sbcommon_get_serial_number();
  439. memset(envstr, 0, 255);
  440. /*
  441. * Setup our ip address
  442. */
  443. sprintf(envstr, "10.100.70.%d", sernum);
  444. setenv("ipaddr", envstr);
  445. /*
  446. * Setup the host ip address
  447. */
  448. setenv("serverip", "10.100.17.10");
  449. /*
  450. * Setup default bootargs
  451. */
  452. memset(envstr, 0, 255);
  453. sprintf(envstr, "console=ttyS0,9600 root=/dev/nfs "
  454. "rw nfsroot=10.100.17.10:/home/metrobox/mbc70.%d "
  455. "nfsaddrs=10.100.70.%d:10.100.17.10:10.100.1.1:"
  456. "255.255.0.0:karef%d.sandburst.com:eth0:none idebus=33",
  457. sernum, sernum, sernum);
  458. setenv("bootargs_nfs", envstr);
  459. setenv("bootargs", envstr);
  460. /*
  461. * Setup CF bootargs
  462. */
  463. memset(envstr, 0, 255);
  464. sprintf(envstr, "console=ttyS0,9600 root=/dev/hda2 "
  465. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none idebus=33",
  466. sernum, sernum);
  467. setenv("bootargs_cf", envstr);
  468. /*
  469. * Setup Default boot command
  470. */
  471. setenv("bootcmd_tftp", "tftp 8000000 uImage.karef;bootm 8000000");
  472. setenv("bootcmd", "tftp 8000000 uImage.karef;bootm 8000000");
  473. /*
  474. * Setup compact flash boot command
  475. */
  476. setenv("bootcmd_cf", "fatload ide 0 8000000 uimage.karef;bootm 8000000");
  477. saveenv();
  478. return(1);
  479. }
  480. int karefRecover(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  481. {
  482. unsigned short sernum;
  483. char envstr[255];
  484. sernum = sbcommon_get_serial_number();
  485. printf("\nSetting up environment for filesystem recovery\n");
  486. /*
  487. * Setup default bootargs
  488. */
  489. memset(envstr, 0, 255);
  490. sprintf(envstr, "console=ttyS0,9600 root=/dev/ram0 "
  491. "rw ip=10.100.70.%d:::255.255.0.0:karef%d:eth0:none",
  492. sernum, sernum);
  493. setenv("bootargs", envstr);
  494. /*
  495. * Setup Default boot command
  496. */
  497. setenv("bootcmd", "fatload ide 0 8000000 uimage.karef;"
  498. "fatload ide 0 8100000 pramdisk;"
  499. "bootm 8000000 8100000");
  500. printf("Done. Please type boot<cr>.\nWhen the kernel has booted"
  501. " please type fsrecover.sh<cr>\n");
  502. return(1);
  503. }
  504. U_BOOT_CMD(kasetup, 1, 1, karefSetupVars,
  505. "Set environment to factory defaults", NULL);
  506. U_BOOT_CMD(karecover, 1, 1, karefRecover,
  507. "Set environment to allow for fs recovery", NULL);