sb_common.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * Copyright (C) 2005 Sandburst Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <config.h>
  23. #include <common.h>
  24. #include <command.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <spd_sdram.h>
  28. #include <i2c.h>
  29. #include "ppc440gx_i2c.h"
  30. #include "sb_common.h"
  31. DECLARE_GLOBAL_DATA_PTR;
  32. long int fixed_sdram (void);
  33. /*************************************************************************
  34. * metrobox_get_master
  35. *
  36. * PRI_N - active low signal. If the GPIO pin is low we are the master
  37. *
  38. ************************************************************************/
  39. int sbcommon_get_master(void)
  40. {
  41. ppc440_gpio_regs_t *gpio_regs;
  42. gpio_regs = (ppc440_gpio_regs_t *)CONFIG_SYS_GPIO_BASE;
  43. if (gpio_regs->in & SBCOMMON_GPIO_PRI_N) {
  44. return 0;
  45. }
  46. else {
  47. return 1;
  48. }
  49. }
  50. /*************************************************************************
  51. * metrobox_secondary_present
  52. *
  53. * Figure out if secondary/slave board is present
  54. *
  55. ************************************************************************/
  56. int sbcommon_secondary_present(void)
  57. {
  58. ppc440_gpio_regs_t *gpio_regs;
  59. gpio_regs = (ppc440_gpio_regs_t *)CONFIG_SYS_GPIO_BASE;
  60. if (gpio_regs->in & SBCOMMON_GPIO_SEC_PRES)
  61. return 0;
  62. else
  63. return 1;
  64. }
  65. /*************************************************************************
  66. * sbcommon_get_serial_number
  67. *
  68. * Retrieve the board serial number via the mac address in eeprom
  69. *
  70. ************************************************************************/
  71. unsigned short sbcommon_get_serial_number(void)
  72. {
  73. unsigned char buff[0x100];
  74. unsigned short sernum;
  75. /* Get the board serial number from eeprom */
  76. /* Initialize I2C */
  77. i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  78. /* Read 256 bytes in EEPROM */
  79. i2c_read (0x50, 0, 1, buff, 0x100);
  80. memcpy(&sernum, &buff[0xF4], 2);
  81. sernum /= 32;
  82. return (sernum);
  83. }
  84. /*************************************************************************
  85. * sbcommon_fans
  86. *
  87. * Spin up fans 2 & 3 to get some air moving. OS will take care
  88. * of the rest. This is mostly a precaution...
  89. *
  90. * Assumes i2c bus 1 is ready.
  91. *
  92. ************************************************************************/
  93. void sbcommon_fans(void)
  94. {
  95. /*
  96. * Attempt to turn on 2 of the fans...
  97. * Need to go through the bridge
  98. */
  99. puts ("FANS: ");
  100. /* select fan4 through the bridge */
  101. i2c_reg_write1(0x73, /* addr */
  102. 0x00, /* reg */
  103. 0x08); /* val = bus 4 */
  104. /* Turn on FAN 4 */
  105. i2c_reg_write1(0x2e,
  106. 1,
  107. 0x80);
  108. i2c_reg_write1(0x2e,
  109. 0,
  110. 0x19);
  111. /* Deselect bus 4 on the bridge */
  112. i2c_reg_write1(0x73,
  113. 0x00,
  114. 0x00);
  115. /* select fan3 through the bridge */
  116. i2c_reg_write1(0x73, /* addr */
  117. 0x00, /* reg */
  118. 0x04); /* val = bus 3 */
  119. /* Turn on FAN 3 */
  120. i2c_reg_write1(0x2e,
  121. 1,
  122. 0x80);
  123. i2c_reg_write1(0x2e,
  124. 0,
  125. 0x19);
  126. /* Deselect bus 3 on the bridge */
  127. i2c_reg_write1(0x73,
  128. 0x00,
  129. 0x00);
  130. /* select fan2 through the bridge */
  131. i2c_reg_write1(0x73, /* addr */
  132. 0x00, /* reg */
  133. 0x02); /* val = bus 4 */
  134. /* Turn on FAN 2 */
  135. i2c_reg_write1(0x2e,
  136. 1,
  137. 0x80);
  138. i2c_reg_write1(0x2e,
  139. 0,
  140. 0x19);
  141. /* Deselect bus 2 on the bridge */
  142. i2c_reg_write1(0x73,
  143. 0x00,
  144. 0x00);
  145. /* select fan1 through the bridge */
  146. i2c_reg_write1(0x73, /* addr */
  147. 0x00, /* reg */
  148. 0x01); /* val = bus 0 */
  149. /* Turn on FAN 1 */
  150. i2c_reg_write1(0x2e,
  151. 1,
  152. 0x80);
  153. i2c_reg_write1(0x2e,
  154. 0,
  155. 0x19);
  156. /* Deselect bus 1 on the bridge */
  157. i2c_reg_write1(0x73,
  158. 0x00,
  159. 0x00);
  160. puts ("on\n");
  161. return;
  162. }
  163. /*************************************************************************
  164. * initdram
  165. *
  166. * Initialize sdram
  167. *
  168. ************************************************************************/
  169. phys_size_t initdram (int board_type)
  170. {
  171. long dram_size = 0;
  172. #if defined(CONFIG_SPD_EEPROM)
  173. dram_size = spd_sdram ();
  174. #else
  175. dram_size = fixed_sdram ();
  176. #endif
  177. return dram_size;
  178. }
  179. /*************************************************************************
  180. * testdram
  181. *
  182. *
  183. ************************************************************************/
  184. #if defined(CONFIG_SYS_DRAM_TEST)
  185. int testdram (void)
  186. {
  187. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  188. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  189. uint *p;
  190. printf("Testing SDRAM: ");
  191. for (p = pstart; p < pend; p++)
  192. *p = 0xaaaaaaaa;
  193. for (p = pstart; p < pend; p++) {
  194. if (*p != 0xaaaaaaaa) {
  195. printf ("SDRAM test fails at: %08x\n", (uint) p);
  196. return 1;
  197. }
  198. }
  199. for (p = pstart; p < pend; p++)
  200. *p = 0x55555555;
  201. for (p = pstart; p < pend; p++) {
  202. if (*p != 0x55555555) {
  203. printf ("SDRAM test fails at: %08x\n", (uint) p);
  204. return 1;
  205. }
  206. }
  207. printf("OK\n");
  208. return 0;
  209. }
  210. #endif
  211. #if !defined(CONFIG_SPD_EEPROM)
  212. /*************************************************************************
  213. * fixed sdram init -- doesn't use serial presence detect.
  214. *
  215. * Assumes: 128 MB, non-ECC, non-registered
  216. * PLB @ 133 MHz
  217. *
  218. ************************************************************************/
  219. long int fixed_sdram (void)
  220. {
  221. uint reg;
  222. /*--------------------------------------------------------------------
  223. * Setup some default
  224. *------------------------------------------------------------------*/
  225. mtsdram (mem_uabba, 0x00000000); /* ubba=0 (default) */
  226. mtsdram (mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  227. mtsdram (mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  228. mtsdram (mem_wddctr, 0x00000000); /* wrcp=0 dcd=0 */
  229. mtsdram (mem_clktr, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
  230. /*--------------------------------------------------------------------
  231. * Setup for board-specific specific mem
  232. *------------------------------------------------------------------*/
  233. /*
  234. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  235. */
  236. mtsdram (mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  237. mtsdram (mem_tr0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
  238. /* RA=10 RD=3 */
  239. mtsdram (mem_tr1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
  240. mtsdram (mem_rtr, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
  241. mtsdram (mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  242. udelay (400); /* Delay 200 usecs (min) */
  243. /*--------------------------------------------------------------------
  244. * Enable the controller, then wait for DCEN to complete
  245. *------------------------------------------------------------------*/
  246. mtsdram (mem_cfg0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
  247. for (;;) {
  248. mfsdram (mem_mcsts, reg);
  249. if (reg & 0x80000000)
  250. break;
  251. }
  252. return (128 * 1024 * 1024); /* 128 MB */
  253. }
  254. #endif /* !defined(CONFIG_SPD_EEPROM) */
  255. /*************************************************************************
  256. * pci_pre_init
  257. *
  258. * This routine is called just prior to registering the hose and gives
  259. * the board the opportunity to check things. Returning a value of zero
  260. * indicates that things are bad & PCI initialization should be aborted.
  261. *
  262. * Different boards may wish to customize the pci controller structure
  263. * (add regions, override default access routines, etc) or perform
  264. * certain pre-initialization actions.
  265. *
  266. ************************************************************************/
  267. #if defined(CONFIG_PCI)
  268. int pci_pre_init(struct pci_controller * hose )
  269. {
  270. unsigned long strap;
  271. /*--------------------------------------------------------------------------+
  272. * The metrobox is always configured as the host & requires the
  273. * PCI arbiter to be enabled.
  274. *--------------------------------------------------------------------------*/
  275. mfsdr(sdr_sdstp1, strap);
  276. if( (strap & SDR0_SDSTP1_PAE_MASK) == 0 ){
  277. printf("PCI: SDR0_STRP1[%08lX] - PCI Arbiter disabled.\n",strap);
  278. return 0;
  279. }
  280. return 1;
  281. }
  282. #endif /* defined(CONFIG_PCI) */
  283. /*************************************************************************
  284. * pci_target_init
  285. *
  286. * The bootstrap configuration provides default settings for the pci
  287. * inbound map (PIM). But the bootstrap config choices are limited and
  288. * may not be sufficient for a given board.
  289. *
  290. ************************************************************************/
  291. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
  292. void pci_target_init(struct pci_controller * hose )
  293. {
  294. /*--------------------------------------------------------------------------+
  295. * Disable everything
  296. *--------------------------------------------------------------------------*/
  297. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  298. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  299. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  300. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  301. /*--------------------------------------------------------------------------+
  302. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  303. * options to not support sizes such as 128/256 MB.
  304. *--------------------------------------------------------------------------*/
  305. out32r( PCIX0_PIM0LAL, CONFIG_SYS_SDRAM_BASE );
  306. out32r( PCIX0_PIM0LAH, 0 );
  307. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  308. out32r( PCIX0_BAR0, 0 );
  309. /*--------------------------------------------------------------------------+
  310. * Program the board's subsystem id/vendor id
  311. *--------------------------------------------------------------------------*/
  312. out16r( PCIX0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID );
  313. out16r( PCIX0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID );
  314. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  315. }
  316. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
  317. /*************************************************************************
  318. * is_pci_host
  319. *
  320. *
  321. ************************************************************************/
  322. #if defined(CONFIG_PCI)
  323. int is_pci_host(struct pci_controller *hose)
  324. {
  325. /* The metrobox is always configured as host. */
  326. return(1);
  327. }
  328. #endif /* defined(CONFIG_PCI) */
  329. /*************************************************************************
  330. * board_get_enetaddr
  331. *
  332. * Get the ethernet MAC address for the management ethernet from the
  333. * strap EEPROM. Note that is the BASE address for the range of
  334. * external ethernet MACs on the board. The base + 31 is the actual
  335. * mgmt mac address.
  336. *
  337. ************************************************************************/
  338. void board_get_enetaddr(int macaddr_idx, uchar *enet)
  339. {
  340. int i;
  341. unsigned short tmp;
  342. unsigned char buff[0x100], *cp;
  343. if (0 == macaddr_idx) {
  344. /* Initialize I2C */
  345. i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  346. /* Read 256 bytes in EEPROM */
  347. i2c_read (0x50, 0, 1, buff, 0x100);
  348. cp = &buff[0xF0];
  349. for (i = 0; i < 6; i++,cp++)
  350. enet[i] = *cp;
  351. memcpy(&tmp, &enet[4], 2);
  352. tmp += 31;
  353. memcpy(&enet[4], &tmp, 2);
  354. } else {
  355. enet[0] = 0x02;
  356. enet[1] = 0x00;
  357. enet[2] = 0x00;
  358. enet[3] = 0x00;
  359. enet[4] = 0x00;
  360. if (1 == sbcommon_get_master() ) {
  361. /* Master/Primary card */
  362. enet[5] = 0x01;
  363. } else {
  364. /* Slave/Secondary card */
  365. enet [5] = 0x02;
  366. }
  367. }
  368. return;
  369. }
  370. #ifdef CONFIG_POST
  371. /*
  372. * Returns 1 if keys pressed to start the power-on long-running tests
  373. * Called from board_init_f().
  374. */
  375. int post_hotkeys_pressed(void)
  376. {
  377. return (ctrlc());
  378. }
  379. #endif