mbx8xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * (C) Copyright 2000
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * Board specific routines for the MBX
  7. *
  8. * - initialisation
  9. * - interface to VPD data (mac address, clock speeds)
  10. * - memory controller
  11. * - serial io initialisation
  12. * - ethernet io initialisation
  13. *
  14. * -----------------------------------------------------------------
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #include <common.h>
  34. #include <commproc.h>
  35. #include <mpc8xx.h>
  36. #include "dimm.h"
  37. #include "vpd.h"
  38. #include "csr.h"
  39. /* ------------------------------------------------------------------------- */
  40. static const uint sdram_table_40[] = {
  41. /* DRAM - single read. (offset 0 in upm RAM)
  42. */
  43. 0xCFAFC004, 0x0FAFC404, 0x0CAF0C04, 0x30AF0C00,
  44. 0xF1BF4805, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  45. /* DRAM - burst read. (offset 8 in upm RAM)
  46. */
  47. 0xCFAFC004, 0x0FAFC404, 0x0CAF0C04, 0x03AF0C08,
  48. 0x0CAF0C04, 0x03AF0C08, 0x0CAF0C04, 0x03AF0C08,
  49. 0x0CAF0C04, 0x30AF0C00, 0xF3BF4805, 0xFFFFC005,
  50. 0xFFFFC005, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  51. /* DRAM - single write. (offset 18 in upm RAM)
  52. */
  53. 0xCFFF0004, 0x0FFF0404, 0x0CFF0C00, 0x33FF4804,
  54. 0xFFFFC005, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  55. /* DRAM - burst write. (offset 20 in upm RAM)
  56. */
  57. 0xCFFF0004, 0x0FFF0404, 0x0CFF0C00, 0x03FF0C0C,
  58. 0x0CFF0C00, 0x03FF0C0C, 0x0CFF0C00, 0x03FF0C0C,
  59. 0x0CFF0C00, 0x33FF4804, 0xFFFFC005, 0xFFFFC005,
  60. 0xFFFFC005, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  61. /* refresh (offset 30 in upm RAM)
  62. */
  63. 0xFCFFC004, 0xC0FFC004, 0x01FFC004, 0x0FFFC004,
  64. 0x3FFFC004, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  65. 0xFFFFC005, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  66. /* exception. (offset 3c in upm RAM)
  67. */
  68. 0xFFFFC007, 0xFFFFC007, 0xFFFFC007, 0xFFFFC007,
  69. };
  70. static const uint sdram_table_50[] = {
  71. /* DRAM - single read. (offset 0 in upm RAM)
  72. */
  73. 0xCFAFC004, 0x0FAFC404, 0x0CAF8C04, 0x10AF0C04,
  74. 0xF0AF0C00, 0xF3BF4805, 0xFFFFC005, 0xFFFFC005,
  75. /* DRAM - burst read. (offset 8 in upm RAM)
  76. */
  77. 0xCFAFC004, 0X0FAFC404, 0X0CAF8C04, 0X00AF0C04,
  78. /* 0X07AF0C08, 0X0CAF0C04, 0X01AF0C04, 0X0FAF0C04, */
  79. 0X07AF0C08, 0X0CAF0C04, 0X01AF0C04, 0X0FAF0C08,
  80. 0X0CAF0C04, 0X01AF0C04, 0X0FAF0C08, 0X0CAF0C04,
  81. /* 0X10AF0C04, 0XF0AFC000, 0XF3FF4805, 0XFFFFC005, */
  82. 0X10AF0C04, 0XF0AFC000, 0XF3BF4805, 0XFFFFC005,
  83. /* DRAM - single write. (offset 18 in upm RAM)
  84. */
  85. 0xCFFF0004, 0x0FFF0404, 0x0CFF0C00, 0x13FF4804,
  86. 0xFFFFC004, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  87. /* DRAM - burst write. (offset 20 in upm RAM)
  88. */
  89. 0xCFFF0004, 0x0FFF0404, 0x0CFF0C00, 0x03FF0C0C,
  90. 0x0CFF0C00, 0x03FF0C0C, 0x0CFF0C00, 0x03FF0C0C,
  91. 0x0CFF0C00, 0x13FF4804, 0xFFFFC004, 0xFFFFC005,
  92. 0xFFFFC005, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  93. /* refresh (offset 30 in upm RAM)
  94. */
  95. 0xFCFFC004, 0xC0FFC004, 0x01FFC004, 0x0FFFC004,
  96. 0x1FFFC004, 0xFFFFC004, 0xFFFFC005, 0xFFFFC005,
  97. 0xFFFFC005, 0xFFFFC005, 0xFFFFC005, 0xFFFFC005,
  98. /* exception. (offset 3c in upm RAM)
  99. */
  100. 0xFFFFC007, 0xFFFFC007, 0xFFFFC007, 0xFFFFC007,
  101. };
  102. /* ------------------------------------------------------------------------- */
  103. static unsigned int get_reffreq(void);
  104. static unsigned int board_get_cpufreq(void);
  105. void mbx_init (void)
  106. {
  107. volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
  108. volatile memctl8xx_t *memctl = &immr->im_memctl;
  109. ulong speed, refclock, plprcr, sccr;
  110. ulong br0_32 = memctl->memc_br0 & 0x400;
  111. /* real-time clock status and control register */
  112. immr->im_sitk.sitk_rtcsck = KAPWR_KEY;
  113. immr->im_sit.sit_rtcsc = 0x00C3;
  114. /* SIEL and SIMASK Registers (see MBX PRG 2-3) */
  115. immr->im_siu_conf.sc_simask = 0x00000000;
  116. immr->im_siu_conf.sc_siel = 0xAAAA0000;
  117. immr->im_siu_conf.sc_tesr = 0xFFFFFFFF;
  118. /*
  119. * Prepare access to i2c bus. The MBX offers 3 devices on the i2c bus:
  120. * 1. Vital Product Data (contains clock speeds, MAC address etc, see vpd.h)
  121. * 2. RAM Specs (see dimm.h)
  122. * 2. DIMM Specs (see dimm.h)
  123. */
  124. vpd_init ();
  125. /* system clock and reset control register */
  126. immr->im_clkrstk.cark_sccrk = KAPWR_KEY;
  127. sccr = immr->im_clkrst.car_sccr;
  128. sccr &= SCCR_MASK;
  129. sccr |= CONFIG_SYS_SCCR;
  130. immr->im_clkrst.car_sccr = sccr;
  131. speed = board_get_cpufreq ();
  132. refclock = get_reffreq ();
  133. #if ((CONFIG_SYS_PLPRCR & PLPRCR_MF_MSK) != 0)
  134. plprcr = CONFIG_SYS_PLPRCR;
  135. #else
  136. plprcr = immr->im_clkrst.car_plprcr;
  137. plprcr &= PLPRCR_MF_MSK; /* isolate MF field */
  138. plprcr |= CONFIG_SYS_PLPRCR; /* reset control bits */
  139. #endif
  140. #ifdef CONFIG_SYS_USE_OSCCLK /* See doc/README.MBX ! */
  141. plprcr |= ((speed + refclock / 2) / refclock - 1) << 20;
  142. #endif
  143. immr->im_clkrstk.cark_plprcrk = KAPWR_KEY;
  144. immr->im_clkrst.car_plprcr = plprcr;
  145. /*
  146. * preliminary setup of memory controller:
  147. * - map Flash, otherwise configuration/status
  148. * registers won't be accessible when read
  149. * by board_init_f.
  150. * - map NVRAM and configuation/status registers.
  151. * - map pci registers.
  152. * - DON'T map ram yet, this is done in initdram().
  153. */
  154. switch (speed / 1000000) {
  155. case 40:
  156. memctl->memc_br0 = 0xFE000000 | br0_32 | 1;
  157. memctl->memc_or0 = 0xFF800930;
  158. memctl->memc_or4 = CONFIG_SYS_NVRAM_OR | 0x920;
  159. memctl->memc_br4 = CONFIG_SYS_NVRAM_BASE | 0x401;
  160. break;
  161. case 50:
  162. memctl->memc_br0 = 0xFE000000 | br0_32 | 1;
  163. memctl->memc_or0 = 0xFF800940;
  164. memctl->memc_or4 = CONFIG_SYS_NVRAM_OR | 0x930;
  165. memctl->memc_br4 = CONFIG_SYS_NVRAM_BASE | 0x401;
  166. break;
  167. default:
  168. hang ();
  169. break;
  170. }
  171. #ifdef CONFIG_USE_PCI
  172. memctl->memc_or5 = CONFIG_SYS_PCIMEM_OR;
  173. memctl->memc_br5 = CONFIG_SYS_PCIMEM_BASE | 0x001;
  174. memctl->memc_or6 = CONFIG_SYS_PCIBRIDGE_OR;
  175. memctl->memc_br6 = CONFIG_SYS_PCIBRIDGE_BASE | 0x001;
  176. #endif
  177. /*
  178. * FIXME: I do not understand why I have to call this to
  179. * initialise the control register here before booting from
  180. * the PCMCIA card but if I do not the Linux kernel falls
  181. * over in a big heap. If you can answer this question I
  182. * would like to know about it.
  183. */
  184. board_ether_init();
  185. }
  186. void board_serial_init (void)
  187. {
  188. MBX_CSR1 &= ~(CSR1_COM1EN | CSR1_XCVRDIS);
  189. }
  190. void board_ether_init (void)
  191. {
  192. MBX_CSR1 &= ~(CSR1_EAEN | CSR1_ELEN);
  193. MBX_CSR1 |= CSR1_ETEN | CSR1_TPEN | CSR1_FDDIS;
  194. }
  195. static unsigned int board_get_cpufreq (void)
  196. {
  197. #ifndef CONFIG_8xx_GCLK_FREQ
  198. vpd_packet_t *packet;
  199. packet = vpd_find_packet (VPD_PID_ICS);
  200. return *((ulong *) packet->data);
  201. #else
  202. return((unsigned int)CONFIG_8xx_GCLK_FREQ );
  203. #endif /* CONFIG_8xx_GCLK_FREQ */
  204. }
  205. static unsigned int get_reffreq (void)
  206. {
  207. vpd_packet_t *packet;
  208. packet = vpd_find_packet (VPD_PID_RCS);
  209. return *((ulong *) packet->data);
  210. }
  211. static void board_get_enetaddr(uchar *addr)
  212. {
  213. int i;
  214. vpd_packet_t *packet;
  215. packet = vpd_find_packet (VPD_PID_EA);
  216. for (i = 0; i < 6; i++)
  217. addr[i] = packet->data[i];
  218. }
  219. int misc_init_r(void)
  220. {
  221. uchar enetaddr[6];
  222. if (!eth_getenv_enetaddr("ethaddr", enetaddr)) {
  223. board_get_enetaddr(enetaddr);
  224. eth_putenv_enetaddr("ethaddr", enetaddr);
  225. }
  226. return 0;
  227. }
  228. /*
  229. * Check Board Identity:
  230. */
  231. int checkboard (void)
  232. {
  233. vpd_packet_t *packet;
  234. int i;
  235. const char *const fmt =
  236. "\n *** Warning: Low Battery Status - %s Battery ***";
  237. puts ("Board: ");
  238. packet = vpd_find_packet (VPD_PID_PID);
  239. for (i = 0; i < packet->size; i++) {
  240. serial_putc (packet->data[i]);
  241. }
  242. packet = vpd_find_packet (VPD_PID_MT);
  243. for (i = 0; i < packet->size; i++) {
  244. serial_putc (packet->data[i]);
  245. }
  246. serial_putc ('(');
  247. packet = vpd_find_packet (VPD_PID_FAN);
  248. for (i = 0; i < packet->size; i++) {
  249. serial_putc (packet->data[i]);
  250. }
  251. serial_putc (')');
  252. if (!(MBX_CSR2 & SR2_BATGD))
  253. printf (fmt, "On-Board");
  254. if (!(MBX_CSR2 & SR2_NVBATGD))
  255. printf (fmt, "NVRAM");
  256. serial_putc ('\n');
  257. return (0);
  258. }
  259. /* ------------------------------------------------------------------------- */
  260. static ulong get_ramsize (dimm_t * dimm)
  261. {
  262. ulong size = 0;
  263. if (dimm->fmt == 1 || dimm->fmt == 2 || dimm->fmt == 3
  264. || dimm->fmt == 4) {
  265. size = (1 << (dimm->n_row + dimm->n_col)) * dimm->n_banks *
  266. ((dimm->data_w_hi << 8 | dimm->data_w_lo) / 8);
  267. }
  268. return size;
  269. }
  270. phys_size_t initdram (int board_type)
  271. {
  272. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  273. volatile memctl8xx_t *memctl = &immap->im_memctl;
  274. unsigned long ram_sz = 0;
  275. unsigned long dimm_sz = 0;
  276. dimm_t vpd_dimm, vpd_dram;
  277. unsigned int speed = board_get_cpufreq () / 1000000;
  278. if (vpd_read (0xa2, (uchar *) & vpd_dimm, sizeof (vpd_dimm), 0) > 0) {
  279. dimm_sz = get_ramsize (&vpd_dimm);
  280. }
  281. if (vpd_read (0xa6, (uchar *) & vpd_dram, sizeof (vpd_dram), 0) > 0) {
  282. ram_sz = get_ramsize (&vpd_dram);
  283. }
  284. /*
  285. * Only initialize memory controller when running from FLASH.
  286. * When running from RAM, don't touch it.
  287. */
  288. if ((ulong) initdram & 0xff000000) {
  289. ulong dimm_bank;
  290. ulong br0_32 = memctl->memc_br0 & 0x400;
  291. switch (speed) {
  292. case 40:
  293. upmconfig (UPMA, (uint *) sdram_table_40,
  294. sizeof (sdram_table_40) / sizeof (uint));
  295. memctl->memc_mptpr = 0x0200;
  296. memctl->memc_mamr = dimm_sz ? 0x06801000 : 0x13801000;
  297. memctl->memc_or7 = 0xff800930;
  298. memctl->memc_br7 = 0xfc000000 | (br0_32 ^ br0_32) | 1;
  299. break;
  300. case 50:
  301. upmconfig (UPMA, (uint *) sdram_table_50,
  302. sizeof (sdram_table_50) / sizeof (uint));
  303. memctl->memc_mptpr = 0x0200;
  304. memctl->memc_mamr = dimm_sz ? 0x08801000 : 0x1880100;
  305. memctl->memc_or7 = 0xff800940;
  306. memctl->memc_br7 = 0xfc000000 | (br0_32 ^ br0_32) | 1;
  307. break;
  308. default:
  309. hang ();
  310. break;
  311. }
  312. /* now map ram and dimm, largest one first */
  313. dimm_bank = dimm_sz / 2;
  314. if (!dimm_sz) {
  315. memctl->memc_or1 = ~(ram_sz - 1) | 0x400;
  316. memctl->memc_br1 = CONFIG_SYS_SDRAM_BASE | 0x81;
  317. memctl->memc_br2 = 0;
  318. memctl->memc_br3 = 0;
  319. } else if (ram_sz > dimm_bank) {
  320. memctl->memc_or1 = ~(ram_sz - 1) | 0x400;
  321. memctl->memc_br1 = CONFIG_SYS_SDRAM_BASE | 0x81;
  322. memctl->memc_or2 = ~(dimm_bank - 1) | 0x400;
  323. memctl->memc_br2 = (CONFIG_SYS_SDRAM_BASE + ram_sz) | 0x81;
  324. memctl->memc_or3 = ~(dimm_bank - 1) | 0x400;
  325. memctl->memc_br3 = (CONFIG_SYS_SDRAM_BASE + ram_sz + dimm_bank) \
  326. | 0x81;
  327. } else {
  328. memctl->memc_or2 = ~(dimm_bank - 1) | 0x400;
  329. memctl->memc_br2 = CONFIG_SYS_SDRAM_BASE | 0x81;
  330. memctl->memc_or3 = ~(dimm_bank - 1) | 0x400;
  331. memctl->memc_br3 = (CONFIG_SYS_SDRAM_BASE + dimm_bank) | 0x81;
  332. memctl->memc_or1 = ~(ram_sz - 1) | 0x400;
  333. memctl->memc_br1 = (CONFIG_SYS_SDRAM_BASE + dimm_sz) | 0x81;
  334. }
  335. }
  336. return ram_sz + dimm_sz;
  337. }