sequoia.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. /*
  2. * (C) Copyright 2006-2009
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  7. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <libfdt.h>
  26. #include <fdt_support.h>
  27. #include <ppc4xx.h>
  28. #include <asm/gpio.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/bitops.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #if !defined(CONFIG_SYS_NO_FLASH)
  34. extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
  35. #endif
  36. extern void __ft_board_setup(void *blob, bd_t *bd);
  37. ulong flash_get_size(ulong base, int banknum);
  38. int board_early_init_f(void)
  39. {
  40. u32 sdr0_cust0;
  41. u32 sdr0_pfc1, sdr0_pfc2;
  42. u32 reg;
  43. mtdcr(ebccfga, xbcfg);
  44. mtdcr(ebccfgd, 0xb8400000);
  45. /*
  46. * Setup the interrupt controller polarities, triggers, etc.
  47. */
  48. mtdcr(uic0sr, 0xffffffff); /* clear all */
  49. mtdcr(uic0er, 0x00000000); /* disable all */
  50. mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
  51. mtdcr(uic0pr, 0xfffff7ff); /* per ref-board manual */
  52. mtdcr(uic0tr, 0x00000000); /* per ref-board manual */
  53. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
  54. mtdcr(uic0sr, 0xffffffff); /* clear all */
  55. mtdcr(uic1sr, 0xffffffff); /* clear all */
  56. mtdcr(uic1er, 0x00000000); /* disable all */
  57. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  58. mtdcr(uic1pr, 0xffffffff); /* per ref-board manual */
  59. mtdcr(uic1tr, 0x00000000); /* per ref-board manual */
  60. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
  61. mtdcr(uic1sr, 0xffffffff); /* clear all */
  62. mtdcr(uic2sr, 0xffffffff); /* clear all */
  63. mtdcr(uic2er, 0x00000000); /* disable all */
  64. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  65. mtdcr(uic2pr, 0xffffffff); /* per ref-board manual */
  66. mtdcr(uic2tr, 0x00000000); /* per ref-board manual */
  67. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
  68. mtdcr(uic2sr, 0xffffffff); /* clear all */
  69. /* 50MHz tmrclk */
  70. out_8((u8 *) CONFIG_SYS_BCSR_BASE + 0x04, 0x00);
  71. /* clear write protects */
  72. out_8((u8 *) CONFIG_SYS_BCSR_BASE + 0x07, 0x00);
  73. /* enable Ethernet */
  74. out_8((u8 *) CONFIG_SYS_BCSR_BASE + 0x08, 0x00);
  75. /* enable USB device */
  76. out_8((u8 *) CONFIG_SYS_BCSR_BASE + 0x09, 0x20);
  77. /* select Ethernet (and optionally IIC1) pins */
  78. mfsdr(SDR0_PFC1, sdr0_pfc1);
  79. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) |
  80. SDR0_PFC1_SELECT_CONFIG_4;
  81. #ifdef CONFIG_I2C_MULTI_BUS
  82. sdr0_pfc1 |= ((sdr0_pfc1 & ~SDR0_PFC1_SIS_MASK) | SDR0_PFC1_SIS_IIC1_SEL);
  83. #endif
  84. /* Two UARTs, so we need 4-pin mode. Also, we want CTS/RTS mode. */
  85. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_U0IM_MASK) | SDR0_PFC1_U0IM_4PINS;
  86. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_U0ME_MASK) | SDR0_PFC1_U0ME_CTS_RTS;
  87. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_U1ME_MASK) | SDR0_PFC1_U1ME_CTS_RTS;
  88. mfsdr(SDR0_PFC2, sdr0_pfc2);
  89. sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) |
  90. SDR0_PFC2_SELECT_CONFIG_4;
  91. mtsdr(SDR0_PFC2, sdr0_pfc2);
  92. mtsdr(SDR0_PFC1, sdr0_pfc1);
  93. /* PCI arbiter enabled */
  94. mfsdr(sdr_pci0, reg);
  95. mtsdr(sdr_pci0, 0x80000000 | reg);
  96. /* setup NAND FLASH */
  97. mfsdr(SDR0_CUST0, sdr0_cust0);
  98. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  99. SDR0_CUST0_NDFC_ENABLE |
  100. SDR0_CUST0_NDFC_BW_8_BIT |
  101. SDR0_CUST0_NDFC_ARE_MASK |
  102. (0x80000000 >> (28 + CONFIG_SYS_NAND_CS));
  103. mtsdr(SDR0_CUST0, sdr0_cust0);
  104. return 0;
  105. }
  106. int misc_init_r(void)
  107. {
  108. #if !defined(CONFIG_SYS_NO_FLASH)
  109. uint pbcr;
  110. int size_val = 0;
  111. #endif
  112. #ifdef CONFIG_440EPX
  113. unsigned long usb2d0cr = 0;
  114. unsigned long usb2phy0cr, usb2h0cr = 0;
  115. unsigned long sdr0_pfc1;
  116. char *act = getenv("usbact");
  117. #endif
  118. u32 reg;
  119. #if !defined(CONFIG_SYS_NO_FLASH)
  120. /* Re-do flash sizing to get full correct info */
  121. /* adjust flash start and offset */
  122. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  123. gd->bd->bi_flashoffset = 0;
  124. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  125. mtdcr(ebccfga, pb3cr);
  126. #else
  127. mtdcr(ebccfga, pb0cr);
  128. #endif
  129. pbcr = mfdcr(ebccfgd);
  130. size_val = ffs(gd->bd->bi_flashsize) - 21;
  131. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  132. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  133. mtdcr(ebccfga, pb3cr);
  134. #else
  135. mtdcr(ebccfga, pb0cr);
  136. #endif
  137. mtdcr(ebccfgd, pbcr);
  138. /*
  139. * Re-check to get correct base address
  140. */
  141. flash_get_size(gd->bd->bi_flashstart, 0);
  142. #ifdef CONFIG_ENV_IS_IN_FLASH
  143. /* Monitor protection ON by default */
  144. (void)flash_protect(FLAG_PROTECT_SET,
  145. -CONFIG_SYS_MONITOR_LEN,
  146. 0xffffffff,
  147. &flash_info[0]);
  148. /* Env protection ON by default */
  149. (void)flash_protect(FLAG_PROTECT_SET,
  150. CONFIG_ENV_ADDR_REDUND,
  151. CONFIG_ENV_ADDR_REDUND + 2*CONFIG_ENV_SECT_SIZE - 1,
  152. &flash_info[0]);
  153. #endif
  154. #endif /* CONFIG_SYS_NO_FLASH */
  155. /*
  156. * USB suff...
  157. */
  158. #ifdef CONFIG_440EPX
  159. if (act == NULL || strcmp(act, "hostdev") == 0) {
  160. /* SDR Setting */
  161. mfsdr(SDR0_PFC1, sdr0_pfc1);
  162. mfsdr(SDR0_USB2D0CR, usb2d0cr);
  163. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  164. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  165. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  166. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
  167. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  168. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ;
  169. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  170. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS;
  171. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  172. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST;
  173. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  174. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST;
  175. /*
  176. * An 8-bit/60MHz interface is the only possible alternative
  177. * when connecting the Device to the PHY
  178. */
  179. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  180. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ;
  181. /*
  182. * To enable the USB 2.0 Device function
  183. * through the UTMI interface
  184. */
  185. usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
  186. usb2d0cr = usb2d0cr | SDR0_USB2D0CR_USB2DEV_SELECTION;
  187. sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
  188. sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_USB2D_SEL;
  189. mtsdr(SDR0_PFC1, sdr0_pfc1);
  190. mtsdr(SDR0_USB2D0CR, usb2d0cr);
  191. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  192. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  193. /*clear resets*/
  194. udelay (1000);
  195. mtsdr(SDR0_SRST1, 0x00000000);
  196. udelay (1000);
  197. mtsdr(SDR0_SRST0, 0x00000000);
  198. printf("USB: Host(int phy) Device(ext phy)\n");
  199. } else if (strcmp(act, "dev") == 0) {
  200. /*-------------------PATCH-------------------------------*/
  201. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  202. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  203. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
  204. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  205. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS;
  206. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  207. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST;
  208. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  209. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST;
  210. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  211. udelay (1000);
  212. mtsdr(SDR0_SRST1, 0x672c6000);
  213. udelay (1000);
  214. mtsdr(SDR0_SRST0, 0x00000080);
  215. udelay (1000);
  216. mtsdr(SDR0_SRST1, 0x60206000);
  217. *(unsigned int *)(0xe0000350) = 0x00000001;
  218. udelay (1000);
  219. mtsdr(SDR0_SRST1, 0x60306000);
  220. /*-------------------PATCH-------------------------------*/
  221. /* SDR Setting */
  222. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  223. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  224. mfsdr(SDR0_USB2D0CR, usb2d0cr);
  225. mfsdr(SDR0_PFC1, sdr0_pfc1);
  226. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  227. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL;
  228. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  229. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ;
  230. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  231. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PUREN;
  232. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  233. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_DEV;
  234. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  235. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_DEV;
  236. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  237. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_8BIT_60MHZ;
  238. usb2d0cr = usb2d0cr &~SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK;
  239. usb2d0cr = usb2d0cr | SDR0_USB2D0CR_EBC_SELECTION;
  240. sdr0_pfc1 = sdr0_pfc1 &~SDR0_PFC1_UES_MASK;
  241. sdr0_pfc1 = sdr0_pfc1 | SDR0_PFC1_UES_EBCHR_SEL;
  242. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  243. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  244. mtsdr(SDR0_USB2D0CR, usb2d0cr);
  245. mtsdr(SDR0_PFC1, sdr0_pfc1);
  246. /* clear resets */
  247. udelay (1000);
  248. mtsdr(SDR0_SRST1, 0x00000000);
  249. udelay (1000);
  250. mtsdr(SDR0_SRST0, 0x00000000);
  251. printf("USB: Device(int phy)\n");
  252. }
  253. #endif /* CONFIG_440EPX */
  254. mfsdr(SDR0_SRST1, reg); /* enable security/kasumi engines */
  255. reg &= ~(SDR0_SRST1_CRYP0 | SDR0_SRST1_KASU0);
  256. mtsdr(SDR0_SRST1, reg);
  257. /*
  258. * Clear PLB4A0_ACR[WRP]
  259. * This fix will make the MAL burst disabling patch for the Linux
  260. * EMAC driver obsolete.
  261. */
  262. reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP;
  263. mtdcr(plb4_acr, reg);
  264. return 0;
  265. }
  266. int checkboard(void)
  267. {
  268. char *s = getenv("serial#");
  269. u8 rev;
  270. u8 val;
  271. #ifdef CONFIG_440EPX
  272. printf("Board: Sequoia - AMCC PPC440EPx Evaluation Board");
  273. #else
  274. printf("Board: Rainier - AMCC PPC440GRx Evaluation Board");
  275. #endif
  276. rev = in_8((void *)(CONFIG_SYS_BCSR_BASE + 0));
  277. val = in_8((void *)(CONFIG_SYS_BCSR_BASE + 5)) & CONFIG_SYS_BCSR5_PCI66EN;
  278. printf(", Rev. %X, PCI=%d MHz", rev, val ? 66 : 33);
  279. if (s != NULL) {
  280. puts(", serial# ");
  281. puts(s);
  282. }
  283. putc('\n');
  284. return (0);
  285. }
  286. #if defined(CONFIG_PCI) && defined(CONFIG_PCI_PNP)
  287. /*
  288. * Assign interrupts to PCI devices.
  289. */
  290. void sequoia_pci_fixup_irq(struct pci_controller *hose, pci_dev_t dev)
  291. {
  292. pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE, VECNUM_EIRQ2);
  293. }
  294. #endif
  295. /*
  296. * pci_pre_init
  297. *
  298. * This routine is called just prior to registering the hose and gives
  299. * the board the opportunity to check things. Returning a value of zero
  300. * indicates that things are bad & PCI initialization should be aborted.
  301. *
  302. * Different boards may wish to customize the pci controller structure
  303. * (add regions, override default access routines, etc) or perform
  304. * certain pre-initialization actions.
  305. */
  306. #if defined(CONFIG_PCI)
  307. int pci_pre_init(struct pci_controller *hose)
  308. {
  309. unsigned long addr;
  310. /*
  311. * Set priority for all PLB3 devices to 0.
  312. * Set PLB3 arbiter to fair mode.
  313. */
  314. mfsdr(sdr_amp1, addr);
  315. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  316. addr = mfdcr(plb3_acr);
  317. mtdcr(plb3_acr, addr | 0x80000000);
  318. /*
  319. * Set priority for all PLB4 devices to 0.
  320. */
  321. mfsdr(sdr_amp0, addr);
  322. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  323. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  324. mtdcr(plb4_acr, addr);
  325. /*
  326. * Set Nebula PLB4 arbiter to fair mode.
  327. */
  328. /* Segment0 */
  329. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  330. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  331. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  332. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  333. mtdcr(plb0_acr, addr);
  334. /* Segment1 */
  335. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  336. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  337. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  338. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  339. mtdcr(plb1_acr, addr);
  340. #ifdef CONFIG_PCI_PNP
  341. hose->fixup_irq = sequoia_pci_fixup_irq;
  342. #endif
  343. return 1;
  344. }
  345. #endif /* defined(CONFIG_PCI) */
  346. /*
  347. * pci_target_init
  348. *
  349. * The bootstrap configuration provides default settings for the pci
  350. * inbound map (PIM). But the bootstrap config choices are limited and
  351. * may not be sufficient for a given board.
  352. */
  353. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
  354. void pci_target_init(struct pci_controller *hose)
  355. {
  356. /*
  357. * Set up Direct MMIO registers
  358. */
  359. /*
  360. * PowerPC440EPX PCI Master configuration.
  361. * Map one 1Gig range of PLB/processor addresses to PCI memory space.
  362. * PLB address 0xA0000000-0xDFFFFFFF
  363. * ==> PCI address 0xA0000000-0xDFFFFFFF
  364. * Use byte reversed out routines to handle endianess.
  365. * Make this region non-prefetchable.
  366. */
  367. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute */
  368. /* - disabled b4 setting */
  369. out32r(PCIX0_PMM0LA, CONFIG_SYS_PCI_MEMBASE); /* PMM0 Local Address */
  370. out32r(PCIX0_PMM0PCILA, CONFIG_SYS_PCI_MEMBASE); /* PMM0 PCI Low Address */
  371. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  372. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, */
  373. /* and enable region */
  374. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute */
  375. /* - disabled b4 setting */
  376. out32r(PCIX0_PMM1LA, CONFIG_SYS_PCI_MEMBASE2); /* PMM0 Local Address */
  377. out32r(PCIX0_PMM1PCILA, CONFIG_SYS_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  378. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  379. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, */
  380. /* and enable region */
  381. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  382. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  383. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  384. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  385. /*
  386. * Set up Configuration registers
  387. */
  388. /* Program the board's subsystem id/vendor id */
  389. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  390. CONFIG_SYS_PCI_SUBSYS_VENDORID);
  391. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CONFIG_SYS_PCI_SUBSYS_ID);
  392. /* Configure command register as bus master */
  393. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  394. /* 240nS PCI clock */
  395. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  396. /* No error reporting */
  397. pci_write_config_word(0, PCI_ERREN, 0);
  398. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  399. }
  400. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
  401. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT)
  402. void pci_master_init(struct pci_controller *hose)
  403. {
  404. unsigned short temp_short;
  405. /*
  406. * Write the PowerPC440 EP PCI Configuration regs.
  407. * Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  408. * Enable PowerPC440 EP to act as a PCI memory target (PTM).
  409. */
  410. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  411. pci_write_config_word(0, PCI_COMMAND,
  412. temp_short | PCI_COMMAND_MASTER |
  413. PCI_COMMAND_MEMORY);
  414. }
  415. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_MASTER_INIT) */
  416. /*
  417. * is_pci_host
  418. *
  419. * This routine is called to determine if a pci scan should be
  420. * performed. With various hardware environments (especially cPCI and
  421. * PPMC) it's insufficient to depend on the state of the arbiter enable
  422. * bit in the strap register, or generic host/adapter assumptions.
  423. *
  424. * Rather than hard-code a bad assumption in the general 440 code, the
  425. * 440 pci code requires the board to decide at runtime.
  426. *
  427. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  428. */
  429. #if defined(CONFIG_PCI)
  430. int is_pci_host(struct pci_controller *hose)
  431. {
  432. /* Cactus is always configured as host. */
  433. return (1);
  434. }
  435. #endif /* defined(CONFIG_PCI) */
  436. #if defined(CONFIG_POST)
  437. /*
  438. * Returns 1 if keys pressed to start the power-on long-running tests
  439. * Called from board_init_f().
  440. */
  441. int post_hotkeys_pressed(void)
  442. {
  443. return 0; /* No hotkeys supported */
  444. }
  445. #endif /* CONFIG_POST */
  446. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_SYS_RAMBOOT)
  447. /*
  448. * On NAND-booting sequoia, we need to patch the chips select numbers
  449. * in the dtb (CS0 - NAND, CS3 - NOR)
  450. */
  451. void ft_board_setup(void *blob, bd_t *bd)
  452. {
  453. int rc;
  454. int len;
  455. int nodeoffset;
  456. struct fdt_property *prop;
  457. u32 *reg;
  458. char path[32];
  459. /* First do common fdt setup */
  460. __ft_board_setup(blob, bd);
  461. /* And now configure NOR chip select to 3 instead of 0 */
  462. strcpy(path, "/plb/opb/ebc/nor_flash@0,0");
  463. nodeoffset = fdt_path_offset(blob, path);
  464. prop = fdt_get_property_w(blob, nodeoffset, "reg", &len);
  465. if (prop == NULL) {
  466. printf("Unable to update NOR chip select for NAND booting\n");
  467. return;
  468. }
  469. reg = (u32 *)&prop->data[0];
  470. reg[0] = 3;
  471. rc = fdt_find_and_setprop(blob, path, "reg", reg, 3 * sizeof(u32), 1);
  472. if (rc) {
  473. printf("Unable to update property NOR mappings, err=%s\n",
  474. fdt_strerror(rc));
  475. return;
  476. }
  477. /* And now configure NAND chip select to 0 instead of 3 */
  478. strcpy(path, "/plb/opb/ebc/ndfc@3,0");
  479. nodeoffset = fdt_path_offset(blob, path);
  480. prop = fdt_get_property_w(blob, nodeoffset, "reg", &len);
  481. if (prop == NULL) {
  482. printf("Unable to update NDFC chip select for NAND booting\n");
  483. return;
  484. }
  485. reg = (u32 *)&prop->data[0];
  486. reg[0] = 0;
  487. rc = fdt_find_and_setprop(blob, path, "reg", reg, 3 * sizeof(u32), 1);
  488. if (rc) {
  489. printf("Unable to update property NDFC mappings, err=%s\n",
  490. fdt_strerror(rc));
  491. return;
  492. }
  493. }
  494. #endif /* CONFIG_NAND_U_BOOT */