sdram.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * (C) Copyright 2006
  3. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  4. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  5. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  6. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  7. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  8. *
  9. * (C) Copyright 2006-2007
  10. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /* define DEBUG for debug output */
  28. #undef DEBUG
  29. #include <common.h>
  30. #include <asm/processor.h>
  31. #include <asm/io.h>
  32. #include <ppc440.h>
  33. /*-----------------------------------------------------------------------------+
  34. * Prototypes
  35. *-----------------------------------------------------------------------------*/
  36. extern int denali_wait_for_dlllock(void);
  37. extern void denali_core_search_data_eye(void);
  38. #if defined(CONFIG_NAND_SPL)
  39. /* Using cpu/ppc4xx/speed.c to calculate the bus frequency is too big
  40. * for the 4k NAND boot image so define bus_frequency to 133MHz here
  41. * which is save for the refresh counter setup.
  42. */
  43. #define get_bus_freq(val) 133333333
  44. #endif
  45. /*************************************************************************
  46. *
  47. * initdram -- 440EPx's DDR controller is a DENALI Core
  48. *
  49. ************************************************************************/
  50. phys_size_t initdram (int board_type)
  51. {
  52. #if !(defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_SYS_RAMBOOT)) || \
  53. defined(CONFIG_NAND_SPL)
  54. ulong speed = get_bus_freq(0);
  55. mtsdram(DDR0_02, 0x00000000);
  56. mtsdram(DDR0_00, 0x0000190A);
  57. mtsdram(DDR0_01, 0x01000000);
  58. mtsdram(DDR0_03, 0x02030602);
  59. mtsdram(DDR0_04, 0x0A020200);
  60. mtsdram(DDR0_05, 0x02020308);
  61. mtsdram(DDR0_06, 0x0102C812);
  62. mtsdram(DDR0_07, 0x000D0100);
  63. mtsdram(DDR0_08, 0x02430001);
  64. mtsdram(DDR0_09, 0x00011D5F);
  65. mtsdram(DDR0_10, 0x00000100);
  66. mtsdram(DDR0_11, 0x0027C800);
  67. mtsdram(DDR0_12, 0x00000003);
  68. mtsdram(DDR0_14, 0x00000000);
  69. mtsdram(DDR0_17, 0x19000000);
  70. mtsdram(DDR0_18, 0x19191919);
  71. mtsdram(DDR0_19, 0x19191919);
  72. mtsdram(DDR0_20, 0x0B0B0B0B);
  73. mtsdram(DDR0_21, 0x0B0B0B0B);
  74. mtsdram(DDR0_22, 0x00267F0B);
  75. mtsdram(DDR0_23, 0x00000000);
  76. mtsdram(DDR0_24, 0x01010002);
  77. if (speed > 133333334)
  78. mtsdram(DDR0_26, 0x5B26050C);
  79. else
  80. mtsdram(DDR0_26, 0x5B260408);
  81. mtsdram(DDR0_27, 0x0000682B);
  82. mtsdram(DDR0_28, 0x00000000);
  83. mtsdram(DDR0_31, 0x00000000);
  84. mtsdram(DDR0_42, 0x01000006);
  85. mtsdram(DDR0_43, 0x030A0200);
  86. mtsdram(DDR0_44, 0x00000003);
  87. mtsdram(DDR0_02, 0x00000001);
  88. denali_wait_for_dlllock();
  89. #endif /* #ifndef CONFIG_NAND_U_BOOT */
  90. #ifdef CONFIG_DDR_DATA_EYE
  91. /* -----------------------------------------------------------+
  92. * Perform data eye search if requested.
  93. * ----------------------------------------------------------*/
  94. denali_core_search_data_eye();
  95. #endif
  96. /*
  97. * Clear possible errors resulting from data-eye-search.
  98. * If not done, then we could get an interrupt later on when
  99. * exceptions are enabled.
  100. */
  101. set_mcsr(get_mcsr());
  102. return (CONFIG_SYS_MBYTES_SDRAM << 20);
  103. }