dp405.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <command.h>
  26. #include <malloc.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. /* fpga configuration data - not compressed, generated by bin2c */
  29. const unsigned char fpgadata[] =
  30. {
  31. #include "fpgadata.c"
  32. };
  33. int filesize = sizeof(fpgadata);
  34. int board_early_init_f (void)
  35. {
  36. /*
  37. * IRQ 0-15 405GP internally generated; active high; level sensitive
  38. * IRQ 16 405GP internally generated; active low; level sensitive
  39. * IRQ 17-24 RESERVED
  40. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  41. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  42. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  43. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  44. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  45. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  46. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  47. */
  48. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  49. mtdcr(uicer, 0x00000000); /* disable all ints */
  50. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  51. mtdcr(uicpr, 0xFFFFFF80); /* set int polarities */
  52. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  53. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  54. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  55. /*
  56. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  57. */
  58. mtebc (epcr, 0xa8400000); /* ebc always driven */
  59. /*
  60. * Reset CPLD via GPIO13 (CS4) pin
  61. */
  62. out32(GPIO0_OR, in32(GPIO0_OR) & ~(0x80000000 >> 13));
  63. udelay(1000); /* wait 1ms */
  64. out32(GPIO0_OR, in32(GPIO0_OR) | (0x80000000 >> 13));
  65. udelay(1000); /* wait 1ms */
  66. return 0;
  67. }
  68. /* ------------------------------------------------------------------------- */
  69. int misc_init_f (void)
  70. {
  71. return 0; /* dummy implementation */
  72. }
  73. int misc_init_r (void)
  74. {
  75. /* adjust flash start and offset */
  76. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  77. gd->bd->bi_flashoffset = 0;
  78. return (0);
  79. }
  80. /*
  81. * Check Board Identity:
  82. */
  83. int checkboard (void)
  84. {
  85. char str[64];
  86. int i = getenv_r ("serial#", str, sizeof(str));
  87. unsigned char trans[16] = {0x0,0x8,0x4,0xc,0x2,0xa,0x6,0xe,
  88. 0x1,0x9,0x5,0xd,0x3,0xb,0x7,0xf};
  89. unsigned char id1, id2;
  90. puts ("Board: ");
  91. if (i == -1) {
  92. puts ("### No HW ID - assuming DP405");
  93. } else {
  94. puts(str);
  95. }
  96. id1 = trans[(~(in32(GPIO0_IR) >> 5)) & 0x0000000f];
  97. id2 = trans[(~(in32(GPIO0_IR) >> 9)) & 0x0000000f];
  98. printf(" (ID=0x%1X%1X, PLD=0x%02X)\n", id2, id1, in8(0xf0001000));
  99. return 0;
  100. }
  101. /* ------------------------------------------------------------------------- */
  102. long int initdram (int board_type)
  103. {
  104. unsigned long val;
  105. mtdcr(memcfga, mem_mb0cf);
  106. val = mfdcr(memcfgd);
  107. #if 0
  108. printf("\nmb0cf=%x\n", val); /* test-only */
  109. printf("strap=%x\n", mfdcr(strap)); /* test-only */
  110. #endif
  111. return (4*1024*1024 << ((val & 0x000e0000) >> 17));
  112. }
  113. /* ------------------------------------------------------------------------- */
  114. int testdram (void)
  115. {
  116. /* TODO: XXX XXX XXX */
  117. printf ("test: 16 MB - ok\n");
  118. return (0);
  119. }