yosemite.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <ppc4xx.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  27. int board_early_init_f(void)
  28. {
  29. register uint reg;
  30. /*--------------------------------------------------------------------
  31. * Setup the external bus controller/chip selects
  32. *-------------------------------------------------------------------*/
  33. mtdcr(ebccfga, xbcfg);
  34. reg = mfdcr(ebccfgd);
  35. mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
  36. mtebc(pb0ap, 0x03017300); /* FLASH/SRAM */
  37. mtebc(pb0cr, 0xfc0da000); /* BAS=0xfc0 64MB r/w 16-bit */
  38. mtebc(pb1ap, 0x00000000);
  39. mtebc(pb1cr, 0x00000000);
  40. mtebc(pb2ap, 0x04814500);
  41. /*CPLD*/ mtebc(pb2cr, 0x80018000); /*BAS=0x800 1MB r/w 8-bit */
  42. mtebc(pb3ap, 0x00000000);
  43. mtebc(pb3cr, 0x00000000);
  44. mtebc(pb4ap, 0x00000000);
  45. mtebc(pb4cr, 0x00000000);
  46. mtebc(pb5ap, 0x00000000);
  47. mtebc(pb5cr, 0x00000000);
  48. /*--------------------------------------------------------------------
  49. * Setup the GPIO pins
  50. *-------------------------------------------------------------------*/
  51. /*CPLD cs */
  52. /*setup Address lines for flash size 64Meg. */
  53. out32(GPIO0_OSRL, in32(GPIO0_OSRL) | 0x50010000);
  54. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x50010000);
  55. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x50000000);
  56. /*setup emac */
  57. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xC080);
  58. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40);
  59. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x55);
  60. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0x50004000);
  61. out32(GPIO0_ISR1H, in32(GPIO0_ISR1H) | 0x00440000);
  62. /*UART1 */
  63. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0x02000000);
  64. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x00080000);
  65. out32(GPIO1_ISR2L, in32(GPIO1_ISR2L) | 0x00010000);
  66. /* external interrupts IRQ0...3 */
  67. out32(GPIO1_TCR, in32(GPIO1_TCR) & ~0x0f000000);
  68. out32(GPIO1_TSRL, in32(GPIO1_TSRL) & ~0x00005500);
  69. out32(GPIO1_ISR1L, in32(GPIO1_ISR1L) | 0x00005500);
  70. /*setup USB 2.0 */
  71. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0xc0000000);
  72. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x50000000);
  73. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xf);
  74. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0xaa);
  75. out32(GPIO0_ISR2H, in32(GPIO0_ISR2H) | 0x00000500);
  76. /*--------------------------------------------------------------------
  77. * Setup the interrupt controller polarities, triggers, etc.
  78. *-------------------------------------------------------------------*/
  79. mtdcr(uic0sr, 0xffffffff); /* clear all */
  80. mtdcr(uic0er, 0x00000000); /* disable all */
  81. mtdcr(uic0cr, 0x00000009); /* ATI & UIC1 crit are critical */
  82. mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
  83. mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
  84. mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  85. mtdcr(uic0sr, 0xffffffff); /* clear all */
  86. mtdcr(uic1sr, 0xffffffff); /* clear all */
  87. mtdcr(uic1er, 0x00000000); /* disable all */
  88. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  89. mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
  90. mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
  91. mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  92. mtdcr(uic1sr, 0xffffffff); /* clear all */
  93. /*--------------------------------------------------------------------
  94. * Setup other serial configuration
  95. *-------------------------------------------------------------------*/
  96. mfsdr(sdr_pci0, reg);
  97. mtsdr(sdr_pci0, 0x80000000 | reg); /* PCI arbiter enabled */
  98. mtsdr(sdr_pfc0, 0x00003e00); /* Pin function */
  99. mtsdr(sdr_pfc1, 0x00048000); /* Pin function: UART0 has 4 pins */
  100. /*clear tmrclk divisor */
  101. *(unsigned char *)(CFG_BCSR_BASE | 0x04) = 0x00;
  102. /*enable ethernet */
  103. *(unsigned char *)(CFG_BCSR_BASE | 0x08) = 0xf0;
  104. /*enable usb 1.1 fs device and remove usb 2.0 reset */
  105. *(unsigned char *)(CFG_BCSR_BASE | 0x09) = 0x00;
  106. /*get rid of flash write protect */
  107. *(unsigned char *)(CFG_BCSR_BASE | 0x07) = 0x00;
  108. return 0;
  109. }
  110. int misc_init_r (void)
  111. {
  112. uint pbcr;
  113. int size_val = 0;
  114. /* Re-do sizing to get full correct info */
  115. mtdcr(ebccfga, pb0cr);
  116. pbcr = mfdcr(ebccfgd);
  117. switch (gd->bd->bi_flashsize) {
  118. case 1 << 20:
  119. size_val = 0;
  120. break;
  121. case 2 << 20:
  122. size_val = 1;
  123. break;
  124. case 4 << 20:
  125. size_val = 2;
  126. break;
  127. case 8 << 20:
  128. size_val = 3;
  129. break;
  130. case 16 << 20:
  131. size_val = 4;
  132. break;
  133. case 32 << 20:
  134. size_val = 5;
  135. break;
  136. case 64 << 20:
  137. size_val = 6;
  138. break;
  139. case 128 << 20:
  140. size_val = 7;
  141. break;
  142. }
  143. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  144. mtdcr(ebccfga, pb0cr);
  145. mtdcr(ebccfgd, pbcr);
  146. /* adjust flash start and offset */
  147. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  148. gd->bd->bi_flashoffset = 0;
  149. /* Monitor protection ON by default */
  150. (void)flash_protect(FLAG_PROTECT_SET,
  151. -CFG_MONITOR_LEN,
  152. 0xffffffff,
  153. &flash_info[0]);
  154. return 0;
  155. }
  156. int checkboard(void)
  157. {
  158. char *s = getenv("serial#");
  159. printf("Board: Yosemite - AMCC PPC440EP Evaluation Board");
  160. if (s != NULL) {
  161. puts(", serial# ");
  162. puts(s);
  163. }
  164. putc('\n');
  165. return (0);
  166. }
  167. /*************************************************************************
  168. * sdram_init -- doesn't use serial presence detect.
  169. *
  170. * Assumes: 256 MB, ECC, non-registered
  171. * PLB @ 133 MHz
  172. *
  173. ************************************************************************/
  174. #define NUM_TRIES 64
  175. #define NUM_READS 10
  176. void sdram_tr1_set(int ram_address, int* tr1_value)
  177. {
  178. int i;
  179. int j, k;
  180. volatile unsigned int* ram_pointer = (unsigned int*)ram_address;
  181. int first_good = -1, last_bad = 0x1ff;
  182. unsigned long test[NUM_TRIES] = {
  183. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  184. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  185. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  186. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  187. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  188. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  189. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  190. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  191. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  192. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  193. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  194. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  195. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  196. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  197. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  198. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55 };
  199. /* go through all possible SDRAM0_TR1[RDCT] values */
  200. for (i=0; i<=0x1ff; i++) {
  201. /* set the current value for TR1 */
  202. mtsdram(mem_tr1, (0x80800800 | i));
  203. /* write values */
  204. for (j=0; j<NUM_TRIES; j++) {
  205. ram_pointer[j] = test[j];
  206. /* clear any cache at ram location */
  207. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  208. }
  209. /* read values back */
  210. for (j=0; j<NUM_TRIES; j++) {
  211. for (k=0; k<NUM_READS; k++) {
  212. /* clear any cache at ram location */
  213. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  214. if (ram_pointer[j] != test[j])
  215. break;
  216. }
  217. /* read error */
  218. if (k != NUM_READS) {
  219. break;
  220. }
  221. }
  222. /* we have a SDRAM0_TR1[RDCT] that is part of the window */
  223. if (j == NUM_TRIES) {
  224. if (first_good == -1)
  225. first_good = i; /* found beginning of window */
  226. } else { /* bad read */
  227. /* if we have not had a good read then don't care */
  228. if(first_good != -1) {
  229. /* first failure after a good read */
  230. last_bad = i-1;
  231. break;
  232. }
  233. }
  234. }
  235. /* return the current value for TR1 */
  236. *tr1_value = (first_good + last_bad) / 2;
  237. }
  238. void sdram_init(void)
  239. {
  240. register uint reg;
  241. int tr1_bank1, tr1_bank2;
  242. /*--------------------------------------------------------------------
  243. * Setup some default
  244. *------------------------------------------------------------------*/
  245. mtsdram(mem_uabba, 0x00000000); /* ubba=0 (default) */
  246. mtsdram(mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  247. mtsdram(mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  248. mtsdram(mem_clktr, 0x40000000); /* ?? */
  249. mtsdram(mem_wddctr, 0x40000000); /* ?? */
  250. /*clear this first, if the DDR is enabled by a debugger
  251. then you can not make changes. */
  252. mtsdram(mem_cfg0, 0x00000000); /* Disable EEC */
  253. /*--------------------------------------------------------------------
  254. * Setup for board-specific specific mem
  255. *------------------------------------------------------------------*/
  256. /*
  257. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  258. */
  259. mtsdram(mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  260. mtsdram(mem_b1cr, 0x080a4001); /* SDBA=0x080 128MB, Mode 3, enabled */
  261. mtsdram(mem_tr0, 0x410a4012); /* ?? */
  262. mtsdram(mem_rtr, 0x04080000); /* ?? */
  263. mtsdram(mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  264. mtsdram(mem_cfg0, 0x34000000); /* Disable EEC */
  265. udelay(400); /* Delay 200 usecs (min) */
  266. /*--------------------------------------------------------------------
  267. * Enable the controller, then wait for DCEN to complete
  268. *------------------------------------------------------------------*/
  269. mtsdram(mem_cfg0, 0x84000000); /* Enable */
  270. for (;;) {
  271. mfsdram(mem_mcsts, reg);
  272. if (reg & 0x80000000)
  273. break;
  274. }
  275. sdram_tr1_set(0x00000000, &tr1_bank1);
  276. sdram_tr1_set(0x08000000, &tr1_bank2);
  277. mtsdram(mem_tr1, (((tr1_bank1+tr1_bank2)/2) | 0x80800800) );
  278. }
  279. /*************************************************************************
  280. * long int initdram
  281. *
  282. ************************************************************************/
  283. long int initdram(int board)
  284. {
  285. sdram_init();
  286. return CFG_SDRAM_BANKS * (CFG_KBYTES_SDRAM * 1024); /* return bytes */
  287. }
  288. #if defined(CFG_DRAM_TEST)
  289. int testdram(void)
  290. {
  291. unsigned long *mem = (unsigned long *)0;
  292. const unsigned long kend = (1024 / sizeof(unsigned long));
  293. unsigned long k, n;
  294. mtmsr(0);
  295. for (k = 0; k < CFG_KBYTES_SDRAM;
  296. ++k, mem += (1024 / sizeof(unsigned long))) {
  297. if ((k & 1023) == 0) {
  298. printf("%3d MB\r", k / 1024);
  299. }
  300. memset(mem, 0xaaaaaaaa, 1024);
  301. for (n = 0; n < kend; ++n) {
  302. if (mem[n] != 0xaaaaaaaa) {
  303. printf("SDRAM test fails at: %08x\n",
  304. (uint) & mem[n]);
  305. return 1;
  306. }
  307. }
  308. memset(mem, 0x55555555, 1024);
  309. for (n = 0; n < kend; ++n) {
  310. if (mem[n] != 0x55555555) {
  311. printf("SDRAM test fails at: %08x\n",
  312. (uint) & mem[n]);
  313. return 1;
  314. }
  315. }
  316. }
  317. printf("SDRAM test passes\n");
  318. return 0;
  319. }
  320. #endif
  321. /*************************************************************************
  322. * pci_pre_init
  323. *
  324. * This routine is called just prior to registering the hose and gives
  325. * the board the opportunity to check things. Returning a value of zero
  326. * indicates that things are bad & PCI initialization should be aborted.
  327. *
  328. * Different boards may wish to customize the pci controller structure
  329. * (add regions, override default access routines, etc) or perform
  330. * certain pre-initialization actions.
  331. *
  332. ************************************************************************/
  333. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  334. int pci_pre_init(struct pci_controller *hose)
  335. {
  336. unsigned long addr;
  337. /*-------------------------------------------------------------------------+
  338. | Set priority for all PLB3 devices to 0.
  339. | Set PLB3 arbiter to fair mode.
  340. +-------------------------------------------------------------------------*/
  341. mfsdr(sdr_amp1, addr);
  342. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  343. addr = mfdcr(plb3_acr);
  344. mtdcr(plb3_acr, addr | 0x80000000);
  345. /*-------------------------------------------------------------------------+
  346. | Set priority for all PLB4 devices to 0.
  347. +-------------------------------------------------------------------------*/
  348. mfsdr(sdr_amp0, addr);
  349. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  350. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  351. mtdcr(plb4_acr, addr);
  352. /*-------------------------------------------------------------------------+
  353. | Set Nebula PLB4 arbiter to fair mode.
  354. +-------------------------------------------------------------------------*/
  355. /* Segment0 */
  356. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  357. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  358. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  359. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  360. mtdcr(plb0_acr, addr);
  361. /* Segment1 */
  362. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  363. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  364. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  365. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  366. mtdcr(plb1_acr, addr);
  367. return 1;
  368. }
  369. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  370. /*************************************************************************
  371. * pci_target_init
  372. *
  373. * The bootstrap configuration provides default settings for the pci
  374. * inbound map (PIM). But the bootstrap config choices are limited and
  375. * may not be sufficient for a given board.
  376. *
  377. ************************************************************************/
  378. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  379. void pci_target_init(struct pci_controller *hose)
  380. {
  381. /*--------------------------------------------------------------------------+
  382. * Set up Direct MMIO registers
  383. *--------------------------------------------------------------------------*/
  384. /*--------------------------------------------------------------------------+
  385. | PowerPC440 EP PCI Master configuration.
  386. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  387. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  388. | Use byte reversed out routines to handle endianess.
  389. | Make this region non-prefetchable.
  390. +--------------------------------------------------------------------------*/
  391. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  392. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  393. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  394. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  395. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  396. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  397. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  398. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  399. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  400. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  401. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  402. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  403. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  404. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  405. /*--------------------------------------------------------------------------+
  406. * Set up Configuration registers
  407. *--------------------------------------------------------------------------*/
  408. /* Program the board's subsystem id/vendor id */
  409. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  410. CFG_PCI_SUBSYS_VENDORID);
  411. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  412. /* Configure command register as bus master */
  413. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  414. /* 240nS PCI clock */
  415. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  416. /* No error reporting */
  417. pci_write_config_word(0, PCI_ERREN, 0);
  418. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  419. }
  420. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  421. /*************************************************************************
  422. * pci_master_init
  423. *
  424. ************************************************************************/
  425. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  426. void pci_master_init(struct pci_controller *hose)
  427. {
  428. unsigned short temp_short;
  429. /*--------------------------------------------------------------------------+
  430. | Write the PowerPC440 EP PCI Configuration regs.
  431. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  432. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  433. +--------------------------------------------------------------------------*/
  434. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  435. pci_write_config_word(0, PCI_COMMAND,
  436. temp_short | PCI_COMMAND_MASTER |
  437. PCI_COMMAND_MEMORY);
  438. }
  439. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  440. /*************************************************************************
  441. * is_pci_host
  442. *
  443. * This routine is called to determine if a pci scan should be
  444. * performed. With various hardware environments (especially cPCI and
  445. * PPMC) it's insufficient to depend on the state of the arbiter enable
  446. * bit in the strap register, or generic host/adapter assumptions.
  447. *
  448. * Rather than hard-code a bad assumption in the general 440 code, the
  449. * 440 pci code requires the board to decide at runtime.
  450. *
  451. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  452. *
  453. *
  454. ************************************************************************/
  455. #if defined(CONFIG_PCI)
  456. int is_pci_host(struct pci_controller *hose)
  457. {
  458. /* Bamboo is always configured as host. */
  459. return (1);
  460. }
  461. #endif /* defined(CONFIG_PCI) */
  462. /*************************************************************************
  463. * hw_watchdog_reset
  464. *
  465. * This routine is called to reset (keep alive) the watchdog timer
  466. *
  467. ************************************************************************/
  468. #if defined(CONFIG_HW_WATCHDOG)
  469. void hw_watchdog_reset(void)
  470. {
  471. }
  472. #endif