yellowstone.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. *
  3. * See file CREDITS for list of people who contributed to this
  4. * project.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include <common.h>
  22. #include <ppc4xx.h>
  23. #include <asm/processor.h>
  24. #include <spd_sdram.h>
  25. DECLARE_GLOBAL_DATA_PTR;
  26. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  27. int board_early_init_f(void)
  28. {
  29. register uint reg;
  30. /*--------------------------------------------------------------------
  31. * Setup the external bus controller/chip selects
  32. *-------------------------------------------------------------------*/
  33. mtdcr(ebccfga, xbcfg);
  34. reg = mfdcr(ebccfgd);
  35. mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
  36. mtebc(pb0ap, 0x03017300); /* FLASH/SRAM */
  37. mtebc(pb0cr, 0xfc0da000); /* BAS=0xfc0 64MB r/w 16-bit */
  38. mtebc(pb1ap, 0x00000000);
  39. mtebc(pb1cr, 0x00000000);
  40. mtebc(pb2ap, 0x04814500);
  41. /*CPLD*/ mtebc(pb2cr, 0x80018000); /*BAS=0x800 1MB r/w 8-bit */
  42. mtebc(pb3ap, 0x00000000);
  43. mtebc(pb3cr, 0x00000000);
  44. mtebc(pb4ap, 0x00000000);
  45. mtebc(pb4cr, 0x00000000);
  46. mtebc(pb5ap, 0x00000000);
  47. mtebc(pb5cr, 0x00000000);
  48. /*--------------------------------------------------------------------
  49. * Setup the GPIO pins
  50. *-------------------------------------------------------------------*/
  51. /*CPLD cs */
  52. /*setup Address lines for flash size 64Meg. */
  53. out32(GPIO0_OSRL, in32(GPIO0_OSRL) | 0x50010000);
  54. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x50010000);
  55. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x50000000);
  56. /*setup emac */
  57. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xC080);
  58. out32(GPIO0_TSRL, in32(GPIO0_TSRL) | 0x40);
  59. out32(GPIO0_ISR1L, in32(GPIO0_ISR1L) | 0x55);
  60. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0x50004000);
  61. out32(GPIO0_ISR1H, in32(GPIO0_ISR1H) | 0x00440000);
  62. /*UART1 */
  63. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0x02000000);
  64. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x00080000);
  65. out32(GPIO1_ISR2L, in32(GPIO1_ISR2L) | 0x00010000);
  66. /* external interrupts IRQ0...3 */
  67. out32(GPIO1_TCR, in32(GPIO1_TCR) & ~0x0f000000);
  68. out32(GPIO1_TSRL, in32(GPIO1_TSRL) & ~0x00005500);
  69. out32(GPIO1_ISR1L, in32(GPIO1_ISR1L) | 0x00005500);
  70. #if 0 /* test-only */
  71. /*setup USB 2.0 */
  72. out32(GPIO1_TCR, in32(GPIO1_TCR) | 0xc0000000);
  73. out32(GPIO1_OSRL, in32(GPIO1_OSRL) | 0x50000000);
  74. out32(GPIO0_TCR, in32(GPIO0_TCR) | 0xf);
  75. out32(GPIO0_OSRH, in32(GPIO0_OSRH) | 0xaa);
  76. out32(GPIO0_ISR2H, in32(GPIO0_ISR2H) | 0x00000500);
  77. #endif
  78. /*--------------------------------------------------------------------
  79. * Setup the interrupt controller polarities, triggers, etc.
  80. *-------------------------------------------------------------------*/
  81. mtdcr(uic0sr, 0xffffffff); /* clear all */
  82. mtdcr(uic0er, 0x00000000); /* disable all */
  83. mtdcr(uic0cr, 0x00000009); /* ATI & UIC1 crit are critical */
  84. mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
  85. mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
  86. mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  87. mtdcr(uic0sr, 0xffffffff); /* clear all */
  88. mtdcr(uic1sr, 0xffffffff); /* clear all */
  89. mtdcr(uic1er, 0x00000000); /* disable all */
  90. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  91. mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
  92. mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
  93. mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  94. mtdcr(uic1sr, 0xffffffff); /* clear all */
  95. /*--------------------------------------------------------------------
  96. * Setup other serial configuration
  97. *-------------------------------------------------------------------*/
  98. mfsdr(sdr_pci0, reg);
  99. mtsdr(sdr_pci0, 0x80000000 | reg); /* PCI arbiter enabled */
  100. mtsdr(sdr_pfc0, 0x00003e00); /* Pin function */
  101. mtsdr(sdr_pfc1, 0x00048000); /* Pin function: UART0 has 4 pins */
  102. /*clear tmrclk divisor */
  103. *(unsigned char *)(CFG_BCSR_BASE | 0x04) = 0x00;
  104. /*enable ethernet */
  105. *(unsigned char *)(CFG_BCSR_BASE | 0x08) = 0xf0;
  106. #if 0 /* test-only */
  107. /*enable usb 1.1 fs device and remove usb 2.0 reset */
  108. *(unsigned char *)(CFG_BCSR_BASE | 0x09) = 0x00;
  109. #endif
  110. /*get rid of flash write protect */
  111. *(unsigned char *)(CFG_BCSR_BASE | 0x07) = 0x00;
  112. return 0;
  113. }
  114. int misc_init_r (void)
  115. {
  116. uint pbcr;
  117. int size_val = 0;
  118. /* Re-do sizing to get full correct info */
  119. mtdcr(ebccfga, pb0cr);
  120. pbcr = mfdcr(ebccfgd);
  121. switch (gd->bd->bi_flashsize) {
  122. case 1 << 20:
  123. size_val = 0;
  124. break;
  125. case 2 << 20:
  126. size_val = 1;
  127. break;
  128. case 4 << 20:
  129. size_val = 2;
  130. break;
  131. case 8 << 20:
  132. size_val = 3;
  133. break;
  134. case 16 << 20:
  135. size_val = 4;
  136. break;
  137. case 32 << 20:
  138. size_val = 5;
  139. break;
  140. case 64 << 20:
  141. size_val = 6;
  142. break;
  143. case 128 << 20:
  144. size_val = 7;
  145. break;
  146. }
  147. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  148. mtdcr(ebccfga, pb0cr);
  149. mtdcr(ebccfgd, pbcr);
  150. /* adjust flash start and offset */
  151. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  152. gd->bd->bi_flashoffset = 0;
  153. /* Monitor protection ON by default */
  154. (void)flash_protect(FLAG_PROTECT_SET,
  155. -CFG_MONITOR_LEN,
  156. 0xffffffff,
  157. &flash_info[0]);
  158. return 0;
  159. }
  160. int checkboard(void)
  161. {
  162. char *s = getenv("serial#");
  163. printf("Board: Yellowstone - AMCC PPC440GR Evaluation Board");
  164. if (s != NULL) {
  165. puts(", serial# ");
  166. puts(s);
  167. }
  168. putc('\n');
  169. return (0);
  170. }
  171. /*************************************************************************
  172. * sdram_init -- doesn't use serial presence detect.
  173. *
  174. * Assumes: 256 MB, ECC, non-registered
  175. * PLB @ 133 MHz
  176. *
  177. ************************************************************************/
  178. #define NUM_TRIES 64
  179. #define NUM_READS 10
  180. void sdram_tr1_set(int ram_address, int* tr1_value)
  181. {
  182. int i;
  183. int j, k;
  184. volatile unsigned int* ram_pointer = (unsigned int*)ram_address;
  185. int first_good = -1, last_bad = 0x1ff;
  186. unsigned long test[NUM_TRIES] = {
  187. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  188. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  189. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  190. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  191. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  192. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  193. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  194. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  195. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  196. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  197. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  198. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  199. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  200. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  201. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  202. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55 };
  203. /* go through all possible SDRAM0_TR1[RDCT] values */
  204. for (i=0; i<=0x1ff; i++) {
  205. /* set the current value for TR1 */
  206. mtsdram(mem_tr1, (0x80800800 | i));
  207. /* write values */
  208. for (j=0; j<NUM_TRIES; j++) {
  209. ram_pointer[j] = test[j];
  210. /* clear any cache at ram location */
  211. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  212. }
  213. /* read values back */
  214. for (j=0; j<NUM_TRIES; j++) {
  215. for (k=0; k<NUM_READS; k++) {
  216. /* clear any cache at ram location */
  217. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  218. if (ram_pointer[j] != test[j])
  219. break;
  220. }
  221. /* read error */
  222. if (k != NUM_READS) {
  223. break;
  224. }
  225. }
  226. /* we have a SDRAM0_TR1[RDCT] that is part of the window */
  227. if (j == NUM_TRIES) {
  228. if (first_good == -1)
  229. first_good = i; /* found beginning of window */
  230. } else { /* bad read */
  231. /* if we have not had a good read then don't care */
  232. if(first_good != -1) {
  233. /* first failure after a good read */
  234. last_bad = i-1;
  235. break;
  236. }
  237. }
  238. }
  239. /* return the current value for TR1 */
  240. *tr1_value = (first_good + last_bad) / 2;
  241. }
  242. void sdram_init(void)
  243. {
  244. register uint reg;
  245. int tr1_bank1, tr1_bank2;
  246. /*--------------------------------------------------------------------
  247. * Setup some default
  248. *------------------------------------------------------------------*/
  249. mtsdram(mem_uabba, 0x00000000); /* ubba=0 (default) */
  250. mtsdram(mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  251. mtsdram(mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  252. mtsdram(mem_clktr, 0x40000000); /* ?? */
  253. mtsdram(mem_wddctr, 0x40000000); /* ?? */
  254. /*clear this first, if the DDR is enabled by a debugger
  255. then you can not make changes. */
  256. mtsdram(mem_cfg0, 0x00000000); /* Disable EEC */
  257. /*--------------------------------------------------------------------
  258. * Setup for board-specific specific mem
  259. *------------------------------------------------------------------*/
  260. /*
  261. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  262. */
  263. mtsdram(mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  264. mtsdram(mem_b1cr, 0x080a4001); /* SDBA=0x080 128MB, Mode 3, enabled */
  265. mtsdram(mem_tr0, 0x410a4012); /* ?? */
  266. mtsdram(mem_rtr, 0x04080000); /* ?? */
  267. mtsdram(mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  268. mtsdram(mem_cfg0, 0x34000000); /* Disable EEC */
  269. udelay(400); /* Delay 200 usecs (min) */
  270. /*--------------------------------------------------------------------
  271. * Enable the controller, then wait for DCEN to complete
  272. *------------------------------------------------------------------*/
  273. mtsdram(mem_cfg0, 0x84000000); /* Enable */
  274. for (;;) {
  275. mfsdram(mem_mcsts, reg);
  276. if (reg & 0x80000000)
  277. break;
  278. }
  279. sdram_tr1_set(0x00000000, &tr1_bank1);
  280. sdram_tr1_set(0x08000000, &tr1_bank2);
  281. mtsdram(mem_tr1, (((tr1_bank1+tr1_bank2)/2) | 0x80800800) );
  282. }
  283. /*************************************************************************
  284. * long int initdram
  285. *
  286. ************************************************************************/
  287. long int initdram(int board)
  288. {
  289. sdram_init();
  290. return CFG_SDRAM_BANKS * (CFG_KBYTES_SDRAM * 1024); /* return bytes */
  291. }
  292. #if defined(CFG_DRAM_TEST)
  293. int testdram(void)
  294. {
  295. unsigned long *mem = (unsigned long *)0;
  296. const unsigned long kend = (1024 / sizeof(unsigned long));
  297. unsigned long k, n;
  298. mtmsr(0);
  299. for (k = 0; k < CFG_KBYTES_SDRAM;
  300. ++k, mem += (1024 / sizeof(unsigned long))) {
  301. if ((k & 1023) == 0) {
  302. printf("%3d MB\r", k / 1024);
  303. }
  304. memset(mem, 0xaaaaaaaa, 1024);
  305. for (n = 0; n < kend; ++n) {
  306. if (mem[n] != 0xaaaaaaaa) {
  307. printf("SDRAM test fails at: %08x\n",
  308. (uint) & mem[n]);
  309. return 1;
  310. }
  311. }
  312. memset(mem, 0x55555555, 1024);
  313. for (n = 0; n < kend; ++n) {
  314. if (mem[n] != 0x55555555) {
  315. printf("SDRAM test fails at: %08x\n",
  316. (uint) & mem[n]);
  317. return 1;
  318. }
  319. }
  320. }
  321. printf("SDRAM test passes\n");
  322. return 0;
  323. }
  324. #endif
  325. /*************************************************************************
  326. * pci_pre_init
  327. *
  328. * This routine is called just prior to registering the hose and gives
  329. * the board the opportunity to check things. Returning a value of zero
  330. * indicates that things are bad & PCI initialization should be aborted.
  331. *
  332. * Different boards may wish to customize the pci controller structure
  333. * (add regions, override default access routines, etc) or perform
  334. * certain pre-initialization actions.
  335. *
  336. ************************************************************************/
  337. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  338. int pci_pre_init(struct pci_controller *hose)
  339. {
  340. unsigned long addr;
  341. /*-------------------------------------------------------------------------+
  342. | Set priority for all PLB3 devices to 0.
  343. | Set PLB3 arbiter to fair mode.
  344. +-------------------------------------------------------------------------*/
  345. mfsdr(sdr_amp1, addr);
  346. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  347. addr = mfdcr(plb3_acr);
  348. mtdcr(plb3_acr, addr | 0x80000000);
  349. /*-------------------------------------------------------------------------+
  350. | Set priority for all PLB4 devices to 0.
  351. +-------------------------------------------------------------------------*/
  352. mfsdr(sdr_amp0, addr);
  353. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  354. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  355. mtdcr(plb4_acr, addr);
  356. /*-------------------------------------------------------------------------+
  357. | Set Nebula PLB4 arbiter to fair mode.
  358. +-------------------------------------------------------------------------*/
  359. /* Segment0 */
  360. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  361. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  362. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  363. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  364. mtdcr(plb0_acr, addr);
  365. /* Segment1 */
  366. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  367. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  368. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  369. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  370. mtdcr(plb1_acr, addr);
  371. return 1;
  372. }
  373. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  374. /*************************************************************************
  375. * pci_target_init
  376. *
  377. * The bootstrap configuration provides default settings for the pci
  378. * inbound map (PIM). But the bootstrap config choices are limited and
  379. * may not be sufficient for a given board.
  380. *
  381. ************************************************************************/
  382. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  383. void pci_target_init(struct pci_controller *hose)
  384. {
  385. /*--------------------------------------------------------------------------+
  386. * Set up Direct MMIO registers
  387. *--------------------------------------------------------------------------*/
  388. /*--------------------------------------------------------------------------+
  389. | PowerPC440 EP PCI Master configuration.
  390. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  391. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  392. | Use byte reversed out routines to handle endianess.
  393. | Make this region non-prefetchable.
  394. +--------------------------------------------------------------------------*/
  395. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  396. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  397. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  398. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  399. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  400. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  401. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  402. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  403. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  404. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  405. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  406. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  407. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  408. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  409. /*--------------------------------------------------------------------------+
  410. * Set up Configuration registers
  411. *--------------------------------------------------------------------------*/
  412. /* Program the board's subsystem id/vendor id */
  413. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  414. CFG_PCI_SUBSYS_VENDORID);
  415. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  416. /* Configure command register as bus master */
  417. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  418. /* 240nS PCI clock */
  419. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  420. /* No error reporting */
  421. pci_write_config_word(0, PCI_ERREN, 0);
  422. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  423. }
  424. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  425. /*************************************************************************
  426. * pci_master_init
  427. *
  428. ************************************************************************/
  429. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  430. void pci_master_init(struct pci_controller *hose)
  431. {
  432. unsigned short temp_short;
  433. /*--------------------------------------------------------------------------+
  434. | Write the PowerPC440 EP PCI Configuration regs.
  435. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  436. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  437. +--------------------------------------------------------------------------*/
  438. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  439. pci_write_config_word(0, PCI_COMMAND,
  440. temp_short | PCI_COMMAND_MASTER |
  441. PCI_COMMAND_MEMORY);
  442. }
  443. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  444. /*************************************************************************
  445. * is_pci_host
  446. *
  447. * This routine is called to determine if a pci scan should be
  448. * performed. With various hardware environments (especially cPCI and
  449. * PPMC) it's insufficient to depend on the state of the arbiter enable
  450. * bit in the strap register, or generic host/adapter assumptions.
  451. *
  452. * Rather than hard-code a bad assumption in the general 440 code, the
  453. * 440 pci code requires the board to decide at runtime.
  454. *
  455. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  456. *
  457. *
  458. ************************************************************************/
  459. #if defined(CONFIG_PCI)
  460. int is_pci_host(struct pci_controller *hose)
  461. {
  462. /* Bamboo is always configured as host. */
  463. return (1);
  464. }
  465. #endif /* defined(CONFIG_PCI) */
  466. /*************************************************************************
  467. * hw_watchdog_reset
  468. *
  469. * This routine is called to reset (keep alive) the watchdog timer
  470. *
  471. ************************************************************************/
  472. #if defined(CONFIG_HW_WATCHDOG)
  473. void hw_watchdog_reset(void)
  474. {
  475. }
  476. #endif