at91sam9263ek.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/sizes.h>
  26. #include <asm/arch/at91sam9263.h>
  27. #include <asm/arch/at91sam9263_matrix.h>
  28. #include <asm/arch/at91sam9_smc.h>
  29. #include <asm/arch/at91_pmc.h>
  30. #include <asm/arch/at91_rstc.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/io.h>
  33. #include <asm/arch/hardware.h>
  34. #include <lcd.h>
  35. #include <atmel_lcdc.h>
  36. #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
  37. #include <net.h>
  38. #endif
  39. #include <netdev.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. /* ------------------------------------------------------------------------- */
  42. /*
  43. * Miscelaneous platform dependent initialisations
  44. */
  45. static void at91sam9263ek_serial_hw_init(void)
  46. {
  47. #ifdef CONFIG_USART0
  48. at91_set_A_periph(AT91_PIN_PA26, 1); /* TXD0 */
  49. at91_set_A_periph(AT91_PIN_PA27, 0); /* RXD0 */
  50. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_US0);
  51. #endif
  52. #ifdef CONFIG_USART1
  53. at91_set_A_periph(AT91_PIN_PD0, 1); /* TXD1 */
  54. at91_set_A_periph(AT91_PIN_PD1, 0); /* RXD1 */
  55. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_US1);
  56. #endif
  57. #ifdef CONFIG_USART2
  58. at91_set_A_periph(AT91_PIN_PD2, 1); /* TXD2 */
  59. at91_set_A_periph(AT91_PIN_PD3, 0); /* RXD2 */
  60. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_US2);
  61. #endif
  62. #ifdef CONFIG_USART3 /* DBGU */
  63. at91_set_A_periph(AT91_PIN_PC30, 0); /* DRXD */
  64. at91_set_A_periph(AT91_PIN_PC31, 1); /* DTXD */
  65. at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);
  66. #endif
  67. }
  68. #ifdef CONFIG_CMD_NAND
  69. static void at91sam9263ek_nand_hw_init(void)
  70. {
  71. unsigned long csa;
  72. /* Enable CS3 */
  73. csa = at91_sys_read(AT91_MATRIX_EBI0CSA);
  74. at91_sys_write(AT91_MATRIX_EBI0CSA,
  75. csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA);
  76. /* Configure SMC CS3 for NAND/SmartMedia */
  77. at91_sys_write(AT91_SMC_SETUP(3),
  78. AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
  79. AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
  80. at91_sys_write(AT91_SMC_PULSE(3),
  81. AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
  82. AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
  83. at91_sys_write(AT91_SMC_CYCLE(3),
  84. AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
  85. at91_sys_write(AT91_SMC_MODE(3),
  86. AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  87. AT91_SMC_EXNWMODE_DISABLE |
  88. #ifdef CONFIG_SYS_NAND_DBW_16
  89. AT91_SMC_DBW_16 |
  90. #else /* CONFIG_SYS_NAND_DBW_8 */
  91. AT91_SMC_DBW_8 |
  92. #endif
  93. AT91_SMC_TDF_(2));
  94. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_PIOA |
  95. 1 << AT91SAM9263_ID_PIOCDE);
  96. /* Configure RDY/BSY */
  97. at91_set_gpio_input(AT91_PIN_PA22, 1);
  98. /* Enable NandFlash */
  99. at91_set_gpio_output(AT91_PIN_PD15, 1);
  100. }
  101. #endif
  102. #ifdef CONFIG_HAS_DATAFLASH
  103. static void at91sam9263ek_spi_hw_init(void)
  104. {
  105. at91_set_B_periph(AT91_PIN_PA5, 0); /* SPI0_NPCS0 */
  106. at91_set_B_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  107. at91_set_B_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  108. at91_set_B_periph(AT91_PIN_PA2, 0); /* SPI0_SPCK */
  109. /* Enable clock */
  110. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_SPI0);
  111. }
  112. #endif
  113. #ifdef CONFIG_MACB
  114. static void at91sam9263ek_macb_hw_init(void)
  115. {
  116. /* Enable clock */
  117. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC);
  118. /*
  119. * Disable pull-up on:
  120. * RXDV (PC25) => PHY normal mode (not Test mode)
  121. * ERX0 (PE25) => PHY ADDR0
  122. * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0
  123. *
  124. * PHY has internal pull-down
  125. */
  126. writel(pin_to_mask(AT91_PIN_PC25),
  127. pin_to_controller(AT91_PIN_PC0) + PIO_PUDR);
  128. writel(pin_to_mask(AT91_PIN_PE25) |
  129. pin_to_mask(AT91_PIN_PE26),
  130. pin_to_controller(AT91_PIN_PE0) + PIO_PUDR);
  131. /* Need to reset PHY -> 500ms reset */
  132. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  133. (AT91_RSTC_ERSTL & (0x0D << 8)) |
  134. AT91_RSTC_URSTEN);
  135. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_EXTRST);
  136. /* Wait for end hardware reset */
  137. while (!(at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_NRSTL));
  138. /* Restore NRST value */
  139. at91_sys_write(AT91_RSTC_MR, AT91_RSTC_KEY |
  140. (AT91_RSTC_ERSTL & (0x0 << 8)) |
  141. AT91_RSTC_URSTEN);
  142. /* Re-enable pull-up */
  143. writel(pin_to_mask(AT91_PIN_PC25),
  144. pin_to_controller(AT91_PIN_PC0) + PIO_PUER);
  145. writel(pin_to_mask(AT91_PIN_PE25) |
  146. pin_to_mask(AT91_PIN_PE26),
  147. pin_to_controller(AT91_PIN_PE0) + PIO_PUER);
  148. at91_set_A_periph(AT91_PIN_PE21, 0); /* ETXCK_EREFCK */
  149. at91_set_B_periph(AT91_PIN_PC25, 0); /* ERXDV */
  150. at91_set_A_periph(AT91_PIN_PE25, 0); /* ERX0 */
  151. at91_set_A_periph(AT91_PIN_PE26, 0); /* ERX1 */
  152. at91_set_A_periph(AT91_PIN_PE27, 0); /* ERXER */
  153. at91_set_A_periph(AT91_PIN_PE28, 0); /* ETXEN */
  154. at91_set_A_periph(AT91_PIN_PE23, 0); /* ETX0 */
  155. at91_set_A_periph(AT91_PIN_PE24, 0); /* ETX1 */
  156. at91_set_A_periph(AT91_PIN_PE30, 0); /* EMDIO */
  157. at91_set_A_periph(AT91_PIN_PE29, 0); /* EMDC */
  158. #ifndef CONFIG_RMII
  159. at91_set_A_periph(AT91_PIN_PE22, 0); /* ECRS */
  160. at91_set_B_periph(AT91_PIN_PC26, 0); /* ECOL */
  161. at91_set_B_periph(AT91_PIN_PC22, 0); /* ERX2 */
  162. at91_set_B_periph(AT91_PIN_PC23, 0); /* ERX3 */
  163. at91_set_B_periph(AT91_PIN_PC27, 0); /* ERXCK */
  164. at91_set_B_periph(AT91_PIN_PC20, 0); /* ETX2 */
  165. at91_set_B_periph(AT91_PIN_PC21, 0); /* ETX3 */
  166. at91_set_B_periph(AT91_PIN_PC24, 0); /* ETXER */
  167. #endif
  168. }
  169. #endif
  170. #ifdef CONFIG_USB_OHCI_NEW
  171. static void at91sam9263ek_uhp_hw_init(void)
  172. {
  173. /* Enable VBus on UHP ports */
  174. at91_set_gpio_output(AT91_PIN_PA21, 0);
  175. at91_set_gpio_output(AT91_PIN_PA24, 0);
  176. }
  177. #endif
  178. #ifdef CONFIG_LCD
  179. vidinfo_t panel_info = {
  180. vl_col: 240,
  181. vl_row: 320,
  182. vl_clk: 4965000,
  183. vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
  184. ATMEL_LCDC_INVFRAME_INVERTED,
  185. vl_bpix: 3,
  186. vl_tft: 1,
  187. vl_hsync_len: 5,
  188. vl_left_margin: 1,
  189. vl_right_margin:33,
  190. vl_vsync_len: 1,
  191. vl_upper_margin:1,
  192. vl_lower_margin:0,
  193. mmio: AT91SAM9263_LCDC_BASE,
  194. };
  195. void lcd_enable(void)
  196. {
  197. at91_set_gpio_value(AT91_PIN_PA30, 1); /* power up */
  198. }
  199. void lcd_disable(void)
  200. {
  201. at91_set_gpio_value(AT91_PIN_PA30, 0); /* power down */
  202. }
  203. static void at91sam9263ek_lcd_hw_init(void)
  204. {
  205. at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */
  206. at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */
  207. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */
  208. at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */
  209. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */
  210. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */
  211. at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */
  212. at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */
  213. at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */
  214. at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */
  215. at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */
  216. at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  217. at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  218. at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */
  219. at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  220. at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  221. at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */
  222. at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */
  223. at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */
  224. at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */
  225. at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */
  226. at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */
  227. at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_LCDC);
  228. gd->fb_base = AT91SAM9263_SRAM0_BASE;
  229. }
  230. #ifdef CONFIG_LCD_INFO
  231. #include <nand.h>
  232. #include <version.h>
  233. void lcd_show_board_info(void)
  234. {
  235. ulong dram_size, nand_size;
  236. int i;
  237. char temp[32];
  238. lcd_printf ("%s\n", U_BOOT_VERSION);
  239. lcd_printf ("(C) 2008 ATMEL Corp\n");
  240. lcd_printf ("at91support@atmel.com\n");
  241. lcd_printf ("%s CPU at %s MHz\n",
  242. AT91_CPU_NAME,
  243. strmhz(temp, AT91_MAIN_CLOCK));
  244. dram_size = 0;
  245. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
  246. dram_size += gd->bd->bi_dram[i].size;
  247. nand_size = 0;
  248. for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
  249. nand_size += nand_info[i].size;
  250. lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
  251. dram_size >> 20,
  252. nand_size >> 20 );
  253. }
  254. #endif /* CONFIG_LCD_INFO */
  255. #endif
  256. int board_init(void)
  257. {
  258. /* Enable Ctrlc */
  259. console_init_f();
  260. /* arch number of AT91SAM9263EK-Board */
  261. gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
  262. /* adress of boot parameters */
  263. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  264. at91sam9263ek_serial_hw_init();
  265. #ifdef CONFIG_CMD_NAND
  266. at91sam9263ek_nand_hw_init();
  267. #endif
  268. #ifdef CONFIG_HAS_DATAFLASH
  269. at91sam9263ek_spi_hw_init();
  270. #endif
  271. #ifdef CONFIG_MACB
  272. at91sam9263ek_macb_hw_init();
  273. #endif
  274. #ifdef CONFIG_USB_OHCI_NEW
  275. at91sam9263ek_uhp_hw_init();
  276. #endif
  277. #ifdef CONFIG_LCD
  278. at91sam9263ek_lcd_hw_init();
  279. #endif
  280. return 0;
  281. }
  282. int dram_init(void)
  283. {
  284. gd->bd->bi_dram[0].start = PHYS_SDRAM;
  285. gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
  286. return 0;
  287. }
  288. #ifdef CONFIG_RESET_PHY_R
  289. void reset_phy(void)
  290. {
  291. #ifdef CONFIG_MACB
  292. /*
  293. * Initialize ethernet HW addr prior to starting Linux,
  294. * needed for nfsroot
  295. */
  296. eth_init(gd->bd);
  297. #endif
  298. }
  299. #endif
  300. int board_eth_init(bd_t *bis)
  301. {
  302. int rc = 0;
  303. #ifdef CONFIG_MACB
  304. rc = macb_eth_initialize(0, (void *)AT91SAM9263_BASE_EMAC, 0x00);
  305. #endif
  306. return rc;
  307. }