mb862xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * (C) Copyright 2007
  3. * DENX Software Engineering, Anatolij Gustschin, agust@denx.de
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * mb862xx.c - Graphic interface for Fujitsu CoralP/Lime
  25. * PCI and video mode code was derived from smiLynxEM driver.
  26. */
  27. #include <common.h>
  28. #include <asm/io.h>
  29. #include <pci.h>
  30. #include <video_fb.h>
  31. #include "videomodes.h"
  32. #include <mb862xx.h>
  33. #if defined(CONFIG_POST)
  34. #include <post.h>
  35. #endif
  36. /*
  37. * Graphic Device
  38. */
  39. GraphicDevice mb862xx;
  40. /*
  41. * 32MB external RAM - 256K Chip MMIO = 0x1FC0000 ;
  42. */
  43. #define VIDEO_MEM_SIZE 0x01FC0000
  44. #if defined(CONFIG_PCI)
  45. #if defined(CONFIG_VIDEO_CORALP)
  46. static struct pci_device_id supported[] = {
  47. { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_P },
  48. { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_PA },
  49. { }
  50. };
  51. /* Internal clock frequency divider table, index is mode number */
  52. unsigned int fr_div[] = { 0x00000f00, 0x00000900, 0x00000500 };
  53. #endif
  54. #endif
  55. #if defined(CONFIG_VIDEO_CORALP)
  56. #define rd_io in32r
  57. #define wr_io out32r
  58. #else
  59. #define rd_io(addr) in_be32((volatile unsigned *)(addr))
  60. #define wr_io(addr, val) out_be32((volatile unsigned *)(addr), (val))
  61. #endif
  62. #define HOST_RD_REG(off) rd_io((dev->frameAdrs + GC_HOST_BASE + (off)))
  63. #define HOST_WR_REG(off, val) wr_io((dev->frameAdrs + GC_HOST_BASE + (off)), \
  64. (val))
  65. #define DISP_RD_REG(off) rd_io((dev->frameAdrs + GC_DISP_BASE + (off)))
  66. #define DISP_WR_REG(off, val) wr_io((dev->frameAdrs + GC_DISP_BASE + (off)), \
  67. (val))
  68. #define DE_RD_REG(off) rd_io((dev->dprBase + (off)))
  69. #define DE_WR_REG(off, val) wr_io((dev->dprBase + (off)), (val))
  70. #if defined(CONFIG_VIDEO_CORALP)
  71. #define DE_WR_FIFO(val) wr_io((dev->dprBase + (GC_GEO_FIFO)), (val))
  72. #else
  73. #define DE_WR_FIFO(val) wr_io((dev->dprBase + (GC_FIFO)), (val))
  74. #endif
  75. #define L0PAL_WR_REG(idx, val) wr_io((dev->frameAdrs + \
  76. (GC_DISP_BASE | GC_L0PAL0) + \
  77. ((idx) << 2)), (val))
  78. #if defined(CONFIG_VIDEO_MB862xx_ACCEL)
  79. static void gdc_sw_reset (void)
  80. {
  81. GraphicDevice *dev = &mb862xx;
  82. HOST_WR_REG (GC_SRST, 0x1);
  83. udelay (500);
  84. video_hw_init ();
  85. }
  86. static void de_wait (void)
  87. {
  88. GraphicDevice *dev = &mb862xx;
  89. int lc = 0x10000;
  90. /*
  91. * Sync with software writes to framebuffer,
  92. * try to reset if engine locked
  93. */
  94. while (DE_RD_REG (GC_CTR) & 0x00000131)
  95. if (lc-- < 0) {
  96. gdc_sw_reset ();
  97. puts ("gdc reset done after drawing engine lock.\n");
  98. break;
  99. }
  100. }
  101. static void de_wait_slots (int slots)
  102. {
  103. GraphicDevice *dev = &mb862xx;
  104. int lc = 0x10000;
  105. /* Wait for free fifo slots */
  106. while (DE_RD_REG (GC_IFCNT) < slots)
  107. if (lc-- < 0) {
  108. gdc_sw_reset ();
  109. puts ("gdc reset done after drawing engine lock.\n");
  110. break;
  111. }
  112. }
  113. #endif
  114. #if !defined(CONFIG_VIDEO_CORALP)
  115. static void board_disp_init (void)
  116. {
  117. GraphicDevice *dev = &mb862xx;
  118. const gdc_regs *regs = board_get_regs ();
  119. while (regs->index) {
  120. DISP_WR_REG (regs->index, regs->value);
  121. regs++;
  122. }
  123. }
  124. #endif
  125. /*
  126. * Init drawing engine if accel enabled.
  127. * Also clears visible framebuffer.
  128. */
  129. static void de_init (void)
  130. {
  131. GraphicDevice *dev = &mb862xx;
  132. #if defined(CONFIG_VIDEO_MB862xx_ACCEL)
  133. int cf = (dev->gdfBytesPP == 1) ? 0x0000 : 0x8000;
  134. dev->dprBase = dev->frameAdrs + GC_DRAW_BASE;
  135. /* Setup mode and fbbase, xres, fg, bg */
  136. de_wait_slots (2);
  137. DE_WR_FIFO (0xf1010108);
  138. DE_WR_FIFO (cf | 0x0300);
  139. DE_WR_REG (GC_FBR, 0x0);
  140. DE_WR_REG (GC_XRES, dev->winSizeX);
  141. DE_WR_REG (GC_FC, 0x0);
  142. DE_WR_REG (GC_BC, 0x0);
  143. /* Reset clipping */
  144. DE_WR_REG (GC_CXMIN, 0x0);
  145. DE_WR_REG (GC_CXMAX, dev->winSizeX);
  146. DE_WR_REG (GC_CYMIN, 0x0);
  147. DE_WR_REG (GC_CYMAX, dev->winSizeY);
  148. /* Clear framebuffer using drawing engine */
  149. de_wait_slots (3);
  150. DE_WR_FIFO (0x09410000);
  151. DE_WR_FIFO (0x00000000);
  152. DE_WR_FIFO (dev->winSizeY << 16 | dev->winSizeX);
  153. /* sync with SW access to framebuffer */
  154. de_wait ();
  155. #else
  156. unsigned int i, *p;
  157. i = dev->winSizeX * dev->winSizeY;
  158. p = (unsigned int *)dev->frameAdrs;
  159. while (i--)
  160. *p++ = 0;
  161. #endif
  162. }
  163. #if defined(CONFIG_VIDEO_CORALP)
  164. /* use CCF and MMR parameters for Coral-P Eval. Board as default */
  165. #ifndef CONFIG_SYS_MB862xx_CCF
  166. #define CONFIG_SYS_MB862xx_CCF 0x00090000
  167. #endif
  168. #ifndef CONFIG_SYS_MB862xx_MMR
  169. #define CONFIG_SYS_MB862xx_MMR 0x11d7fa13
  170. #endif
  171. unsigned int pci_video_init (void)
  172. {
  173. GraphicDevice *dev = &mb862xx;
  174. pci_dev_t devbusfn;
  175. u16 device;
  176. if ((devbusfn = pci_find_devices (supported, 0)) < 0) {
  177. puts ("PCI video controller not found!\n");
  178. return 0;
  179. }
  180. /* PCI setup */
  181. pci_write_config_dword (devbusfn, PCI_COMMAND,
  182. (PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
  183. pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0, &dev->frameAdrs);
  184. dev->frameAdrs = pci_mem_to_phys (devbusfn, dev->frameAdrs);
  185. if (dev->frameAdrs == 0) {
  186. puts ("PCI config: failed to get base address\n");
  187. return 0;
  188. }
  189. dev->pciBase = dev->frameAdrs;
  190. puts("Coral-");
  191. pci_read_config_word(devbusfn, PCI_DEVICE_ID, &device);
  192. switch (device) {
  193. case PCI_DEVICE_ID_CORAL_P:
  194. puts("P\n");
  195. break;
  196. case PCI_DEVICE_ID_CORAL_PA:
  197. puts("PA\n");
  198. break;
  199. default:
  200. puts("Unknown\n");
  201. return 0;
  202. }
  203. /* Setup clocks and memory mode for Coral-P(A) */
  204. HOST_WR_REG(GC_CCF, CONFIG_SYS_MB862xx_CCF);
  205. udelay (200);
  206. HOST_WR_REG(GC_MMR, CONFIG_SYS_MB862xx_MMR);
  207. udelay (100);
  208. return dev->frameAdrs;
  209. }
  210. unsigned int card_init (void)
  211. {
  212. GraphicDevice *dev = &mb862xx;
  213. unsigned int cf, videomode, div = 0;
  214. unsigned long t1, hsync, vsync;
  215. char *penv;
  216. int tmp, i, bpp;
  217. struct ctfb_res_modes *res_mode;
  218. struct ctfb_res_modes var_mode;
  219. memset (dev, 0, sizeof (GraphicDevice));
  220. if (!pci_video_init ())
  221. return 0;
  222. tmp = 0;
  223. videomode = 0x310;
  224. /* get video mode via environment */
  225. if ((penv = getenv ("videomode")) != NULL) {
  226. /* decide if it is a string */
  227. if (penv[0] <= '9') {
  228. videomode = (int) simple_strtoul (penv, NULL, 16);
  229. tmp = 1;
  230. }
  231. } else {
  232. tmp = 1;
  233. }
  234. if (tmp) {
  235. /* parameter are vesa modes, search params */
  236. for (i = 0; i < VESA_MODES_COUNT; i++) {
  237. if (vesa_modes[i].vesanr == videomode)
  238. break;
  239. }
  240. if (i == VESA_MODES_COUNT) {
  241. printf ("\tno VESA Mode found, fallback to mode 0x%x\n",
  242. videomode);
  243. i = 0;
  244. }
  245. res_mode = (struct ctfb_res_modes *)
  246. &res_mode_init[vesa_modes[i].resindex];
  247. if (vesa_modes[i].resindex > 2) {
  248. puts ("\tUnsupported resolution, using default\n");
  249. bpp = vesa_modes[1].bits_per_pixel;
  250. div = fr_div[1];
  251. }
  252. bpp = vesa_modes[i].bits_per_pixel;
  253. div = fr_div[vesa_modes[i].resindex];
  254. } else {
  255. res_mode = (struct ctfb_res_modes *) &var_mode;
  256. bpp = video_get_params (res_mode, penv);
  257. }
  258. /* calculate hsync and vsync freq (info only) */
  259. t1 = (res_mode->left_margin + res_mode->xres +
  260. res_mode->right_margin + res_mode->hsync_len) / 8;
  261. t1 *= 8;
  262. t1 *= res_mode->pixclock;
  263. t1 /= 1000;
  264. hsync = 1000000000L / t1;
  265. t1 *= (res_mode->upper_margin + res_mode->yres +
  266. res_mode->lower_margin + res_mode->vsync_len);
  267. t1 /= 1000;
  268. vsync = 1000000000L / t1;
  269. /* fill in Graphic device struct */
  270. sprintf (dev->modeIdent, "%dx%dx%d %ldkHz %ldHz", res_mode->xres,
  271. res_mode->yres, bpp, (hsync / 1000), (vsync / 1000));
  272. printf ("\t%s\n", dev->modeIdent);
  273. dev->winSizeX = res_mode->xres;
  274. dev->winSizeY = res_mode->yres;
  275. dev->memSize = VIDEO_MEM_SIZE;
  276. switch (bpp) {
  277. case 8:
  278. dev->gdfIndex = GDF__8BIT_INDEX;
  279. dev->gdfBytesPP = 1;
  280. break;
  281. case 15:
  282. case 16:
  283. dev->gdfIndex = GDF_15BIT_555RGB;
  284. dev->gdfBytesPP = 2;
  285. break;
  286. default:
  287. printf ("\t%d bpp configured, but only 8,15 and 16 supported\n",
  288. bpp);
  289. puts ("\tfallback to 15bpp\n");
  290. dev->gdfIndex = GDF_15BIT_555RGB;
  291. dev->gdfBytesPP = 2;
  292. }
  293. /* Setup dot clock (internal pll, division rate) */
  294. DISP_WR_REG (GC_DCM1, div);
  295. /* L0 init */
  296. cf = (dev->gdfBytesPP == 1) ? 0x00000000 : 0x80000000;
  297. DISP_WR_REG (GC_L0M, ((dev->winSizeX * dev->gdfBytesPP) / 64) << 16 |
  298. (dev->winSizeY - 1) | cf);
  299. DISP_WR_REG (GC_L0OA0, 0x0);
  300. DISP_WR_REG (GC_L0DA0, 0x0);
  301. DISP_WR_REG (GC_L0DY_L0DX, 0x0);
  302. DISP_WR_REG (GC_L0EM, 0x0);
  303. DISP_WR_REG (GC_L0WY_L0WX, 0x0);
  304. DISP_WR_REG (GC_L0WH_L0WW, (dev->winSizeY - 1) << 16 | dev->winSizeX);
  305. /* Display timing init */
  306. DISP_WR_REG (GC_HTP_A, (dev->winSizeX +
  307. res_mode->left_margin +
  308. res_mode->right_margin +
  309. res_mode->hsync_len - 1) << 16);
  310. DISP_WR_REG (GC_HDB_HDP_A, (dev->winSizeX - 1) << 16 |
  311. (dev->winSizeX - 1));
  312. DISP_WR_REG (GC_VSW_HSW_HSP_A, (res_mode->vsync_len - 1) << 24 |
  313. (res_mode->hsync_len - 1) << 16 |
  314. (dev->winSizeX +
  315. res_mode->right_margin - 1));
  316. DISP_WR_REG (GC_VTR_A, (dev->winSizeY + res_mode->lower_margin +
  317. res_mode->upper_margin +
  318. res_mode->vsync_len - 1) << 16);
  319. DISP_WR_REG (GC_VDP_VSP_A, (dev->winSizeY-1) << 16 |
  320. (dev->winSizeY +
  321. res_mode->lower_margin - 1));
  322. DISP_WR_REG (GC_WY_WX, 0x0);
  323. DISP_WR_REG (GC_WH_WW, dev->winSizeY << 16 | dev->winSizeX);
  324. /* Display enable, L0 layer */
  325. DISP_WR_REG (GC_DCM1, 0x80010000 | div);
  326. return dev->frameAdrs;
  327. }
  328. #endif
  329. #if !defined(CONFIG_VIDEO_CORALP)
  330. int mb862xx_probe(unsigned int addr)
  331. {
  332. GraphicDevice *dev = &mb862xx;
  333. unsigned int reg;
  334. dev->frameAdrs = addr;
  335. dev->dprBase = dev->frameAdrs + GC_DRAW_BASE;
  336. /* Try to access GDC ID/Revision registers */
  337. reg = HOST_RD_REG (GC_CID);
  338. reg = HOST_RD_REG (GC_CID);
  339. if (reg == 0x303) {
  340. reg = DE_RD_REG(GC_REV);
  341. reg = DE_RD_REG(GC_REV);
  342. if ((reg & ~0xff) == 0x20050100)
  343. return MB862XX_TYPE_LIME;
  344. }
  345. return 0;
  346. }
  347. #endif
  348. void *video_hw_init (void)
  349. {
  350. GraphicDevice *dev = &mb862xx;
  351. puts ("Video: Fujitsu ");
  352. memset (dev, 0, sizeof (GraphicDevice));
  353. #if defined(CONFIG_VIDEO_CORALP)
  354. if (card_init () == 0)
  355. return NULL;
  356. #else
  357. /*
  358. * Preliminary init of the onboard graphic controller,
  359. * retrieve base address
  360. */
  361. if ((dev->frameAdrs = board_video_init ()) == 0) {
  362. puts ("Controller not found!\n");
  363. return NULL;
  364. } else {
  365. puts ("Lime\n");
  366. /* Set Change of Clock Frequency Register */
  367. HOST_WR_REG (GC_CCF, CONFIG_SYS_MB862xx_CCF);
  368. /* Delay required */
  369. udelay(300);
  370. /* Set Memory I/F Mode Register) */
  371. HOST_WR_REG (GC_MMR, CONFIG_SYS_MB862xx_MMR);
  372. }
  373. #endif
  374. de_init ();
  375. #if !defined(CONFIG_VIDEO_CORALP)
  376. board_disp_init ();
  377. #endif
  378. #if (defined(CONFIG_LWMON5) || \
  379. defined(CONFIG_SOCRATES)) && !(CONFIG_POST & CONFIG_SYS_POST_SYSMON)
  380. /* Lamp on */
  381. board_backlight_switch (1);
  382. #endif
  383. return dev;
  384. }
  385. /*
  386. * Set a RGB color in the LUT
  387. */
  388. void video_set_lut (unsigned int index, unsigned char r,
  389. unsigned char g, unsigned char b)
  390. {
  391. GraphicDevice *dev = &mb862xx;
  392. L0PAL_WR_REG (index, (r << 16) | (g << 8) | (b));
  393. }
  394. #if defined(CONFIG_VIDEO_MB862xx_ACCEL)
  395. /*
  396. * Drawing engine Fill and BitBlt screen region
  397. */
  398. void video_hw_rectfill (unsigned int bpp, unsigned int dst_x,
  399. unsigned int dst_y, unsigned int dim_x,
  400. unsigned int dim_y, unsigned int color)
  401. {
  402. GraphicDevice *dev = &mb862xx;
  403. de_wait_slots (3);
  404. DE_WR_REG (GC_FC, color);
  405. DE_WR_FIFO (0x09410000);
  406. DE_WR_FIFO ((dst_y << 16) | dst_x);
  407. DE_WR_FIFO ((dim_y << 16) | dim_x);
  408. de_wait ();
  409. }
  410. void video_hw_bitblt (unsigned int bpp, unsigned int src_x,
  411. unsigned int src_y, unsigned int dst_x,
  412. unsigned int dst_y, unsigned int width,
  413. unsigned int height)
  414. {
  415. GraphicDevice *dev = &mb862xx;
  416. unsigned int ctrl = 0x0d000000L;
  417. if (src_x >= dst_x && src_y >= dst_y)
  418. ctrl |= 0x00440000L;
  419. else if (src_x >= dst_x && src_y <= dst_y)
  420. ctrl |= 0x00460000L;
  421. else if (src_x <= dst_x && src_y >= dst_y)
  422. ctrl |= 0x00450000L;
  423. else
  424. ctrl |= 0x00470000L;
  425. de_wait_slots (4);
  426. DE_WR_FIFO (ctrl);
  427. DE_WR_FIFO ((src_y << 16) | src_x);
  428. DE_WR_FIFO ((dst_y << 16) | dst_x);
  429. DE_WR_FIFO ((height << 16) | width);
  430. de_wait (); /* sync */
  431. }
  432. #endif