TOP5200.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
  6. *
  7. * TOP5200 differences from IceCube:
  8. * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
  9. * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
  10. * 1 SDRAM/DDRAM Bank up to 256 MB
  11. * local VPD I2C Bus is software driven and uses
  12. * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
  13. * FLASH is re-located at 0xff000000
  14. * Internal regs are at 0xf0000000
  15. * Reset jumps to 0x00000100
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  42. #define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
  43. #define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
  44. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  45. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  46. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  47. /*
  48. * Serial console configuration
  49. */
  50. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  51. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  52. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  53. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  54. /*
  55. * PCI Mapping:
  56. * 0x40000000 - 0x4fffffff - PCI Memory
  57. * 0x50000000 - 0x50ffffff - PCI IO Space
  58. */
  59. # define CONFIG_PCI 1
  60. # define CONFIG_PCI_PNP 1
  61. # define CONFIG_PCI_SCAN_SHOW 1
  62. # define CONFIG_PCI_MEM_BUS 0x40000000
  63. # define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  64. # define CONFIG_PCI_MEM_SIZE 0x10000000
  65. # define CONFIG_PCI_IO_BUS 0x50000000
  66. # define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  67. # define CONFIG_PCI_IO_SIZE 0x01000000
  68. #endif
  69. /* USB */
  70. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  71. # define CONFIG_USB_OHCI
  72. # define CONFIG_USB_CLOCK 0x0001bbbb
  73. # if defined (CONFIG_EVAL5200)
  74. # define CONFIG_USB_CONFIG 0x00005100
  75. # else
  76. # define CONFIG_USB_CONFIG 0x00001000
  77. # endif
  78. # define CONFIG_DOS_PARTITION
  79. # define CONFIG_USB_STORAGE
  80. #endif
  81. /* IDE */
  82. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  83. # define CONFIG_DOS_PARTITION
  84. #endif
  85. /*
  86. * Command line configuration.
  87. */
  88. #include <config_cmd_default.h>
  89. #define CONFIG_CMD_ASKENV
  90. #define CONFIG_CMD_BEDBUG
  91. #define CONFIG_CMD_DATE
  92. #define CONFIG_CMD_DHCP
  93. #define CONFIG_CMD_EEPROM
  94. #define CONFIG_CMD_ELF
  95. #define CONFIG_CMD_I2C
  96. #define CONFIG_CMD_IMMAP
  97. #define CONFIG_CMD_MII
  98. #define CONFIG_CMD_REGINFO
  99. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  100. #define CONFIG_CMD_FAT
  101. #define CONFIG_CMD_IDE
  102. #define CONFIG_CMD_USB
  103. #define CONFIG_CMD_PCI
  104. #endif
  105. /*
  106. * MUST be low boot - HIGHBOOT is not supported anymore
  107. */
  108. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  109. # define CFG_LOWBOOT 1
  110. # define CFG_LOWBOOT16 1
  111. #else
  112. # error "TEXT_BASE must be 0xff000000"
  113. #endif
  114. /*
  115. * Autobooting
  116. */
  117. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  118. #define CONFIG_PREBOOT "echo;" \
  119. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  120. "echo"
  121. #undef CONFIG_BOOTARGS
  122. #define CONFIG_EXTRA_ENV_SETTINGS \
  123. "netdev=eth0\0" \
  124. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  125. "nfsroot=${serverip}:${rootpath}\0" \
  126. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  127. "addip=setenv bootargs ${bootargs} " \
  128. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  129. ":${hostname}:${netdev}:off panic=1\0" \
  130. "flash_nfs=run nfsargs addip;" \
  131. "bootm ${kernel_addr}\0" \
  132. "flash_self=run ramargs addip;" \
  133. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  134. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  135. "rootpath=/opt/eldk/ppc_82xx\0" \
  136. "bootfile=/tftpboot/MPC5200/uImage\0" \
  137. ""
  138. #define CONFIG_BOOTCOMMAND "run flash_self"
  139. /*
  140. * IPB Bus clocking configuration.
  141. */
  142. #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  143. /*
  144. * I2C configuration
  145. */
  146. /*
  147. * EEPROM configuration
  148. */
  149. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  150. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  151. #define CFG_I2C_EEPROM_ADDR_LEN 2
  152. #define CFG_EEPROM_SIZE 0x2000
  153. #define CONFIG_ENV_OVERWRITE
  154. #define CONFIG_MISC_INIT_R
  155. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  156. #define CONFIG_SOFT_I2C 1 /* I2C with softwate support */
  157. #if defined (CONFIG_SOFT_I2C)
  158. # define SDA0 0x40
  159. # define SCL0 0x80
  160. # define GPIOE0 *((volatile uchar*)(CFG_MBAR+0x0c00))
  161. # define DDR0 *((volatile uchar*)(CFG_MBAR+0x0c08))
  162. # define DVO0 *((volatile uchar*)(CFG_MBAR+0x0c0c))
  163. # define DVI0 *((volatile uchar*)(CFG_MBAR+0x0c20))
  164. # define ODE0 *((volatile uchar*)(CFG_MBAR+0x0c04))
  165. # define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
  166. # define I2C_READ ((DVI0&SDA0)?1:0)
  167. # define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
  168. # define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
  169. # define I2C_DELAY {udelay(5);}
  170. # define I2C_ACTIVE {DDR0|=SDA0;}
  171. # define I2C_TRISTATE {DDR0&=~SDA0;}
  172. # define CFG_I2C_SPEED 100000
  173. # define CFG_I2C_SLAVE 0x7F
  174. #define CFG_I2C_EEPROM_ADDR 0x57
  175. #define CFG_I2C_FACT_ADDR 0x57
  176. #endif
  177. #if defined (CONFIG_HARD_I2C)
  178. # define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  179. # define CFG_I2C_SPEED 100000 /* 100 kHz */
  180. # define CFG_I2C_SLAVE 0x7F
  181. #define CFG_I2C_EEPROM_ADDR 0x54
  182. #define CFG_I2C_FACT_ADDR 0x54
  183. #endif
  184. /*
  185. * Flash configuration, expect one 16 Megabyte Bank at most
  186. */
  187. #define CFG_FLASH_BASE 0xff000000
  188. #define CFG_FLASH_SIZE 0x01000000
  189. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  190. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0)
  191. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  192. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  193. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  194. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  195. /*
  196. * DRAM configuration - will be read from VPD later... TODO!
  197. */
  198. #if 0
  199. /* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
  200. #define CFG_DRAM_DDR 0
  201. #define CFG_DRAM_EMODE 0
  202. #define CFG_DRAM_MODE 0x008D
  203. #define CFG_DRAM_CONTROL 0x514F0000
  204. #define CFG_DRAM_CONFIG1 0xC2233A00
  205. #define CFG_DRAM_CONFIG2 0x88B70004
  206. #define CFG_DRAM_TAP_DEL 0x08
  207. #define CFG_DRAM_RAM_SIZE 0x19
  208. #endif
  209. #if 1
  210. /* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
  211. #define CFG_DRAM_DDR 0
  212. #define CFG_DRAM_EMODE 0
  213. #define CFG_DRAM_MODE 0x00CD
  214. #define CFG_DRAM_CONTROL 0x514F0000
  215. #define CFG_DRAM_CONFIG1 0xD2333A00
  216. #define CFG_DRAM_CONFIG2 0x8AD70004
  217. #define CFG_DRAM_TAP_DEL 0x08
  218. #define CFG_DRAM_RAM_SIZE 0x19
  219. #endif
  220. /*
  221. * Environment settings
  222. */
  223. #define CFG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
  224. #define CFG_ENV_OFFSET 0x1000
  225. #define CFG_ENV_SIZE 0x0700
  226. /*
  227. * VPD settings
  228. */
  229. #define CFG_FACT_OFFSET 0x1800
  230. #define CFG_FACT_SIZE 0x0800
  231. /*
  232. * Memory map
  233. *
  234. * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
  235. */
  236. #define CFG_MBAR 0xf0000000 /* DO NOT CHANGE this */
  237. #define CFG_SDRAM_BASE 0x00000000
  238. #define CFG_DEFAULT_MBAR 0x80000000
  239. /* Use SRAM until RAM will be available */
  240. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  241. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  242. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  243. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  244. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  245. #define CFG_MONITOR_BASE TEXT_BASE
  246. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  247. # define CFG_RAMBOOT 1
  248. #endif
  249. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  250. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  251. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  252. /*
  253. * Ethernet configuration
  254. */
  255. #define CONFIG_MPC5xxx_FEC 1
  256. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  257. #define CONFIG_PHY_ADDR 0x1f
  258. #define CONFIG_PHY_TYPE 0x79c874
  259. /*
  260. * GPIO configuration:
  261. * PSC1,2,3 predefined as UART
  262. * PCI disabled
  263. * Ethernet 100 with MD
  264. */
  265. #define CFG_GPS_PORT_CONFIG 0x00058044
  266. /*
  267. * Miscellaneous configurable options
  268. */
  269. #define CFG_LONGHELP /* undef to save memory */
  270. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  271. #if defined(CONFIG_CMD_KGDB)
  272. # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  273. #else
  274. # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  275. #endif
  276. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  277. #define CFG_MAXARGS 16 /* max number of command args */
  278. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  279. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  280. #define CFG_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
  281. #define CFG_LOAD_ADDR 0x200000 /* default load address */
  282. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  283. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  284. #if defined(CONFIG_CMD_KGDB)
  285. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  286. #endif
  287. #ifdef CONFIG_EVAL5200 /* M48T08 is available with the Evaluation board only */
  288. #define CONFIG_RTC_MK48T59 1 /* use M48T08 on EVAL5200 */
  289. #define RTC(reg) (0xf0010000+reg)
  290. /* setup CS2 for M48T08. Must MAP 64kB */
  291. #define CFG_CS2_START RTC(0)
  292. #define CFG_CS2_SIZE 0x10000
  293. /* setup CS2 configuration register: */
  294. /* WaitP = 0, WaitX = 4, MX=0, AL=1, AA=1, CE=1 */
  295. /* AS=2, DS=0, Bank=0, WTyp=0, WS=0, RS=0, WO=0, RO=0 */
  296. #define CFG_CS2_CFG 0x00047800
  297. #else
  298. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  299. #endif
  300. /*
  301. * Various low-level settings
  302. */
  303. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  304. #define CFG_HID0_FINAL HID0_ICE
  305. #define CFG_BOOTCS_START CFG_FLASH_BASE
  306. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  307. #define CFG_BOOTCS_CFG 0x00047801
  308. #define CFG_CS0_START CFG_FLASH_BASE
  309. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  310. #define CFG_CS_BURST 0x00000000
  311. #define CFG_CS_DEADCYCLE 0x33333333
  312. #define CFG_RESET_ADDRESS 0x7f000000
  313. /*-----------------------------------------------------------------------
  314. * IDE/ATA stuff Supports IDE harddisk
  315. *-----------------------------------------------------------------------
  316. */
  317. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  318. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  319. #undef CONFIG_IDE_LED /* LED for ide not supported */
  320. #define CONFIG_IDE_RESET 1
  321. #define CONFIG_IDE_PREINIT
  322. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  323. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  324. #define CFG_ATA_IDE0_OFFSET 0x0000
  325. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  326. /* Offset for data I/O */
  327. #define CFG_ATA_DATA_OFFSET (0x0060)
  328. /* Offset for normal register accesses */
  329. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  330. /* Offset for alternate registers */
  331. #define CFG_ATA_ALT_OFFSET (0x005c)
  332. /* Interval between registers */
  333. #define CFG_ATA_STRIDE 4
  334. #endif /* __CONFIG_H */