trats.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. * Heungjun Kim <riverful.kim@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. * Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <lcd.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/mmc.h>
  31. #include <asm/arch/pinmux.h>
  32. #include <asm/arch/clock.h>
  33. #include <asm/arch/clk.h>
  34. #include <asm/arch/mipi_dsim.h>
  35. #include <asm/arch/watchdog.h>
  36. #include <asm/arch/power.h>
  37. #include <pmic.h>
  38. #include <usb/s3c_udc.h>
  39. #include <max8997_pmic.h>
  40. #include <libtizen.h>
  41. #include "setup.h"
  42. DECLARE_GLOBAL_DATA_PTR;
  43. unsigned int board_rev;
  44. #ifdef CONFIG_REVISION_TAG
  45. u32 get_board_rev(void)
  46. {
  47. return board_rev;
  48. }
  49. #endif
  50. static void check_hw_revision(void);
  51. static int hwrevision(int rev)
  52. {
  53. return (board_rev & 0xf) == rev;
  54. }
  55. struct s3c_plat_otg_data s5pc210_otg_data;
  56. int board_init(void)
  57. {
  58. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  59. check_hw_revision();
  60. printf("HW Revision:\t0x%x\n", board_rev);
  61. #if defined(CONFIG_PMIC)
  62. pmic_init();
  63. #endif
  64. return 0;
  65. }
  66. void i2c_init_board(void)
  67. {
  68. struct exynos4_gpio_part1 *gpio1 =
  69. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  70. struct exynos4_gpio_part2 *gpio2 =
  71. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  72. /* I2C_5 -> PMIC */
  73. s5p_gpio_direction_output(&gpio1->b, 7, 1);
  74. s5p_gpio_direction_output(&gpio1->b, 6, 1);
  75. /* I2C_9 -> FG */
  76. s5p_gpio_direction_output(&gpio2->y4, 0, 1);
  77. s5p_gpio_direction_output(&gpio2->y4, 1, 1);
  78. }
  79. int dram_init(void)
  80. {
  81. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  82. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE) +
  83. get_ram_size((long *)PHYS_SDRAM_3, PHYS_SDRAM_3_SIZE) +
  84. get_ram_size((long *)PHYS_SDRAM_4, PHYS_SDRAM_4_SIZE);
  85. return 0;
  86. }
  87. void dram_init_banksize(void)
  88. {
  89. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  90. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  91. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  92. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  93. gd->bd->bi_dram[2].start = PHYS_SDRAM_3;
  94. gd->bd->bi_dram[2].size = PHYS_SDRAM_3_SIZE;
  95. gd->bd->bi_dram[3].start = PHYS_SDRAM_4;
  96. gd->bd->bi_dram[3].size = PHYS_SDRAM_4_SIZE;
  97. }
  98. static unsigned int get_hw_revision(void)
  99. {
  100. struct exynos4_gpio_part1 *gpio =
  101. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  102. int hwrev = 0;
  103. int i;
  104. /* hw_rev[3:0] == GPE1[3:0] */
  105. for (i = 0; i < 4; i++) {
  106. s5p_gpio_cfg_pin(&gpio->e1, i, GPIO_INPUT);
  107. s5p_gpio_set_pull(&gpio->e1, i, GPIO_PULL_NONE);
  108. }
  109. udelay(1);
  110. for (i = 0; i < 4; i++)
  111. hwrev |= (s5p_gpio_get_value(&gpio->e1, i) << i);
  112. debug("hwrev 0x%x\n", hwrev);
  113. return hwrev;
  114. }
  115. static void check_hw_revision(void)
  116. {
  117. int hwrev;
  118. hwrev = get_hw_revision();
  119. board_rev |= hwrev;
  120. }
  121. #ifdef CONFIG_DISPLAY_BOARDINFO
  122. int checkboard(void)
  123. {
  124. puts("Board:\tTRATS\n");
  125. return 0;
  126. }
  127. #endif
  128. #ifdef CONFIG_GENERIC_MMC
  129. int board_mmc_init(bd_t *bis)
  130. {
  131. struct exynos4_gpio_part2 *gpio =
  132. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  133. int err;
  134. /* eMMC_EN: SD_0_CDn: GPK0[2] Output High */
  135. s5p_gpio_direction_output(&gpio->k0, 2, 1);
  136. s5p_gpio_set_pull(&gpio->k0, 2, GPIO_PULL_NONE);
  137. /*
  138. * MMC device init
  139. * mmc0 : eMMC (8-bit buswidth)
  140. * mmc2 : SD card (4-bit buswidth)
  141. */
  142. err = exynos_pinmux_config(PERIPH_ID_SDMMC0, PINMUX_FLAG_8BIT_MODE);
  143. if (err)
  144. debug("SDMMC0 not configured\n");
  145. else
  146. err = s5p_mmc_init(0, 8);
  147. /* T-flash detect */
  148. s5p_gpio_cfg_pin(&gpio->x3, 4, 0xf);
  149. s5p_gpio_set_pull(&gpio->x3, 4, GPIO_PULL_UP);
  150. /*
  151. * Check the T-flash detect pin
  152. * GPX3[4] T-flash detect pin
  153. */
  154. if (!s5p_gpio_get_value(&gpio->x3, 4)) {
  155. err = exynos_pinmux_config(PERIPH_ID_SDMMC2, PINMUX_FLAG_NONE);
  156. if (err)
  157. debug("SDMMC2 not configured\n");
  158. else
  159. err = s5p_mmc_init(2, 4);
  160. }
  161. return err;
  162. }
  163. #endif
  164. #ifdef CONFIG_USB_GADGET
  165. static int s5pc210_phy_control(int on)
  166. {
  167. int ret = 0;
  168. u32 val = 0;
  169. struct pmic *p = get_pmic();
  170. if (pmic_probe(p))
  171. return -1;
  172. if (on) {
  173. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  174. ENSAFEOUT1, LDO_ON);
  175. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  176. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, EN_LDO | val);
  177. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  178. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, EN_LDO | val);
  179. } else {
  180. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  181. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, DIS_LDO | val);
  182. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  183. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, DIS_LDO | val);
  184. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  185. ENSAFEOUT1, LDO_OFF);
  186. }
  187. if (ret) {
  188. puts("MAX8997 LDO setting error!\n");
  189. return -1;
  190. }
  191. return 0;
  192. }
  193. struct s3c_plat_otg_data s5pc210_otg_data = {
  194. .phy_control = s5pc210_phy_control,
  195. .regs_phy = EXYNOS4_USBPHY_BASE,
  196. .regs_otg = EXYNOS4_USBOTG_BASE,
  197. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  198. .usb_flags = PHY0_SLEEP,
  199. };
  200. void board_usb_init(void)
  201. {
  202. debug("USB_udc_probe\n");
  203. s3c_udc_probe(&s5pc210_otg_data);
  204. }
  205. #endif
  206. static void pmic_reset(void)
  207. {
  208. struct exynos4_gpio_part2 *gpio =
  209. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  210. s5p_gpio_direction_output(&gpio->x0, 7, 1);
  211. s5p_gpio_set_pull(&gpio->x2, 7, GPIO_PULL_NONE);
  212. }
  213. static void board_clock_init(void)
  214. {
  215. struct exynos4_clock *clk =
  216. (struct exynos4_clock *)samsung_get_base_clock();
  217. writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
  218. writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
  219. writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
  220. writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
  221. writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
  222. writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
  223. writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
  224. writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
  225. writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
  226. writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
  227. writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
  228. writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
  229. writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
  230. writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
  231. writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
  232. writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
  233. writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
  234. writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
  235. writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
  236. writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
  237. writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
  238. writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
  239. writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
  240. writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
  241. writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
  242. writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
  243. writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
  244. writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
  245. writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
  246. writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
  247. writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
  248. writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
  249. writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
  250. writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
  251. writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
  252. writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
  253. writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
  254. writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
  255. writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
  256. writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
  257. }
  258. static void board_power_init(void)
  259. {
  260. struct exynos4_power *pwr =
  261. (struct exynos4_power *)samsung_get_base_power();
  262. /* PS HOLD */
  263. writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
  264. /* Set power down */
  265. writel(0, (unsigned int)&pwr->cam_configuration);
  266. writel(0, (unsigned int)&pwr->tv_configuration);
  267. writel(0, (unsigned int)&pwr->mfc_configuration);
  268. writel(0, (unsigned int)&pwr->g3d_configuration);
  269. writel(0, (unsigned int)&pwr->lcd1_configuration);
  270. writel(0, (unsigned int)&pwr->gps_configuration);
  271. writel(0, (unsigned int)&pwr->gps_alive_configuration);
  272. }
  273. static void board_uart_init(void)
  274. {
  275. struct exynos4_gpio_part1 *gpio1 =
  276. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  277. struct exynos4_gpio_part2 *gpio2 =
  278. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  279. int i;
  280. /*
  281. * UART2 GPIOs
  282. * GPA1CON[0] = UART_2_RXD(2)
  283. * GPA1CON[1] = UART_2_TXD(2)
  284. * GPA1CON[2] = I2C_3_SDA (3)
  285. * GPA1CON[3] = I2C_3_SCL (3)
  286. */
  287. for (i = 0; i < 4; i++) {
  288. s5p_gpio_set_pull(&gpio1->a1, i, GPIO_PULL_NONE);
  289. s5p_gpio_cfg_pin(&gpio1->a1, i, GPIO_FUNC((i > 1) ? 0x3 : 0x2));
  290. }
  291. /* UART_SEL GPY4[7] (part2) at EXYNOS4 */
  292. s5p_gpio_set_pull(&gpio2->y4, 7, GPIO_PULL_UP);
  293. s5p_gpio_direction_output(&gpio2->y4, 7, 1);
  294. }
  295. int board_early_init_f(void)
  296. {
  297. wdt_stop();
  298. pmic_reset();
  299. board_clock_init();
  300. board_uart_init();
  301. board_power_init();
  302. return 0;
  303. }
  304. static void lcd_reset(void)
  305. {
  306. struct exynos4_gpio_part2 *gpio2 =
  307. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  308. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  309. udelay(10000);
  310. s5p_gpio_direction_output(&gpio2->y4, 5, 0);
  311. udelay(10000);
  312. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  313. }
  314. static int lcd_power(void)
  315. {
  316. int ret = 0;
  317. struct pmic *p = get_pmic();
  318. if (pmic_probe(p))
  319. return 0;
  320. /* LDO15 voltage: 2.2v */
  321. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
  322. /* LDO13 voltage: 3.0v */
  323. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
  324. if (ret) {
  325. puts("MAX8997 LDO setting error!\n");
  326. return -1;
  327. }
  328. return 0;
  329. }
  330. static struct mipi_dsim_config dsim_config = {
  331. .e_interface = DSIM_VIDEO,
  332. .e_virtual_ch = DSIM_VIRTUAL_CH_0,
  333. .e_pixel_format = DSIM_24BPP_888,
  334. .e_burst_mode = DSIM_BURST_SYNC_EVENT,
  335. .e_no_data_lane = DSIM_DATA_LANE_4,
  336. .e_byte_clk = DSIM_PLL_OUT_DIV8,
  337. .hfp = 1,
  338. .p = 3,
  339. .m = 120,
  340. .s = 1,
  341. /* D-PHY PLL stable time spec :min = 200usec ~ max 400usec */
  342. .pll_stable_time = 500,
  343. /* escape clk : 10MHz */
  344. .esc_clk = 20 * 1000000,
  345. /* stop state holding counter after bta change count 0 ~ 0xfff */
  346. .stop_holding_cnt = 0x7ff,
  347. /* bta timeout 0 ~ 0xff */
  348. .bta_timeout = 0xff,
  349. /* lp rx timeout 0 ~ 0xffff */
  350. .rx_timeout = 0xffff,
  351. };
  352. static struct exynos_platform_mipi_dsim s6e8ax0_platform_data = {
  353. .lcd_panel_info = NULL,
  354. .dsim_config = &dsim_config,
  355. };
  356. static struct mipi_dsim_lcd_device mipi_lcd_device = {
  357. .name = "s6e8ax0",
  358. .id = -1,
  359. .bus_id = 0,
  360. .platform_data = (void *)&s6e8ax0_platform_data,
  361. };
  362. static int mipi_power(void)
  363. {
  364. int ret = 0;
  365. struct pmic *p = get_pmic();
  366. if (pmic_probe(p))
  367. return 0;
  368. /* LDO3 voltage: 1.1v */
  369. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
  370. /* LDO4 voltage: 1.8v */
  371. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
  372. if (ret) {
  373. puts("MAX8997 LDO setting error!\n");
  374. return -1;
  375. }
  376. return 0;
  377. }
  378. vidinfo_t panel_info = {
  379. .vl_freq = 60,
  380. .vl_col = 720,
  381. .vl_row = 1280,
  382. .vl_width = 720,
  383. .vl_height = 1280,
  384. .vl_clkp = CONFIG_SYS_HIGH,
  385. .vl_hsp = CONFIG_SYS_LOW,
  386. .vl_vsp = CONFIG_SYS_LOW,
  387. .vl_dp = CONFIG_SYS_LOW,
  388. .vl_bpix = 5, /* Bits per pixel, 2^5 = 32 */
  389. /* s6e8ax0 Panel infomation */
  390. .vl_hspw = 5,
  391. .vl_hbpd = 10,
  392. .vl_hfpd = 10,
  393. .vl_vspw = 2,
  394. .vl_vbpd = 1,
  395. .vl_vfpd = 13,
  396. .vl_cmd_allow_len = 0xf,
  397. .win_id = 3,
  398. .cfg_gpio = NULL,
  399. .backlight_on = NULL,
  400. .lcd_power_on = NULL, /* lcd_power_on in mipi dsi driver */
  401. .reset_lcd = lcd_reset,
  402. .dual_lcd_enabled = 0,
  403. .init_delay = 0,
  404. .power_on_delay = 0,
  405. .reset_delay = 0,
  406. .interface_mode = FIMD_RGB_INTERFACE,
  407. .mipi_enabled = 1,
  408. };
  409. void init_panel_info(vidinfo_t *vid)
  410. {
  411. vid->logo_on = 1,
  412. vid->resolution = HD_RESOLUTION,
  413. vid->rgb_mode = MODE_RGB_P,
  414. #ifdef CONFIG_TIZEN
  415. get_tizen_logo_info(vid);
  416. #endif
  417. if (hwrevision(2))
  418. mipi_lcd_device.reverse_panel = 1;
  419. strcpy(s6e8ax0_platform_data.lcd_panel_name, mipi_lcd_device.name);
  420. s6e8ax0_platform_data.lcd_power = lcd_power;
  421. s6e8ax0_platform_data.mipi_power = mipi_power;
  422. s6e8ax0_platform_data.phy_enable = set_mipi_phy_ctrl;
  423. s6e8ax0_platform_data.lcd_panel_info = (void *)vid;
  424. exynos_mipi_dsi_register_lcd_device(&mipi_lcd_device);
  425. s6e8ax0_init();
  426. exynos_set_dsim_platform_data(&s6e8ax0_platform_data);
  427. setenv("lcdinfo", "lcd=s6e8ax0");
  428. }