tegra30-common.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. /*
  2. * (C) Copyright 2010-2012
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _TEGRA30_COMMON_H_
  24. #define _TEGRA30_COMMON_H_
  25. #include "tegra-common.h"
  26. /*
  27. * Errata configuration
  28. */
  29. #define CONFIG_ARM_ERRATA_743622
  30. #define CONFIG_ARM_ERRATA_751472
  31. /*
  32. * NS16550 Configuration
  33. */
  34. #define V_NS16550_CLK 408000000 /* 408MHz (pllp_out0) */
  35. /*
  36. * High Level Configuration Options
  37. */
  38. #define CONFIG_TEGRA30 /* in a NVidia Tegra30 core */
  39. /* Environment information, boards can override if required */
  40. #define CONFIG_LOADADDR 0x80408000 /* def. location for kernel */
  41. /*
  42. * Miscellaneous configurable options
  43. */
  44. #define CONFIG_SYS_LOAD_ADDR 0x80A00800 /* default */
  45. #define CONFIG_STACKBASE 0x82800000 /* 40MB */
  46. /*-----------------------------------------------------------------------
  47. * Physical Memory Map
  48. */
  49. #define CONFIG_SYS_TEXT_BASE 0x8010E000
  50. /*
  51. * Memory layout for where various images get loaded by boot scripts:
  52. *
  53. * scriptaddr can be pretty much anywhere that doesn't conflict with something
  54. * else. Put it above BOOTMAPSZ to eliminate conflicts.
  55. *
  56. * kernel_addr_r must be within the first 128M of RAM in order for the
  57. * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
  58. * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
  59. * should not overlap that area, or the kernel will have to copy itself
  60. * somewhere else before decompression. Similarly, the address of any other
  61. * data passed to the kernel shouldn't overlap the start of RAM. Pushing
  62. * this up to 16M allows for a sizable kernel to be decompressed below the
  63. * compressed load address.
  64. *
  65. * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
  66. * the compressed kernel to be up to 16M too.
  67. *
  68. * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
  69. * for the FDT/DTB to be up to 1M, which is hopefully plenty.
  70. */
  71. #define MEM_LAYOUT_ENV_SETTINGS \
  72. "scriptaddr=0x90000000\0" \
  73. "kernel_addr_r=0x81000000\0" \
  74. "fdt_addr_r=0x82000000\0" \
  75. "ramdisk_addr_r=0x82100000\0"
  76. /* Defines for SPL */
  77. #define CONFIG_SPL_TEXT_BASE 0x80108000
  78. #define CONFIG_SYS_SPL_MALLOC_START 0x80090000
  79. #define CONFIG_SPL_STACK 0x800ffffc
  80. /* Total I2C ports on Tegra30 */
  81. #define TEGRA_I2C_NUM_CONTROLLERS 5
  82. #endif /* _TEGRA30_COMMON_H_ */