tegra20-common.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * (C) Copyright 2010-2012
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _TEGRA20_COMMON_H_
  24. #define _TEGRA20_COMMON_H_
  25. #include "tegra-common.h"
  26. /*
  27. * Errata configuration
  28. */
  29. #define CONFIG_ARM_ERRATA_716044
  30. #define CONFIG_ARM_ERRATA_742230
  31. #define CONFIG_ARM_ERRATA_751472
  32. /*
  33. * NS16550 Configuration
  34. */
  35. #define V_NS16550_CLK 216000000 /* 216MHz (pllp_out0) */
  36. /*
  37. * High Level Configuration Options
  38. */
  39. #define CONFIG_TEGRA20 /* in a NVidia Tegra20 core */
  40. /* Environment information, boards can override if required */
  41. #define CONFIG_LOADADDR 0x00408000 /* def. location for kernel */
  42. /*
  43. * Miscellaneous configurable options
  44. */
  45. #define CONFIG_SYS_LOAD_ADDR 0x00A00800 /* default */
  46. #define CONFIG_STACKBASE 0x02800000 /* 40MB */
  47. /*-----------------------------------------------------------------------
  48. * Physical Memory Map
  49. */
  50. #define CONFIG_SYS_TEXT_BASE 0x0010E000
  51. /*
  52. * Memory layout for where various images get loaded by boot scripts:
  53. *
  54. * scriptaddr can be pretty much anywhere that doesn't conflict with something
  55. * else. Put it above BOOTMAPSZ to eliminate conflicts.
  56. *
  57. * kernel_addr_r must be within the first 128M of RAM in order for the
  58. * kernel's CONFIG_AUTO_ZRELADDR option to work. Since the kernel will
  59. * decompress itself to 0x8000 after the start of RAM, kernel_addr_r
  60. * should not overlap that area, or the kernel will have to copy itself
  61. * somewhere else before decompression. Similarly, the address of any other
  62. * data passed to the kernel shouldn't overlap the start of RAM. Pushing
  63. * this up to 16M allows for a sizable kernel to be decompressed below the
  64. * compressed load address.
  65. *
  66. * fdt_addr_r simply shouldn't overlap anything else. Choosing 32M allows for
  67. * the compressed kernel to be up to 16M too.
  68. *
  69. * ramdisk_addr_r simply shouldn't overlap anything else. Choosing 33M allows
  70. * for the FDT/DTB to be up to 1M, which is hopefully plenty.
  71. */
  72. #define MEM_LAYOUT_ENV_SETTINGS \
  73. "scriptaddr=0x10000000\0" \
  74. "kernel_addr_r=0x01000000\0" \
  75. "fdt_addr_r=0x02000000\0" \
  76. "ramdisk_addr_r=0x02100000\0"
  77. /* Defines for SPL */
  78. #define CONFIG_SPL_TEXT_BASE 0x00108000
  79. #define CONFIG_SYS_SPL_MALLOC_START 0x00090000
  80. #define CONFIG_SPL_STACK 0x000ffffc
  81. /* Align LCD to 1MB boundary */
  82. #define CONFIG_LCD_ALIGNMENT MMU_SECTION_SIZE
  83. #ifdef CONFIG_TEGRA_LP0
  84. #define TEGRA_LP0_ADDR 0x1C406000
  85. #define TEGRA_LP0_SIZE 0x2000
  86. #define TEGRA_LP0_VEC \
  87. "lp0_vec=" __stringify(TEGRA_LP0_SIZE) \
  88. "@" __stringify(TEGRA_LP0_ADDR) " "
  89. #else
  90. #define TEGRA_LP0_VEC
  91. #endif
  92. /*
  93. * This parameter affects a TXFILLTUNING field that controls how much data is
  94. * sent to the latency fifo before it is sent to the wire. Without this
  95. * parameter, the default (2) causes occasional Data Buffer Errors in OUT
  96. * packets depending on the buffer address and size.
  97. */
  98. #define CONFIG_USB_EHCI_TXFIFO_THRESH 10
  99. #define CONFIG_EHCI_IS_TDI
  100. /* Total I2C ports on Tegra20 */
  101. #define TEGRA_I2C_NUM_CONTROLLERS 4
  102. #define CONFIG_SYS_NAND_SELF_INIT
  103. #define CONFIG_SYS_NAND_ONFI_DETECTION
  104. #endif /* _TEGRA20_COMMON_H_ */