ap20.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * (C) Copyright 2010-2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <asm/io.h>
  24. #include <asm/arch/tegra2.h>
  25. #include <asm/arch/ap20.h>
  26. #include <asm/arch/clk_rst.h>
  27. #include <asm/arch/clock.h>
  28. #include <asm/arch/fuse.h>
  29. #include <asm/arch/gp_padctrl.h>
  30. #include <asm/arch/pmc.h>
  31. #include <asm/arch/pinmux.h>
  32. #include <asm/arch/scu.h>
  33. #include <common.h>
  34. int tegra_get_chip_type(void)
  35. {
  36. struct apb_misc_gp_ctlr *gp;
  37. struct fuse_regs *fuse = (struct fuse_regs *)TEGRA2_FUSE_BASE;
  38. uint tegra_sku_id, rev;
  39. /*
  40. * This is undocumented, Chip ID is bits 15:8 of the register
  41. * APB_MISC + 0x804, and has value 0x20 for Tegra20, 0x30 for
  42. * Tegra30
  43. */
  44. gp = (struct apb_misc_gp_ctlr *)TEGRA2_APB_MISC_GP_BASE;
  45. rev = (readl(&gp->hidrev) & HIDREV_CHIPID_MASK) >> HIDREV_CHIPID_SHIFT;
  46. tegra_sku_id = readl(&fuse->sku_info) & 0xff;
  47. switch (rev) {
  48. case CHIPID_TEGRA2:
  49. switch (tegra_sku_id) {
  50. case SKU_ID_T20:
  51. return TEGRA_SOC_T20;
  52. case SKU_ID_T25SE:
  53. case SKU_ID_AP25:
  54. case SKU_ID_T25:
  55. case SKU_ID_AP25E:
  56. case SKU_ID_T25E:
  57. return TEGRA_SOC_T25;
  58. }
  59. break;
  60. }
  61. /* unknown sku id */
  62. return TEGRA_SOC_UNKNOWN;
  63. }
  64. /* Returns 1 if the current CPU executing is a Cortex-A9, else 0 */
  65. static int ap20_cpu_is_cortexa9(void)
  66. {
  67. u32 id = readb(NV_PA_PG_UP_BASE + PG_UP_TAG_0);
  68. return id == (PG_UP_TAG_0_PID_CPU & 0xff);
  69. }
  70. void init_pllx(void)
  71. {
  72. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  73. struct clk_pll *pll = &clkrst->crc_pll[CLOCK_ID_XCPU];
  74. u32 reg;
  75. /* If PLLX is already enabled, just return */
  76. if (readl(&pll->pll_base) & PLL_ENABLE_MASK)
  77. return;
  78. /* Set PLLX_MISC */
  79. writel(1 << PLL_CPCON_SHIFT, &pll->pll_misc);
  80. /* Use 12MHz clock here */
  81. reg = PLL_BYPASS_MASK | (12 << PLL_DIVM_SHIFT);
  82. reg |= 1000 << PLL_DIVN_SHIFT;
  83. writel(reg, &pll->pll_base);
  84. reg |= PLL_ENABLE_MASK;
  85. writel(reg, &pll->pll_base);
  86. reg &= ~PLL_BYPASS_MASK;
  87. writel(reg, &pll->pll_base);
  88. }
  89. static void enable_cpu_clock(int enable)
  90. {
  91. struct clk_rst_ctlr *clkrst = (struct clk_rst_ctlr *)NV_PA_CLK_RST_BASE;
  92. u32 clk;
  93. /*
  94. * NOTE:
  95. * Regardless of whether the request is to enable or disable the CPU
  96. * clock, every processor in the CPU complex except the master (CPU 0)
  97. * will have it's clock stopped because the AVP only talks to the
  98. * master. The AVP does not know (nor does it need to know) that there
  99. * are multiple processors in the CPU complex.
  100. */
  101. if (enable) {
  102. /* Initialize PLLX */
  103. init_pllx();
  104. /* Wait until all clocks are stable */
  105. udelay(PLL_STABILIZATION_DELAY);
  106. writel(CCLK_BURST_POLICY, &clkrst->crc_cclk_brst_pol);
  107. writel(SUPER_CCLK_DIVIDER, &clkrst->crc_super_cclk_div);
  108. }
  109. /*
  110. * Read the register containing the individual CPU clock enables and
  111. * always stop the clock to CPU 1.
  112. */
  113. clk = readl(&clkrst->crc_clk_cpu_cmplx);
  114. clk |= 1 << CPU1_CLK_STP_SHIFT;
  115. /* Stop/Unstop the CPU clock */
  116. clk &= ~CPU0_CLK_STP_MASK;
  117. clk |= !enable << CPU0_CLK_STP_SHIFT;
  118. writel(clk, &clkrst->crc_clk_cpu_cmplx);
  119. clock_enable(PERIPH_ID_CPU);
  120. }
  121. static int is_cpu_powered(void)
  122. {
  123. struct pmc_ctlr *pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  124. return (readl(&pmc->pmc_pwrgate_status) & CPU_PWRED) ? 1 : 0;
  125. }
  126. static void remove_cpu_io_clamps(void)
  127. {
  128. struct pmc_ctlr *pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  129. u32 reg;
  130. /* Remove the clamps on the CPU I/O signals */
  131. reg = readl(&pmc->pmc_remove_clamping);
  132. reg |= CPU_CLMP;
  133. writel(reg, &pmc->pmc_remove_clamping);
  134. /* Give I/O signals time to stabilize */
  135. udelay(IO_STABILIZATION_DELAY);
  136. }
  137. static void powerup_cpu(void)
  138. {
  139. struct pmc_ctlr *pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  140. u32 reg;
  141. int timeout = IO_STABILIZATION_DELAY;
  142. if (!is_cpu_powered()) {
  143. /* Toggle the CPU power state (OFF -> ON) */
  144. reg = readl(&pmc->pmc_pwrgate_toggle);
  145. reg &= PARTID_CP;
  146. reg |= START_CP;
  147. writel(reg, &pmc->pmc_pwrgate_toggle);
  148. /* Wait for the power to come up */
  149. while (!is_cpu_powered()) {
  150. if (timeout-- == 0)
  151. printf("CPU failed to power up!\n");
  152. else
  153. udelay(10);
  154. }
  155. /*
  156. * Remove the I/O clamps from CPU power partition.
  157. * Recommended only on a Warm boot, if the CPU partition gets
  158. * power gated. Shouldn't cause any harm when called after a
  159. * cold boot according to HW, probably just redundant.
  160. */
  161. remove_cpu_io_clamps();
  162. }
  163. }
  164. static void enable_cpu_power_rail(void)
  165. {
  166. struct pmc_ctlr *pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  167. u32 reg;
  168. reg = readl(&pmc->pmc_cntrl);
  169. reg |= CPUPWRREQ_OE;
  170. writel(reg, &pmc->pmc_cntrl);
  171. /*
  172. * The TI PMU65861C needs a 3.75ms delay between enabling
  173. * the power rail and enabling the CPU clock. This delay
  174. * between SM1EN and SM1 is for switching time + the ramp
  175. * up of the voltage to the CPU (VDD_CPU from PMU).
  176. */
  177. udelay(3750);
  178. }
  179. static void reset_A9_cpu(int reset)
  180. {
  181. /*
  182. * NOTE: Regardless of whether the request is to hold the CPU in reset
  183. * or take it out of reset, every processor in the CPU complex
  184. * except the master (CPU 0) will be held in reset because the
  185. * AVP only talks to the master. The AVP does not know that there
  186. * are multiple processors in the CPU complex.
  187. */
  188. /* Hold CPU 1 in reset, and CPU 0 if asked */
  189. reset_cmplx_set_enable(1, crc_rst_cpu | crc_rst_de | crc_rst_debug, 1);
  190. reset_cmplx_set_enable(0, crc_rst_cpu | crc_rst_de | crc_rst_debug,
  191. reset);
  192. /* Enable/Disable master CPU reset */
  193. reset_set_enable(PERIPH_ID_CPU, reset);
  194. }
  195. static void clock_enable_coresight(int enable)
  196. {
  197. u32 rst, src;
  198. clock_set_enable(PERIPH_ID_CORESIGHT, enable);
  199. reset_set_enable(PERIPH_ID_CORESIGHT, !enable);
  200. if (enable) {
  201. /*
  202. * Put CoreSight on PLLP_OUT0 (216 MHz) and divide it down by
  203. * 1.5, giving an effective frequency of 144MHz.
  204. * Set PLLP_OUT0 [bits31:30 = 00], and use a 7.1 divisor
  205. * (bits 7:0), so 00000001b == 1.5 (n+1 + .5)
  206. */
  207. src = CLK_DIVIDER(NVBL_PLLP_KHZ, 144000);
  208. clock_ll_set_source_divisor(PERIPH_ID_CSI, 0, src);
  209. /* Unlock the CPU CoreSight interfaces */
  210. rst = 0xC5ACCE55;
  211. writel(rst, CSITE_CPU_DBG0_LAR);
  212. writel(rst, CSITE_CPU_DBG1_LAR);
  213. }
  214. }
  215. void start_cpu(u32 reset_vector)
  216. {
  217. /* Enable VDD_CPU */
  218. enable_cpu_power_rail();
  219. /* Hold the CPUs in reset */
  220. reset_A9_cpu(1);
  221. /* Disable the CPU clock */
  222. enable_cpu_clock(0);
  223. /* Enable CoreSight */
  224. clock_enable_coresight(1);
  225. /*
  226. * Set the entry point for CPU execution from reset,
  227. * if it's a non-zero value.
  228. */
  229. if (reset_vector)
  230. writel(reset_vector, EXCEP_VECTOR_CPU_RESET_VECTOR);
  231. /* Enable the CPU clock */
  232. enable_cpu_clock(1);
  233. /* If the CPU doesn't already have power, power it up */
  234. powerup_cpu();
  235. /* Take the CPU out of reset */
  236. reset_A9_cpu(0);
  237. }
  238. void halt_avp(void)
  239. {
  240. for (;;) {
  241. writel((HALT_COP_EVENT_JTAG | HALT_COP_EVENT_IRQ_1 \
  242. | HALT_COP_EVENT_FIQ_1 | (FLOW_MODE_STOP<<29)),
  243. FLOW_CTLR_HALT_COP_EVENTS);
  244. }
  245. }
  246. void enable_scu(void)
  247. {
  248. struct scu_ctlr *scu = (struct scu_ctlr *)NV_PA_ARM_PERIPHBASE;
  249. u32 reg;
  250. /* If SCU already setup/enabled, return */
  251. if (readl(&scu->scu_ctrl) & SCU_CTRL_ENABLE)
  252. return;
  253. /* Invalidate all ways for all processors */
  254. writel(0xFFFF, &scu->scu_inv_all);
  255. /* Enable SCU - bit 0 */
  256. reg = readl(&scu->scu_ctrl);
  257. reg |= SCU_CTRL_ENABLE;
  258. writel(reg, &scu->scu_ctrl);
  259. }
  260. void init_pmc_scratch(void)
  261. {
  262. struct pmc_ctlr *const pmc = (struct pmc_ctlr *)TEGRA2_PMC_BASE;
  263. int i;
  264. /* SCRATCH0 is initialized by the boot ROM and shouldn't be cleared */
  265. for (i = 0; i < 23; i++)
  266. writel(0, &pmc->pmc_scratch1+i);
  267. /* ODMDATA is for kernel use to determine RAM size, LP config, etc. */
  268. writel(CONFIG_SYS_BOARD_ODMDATA, &pmc->pmc_scratch20);
  269. }
  270. void tegra2_start(void)
  271. {
  272. struct pmux_tri_ctlr *pmt = (struct pmux_tri_ctlr *)NV_PA_APB_MISC_BASE;
  273. /* If we are the AVP, start up the first Cortex-A9 */
  274. if (!ap20_cpu_is_cortexa9()) {
  275. /* enable JTAG */
  276. writel(0xC0, &pmt->pmt_cfg_ctl);
  277. /*
  278. * If we are ARM7 - give it a different stack. We are about to
  279. * start up the A9 which will want to use this one.
  280. */
  281. asm volatile("mov sp, %0\n"
  282. : : "r"(AVP_EARLY_BOOT_STACK_LIMIT));
  283. start_cpu((u32)_start);
  284. halt_avp();
  285. /* not reached */
  286. }
  287. /* Init PMC scratch memory */
  288. init_pmc_scratch();
  289. enable_scu();
  290. /* enable SMP mode and FW for CPU0, by writing to Auxiliary Ctl reg */
  291. asm volatile(
  292. "mrc p15, 0, r0, c1, c0, 1\n"
  293. "orr r0, r0, #0x41\n"
  294. "mcr p15, 0, r0, c1, c0, 1\n");
  295. /* FIXME: should have ap20's L2 disabled too? */
  296. }