omap_common.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. /*
  2. * (C) Copyright 2010
  3. * Texas Instruments, <www.ti.com>
  4. *
  5. * Aneesh V <aneesh@ti.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef _OMAP_COMMON_H_
  26. #define _OMAP_COMMON_H_
  27. #include <common.h>
  28. #define NUM_SYS_CLKS 7
  29. struct prcm_regs {
  30. /* cm1.ckgen */
  31. u32 cm_clksel_core;
  32. u32 cm_clksel_abe;
  33. u32 cm_dll_ctrl;
  34. u32 cm_clkmode_dpll_core;
  35. u32 cm_idlest_dpll_core;
  36. u32 cm_autoidle_dpll_core;
  37. u32 cm_clksel_dpll_core;
  38. u32 cm_div_m2_dpll_core;
  39. u32 cm_div_m3_dpll_core;
  40. u32 cm_div_h11_dpll_core;
  41. u32 cm_div_h12_dpll_core;
  42. u32 cm_div_h13_dpll_core;
  43. u32 cm_div_h14_dpll_core;
  44. u32 cm_div_h21_dpll_core;
  45. u32 cm_div_h24_dpll_core;
  46. u32 cm_ssc_deltamstep_dpll_core;
  47. u32 cm_ssc_modfreqdiv_dpll_core;
  48. u32 cm_emu_override_dpll_core;
  49. u32 cm_div_h22_dpllcore;
  50. u32 cm_div_h23_dpll_core;
  51. u32 cm_clkmode_dpll_mpu;
  52. u32 cm_idlest_dpll_mpu;
  53. u32 cm_autoidle_dpll_mpu;
  54. u32 cm_clksel_dpll_mpu;
  55. u32 cm_div_m2_dpll_mpu;
  56. u32 cm_ssc_deltamstep_dpll_mpu;
  57. u32 cm_ssc_modfreqdiv_dpll_mpu;
  58. u32 cm_bypclk_dpll_mpu;
  59. u32 cm_clkmode_dpll_iva;
  60. u32 cm_idlest_dpll_iva;
  61. u32 cm_autoidle_dpll_iva;
  62. u32 cm_clksel_dpll_iva;
  63. u32 cm_div_h11_dpll_iva;
  64. u32 cm_div_h12_dpll_iva;
  65. u32 cm_ssc_deltamstep_dpll_iva;
  66. u32 cm_ssc_modfreqdiv_dpll_iva;
  67. u32 cm_bypclk_dpll_iva;
  68. u32 cm_clkmode_dpll_abe;
  69. u32 cm_idlest_dpll_abe;
  70. u32 cm_autoidle_dpll_abe;
  71. u32 cm_clksel_dpll_abe;
  72. u32 cm_div_m2_dpll_abe;
  73. u32 cm_div_m3_dpll_abe;
  74. u32 cm_ssc_deltamstep_dpll_abe;
  75. u32 cm_ssc_modfreqdiv_dpll_abe;
  76. u32 cm_clkmode_dpll_ddrphy;
  77. u32 cm_idlest_dpll_ddrphy;
  78. u32 cm_autoidle_dpll_ddrphy;
  79. u32 cm_clksel_dpll_ddrphy;
  80. u32 cm_div_m2_dpll_ddrphy;
  81. u32 cm_div_h11_dpll_ddrphy;
  82. u32 cm_div_h12_dpll_ddrphy;
  83. u32 cm_div_h13_dpll_ddrphy;
  84. u32 cm_ssc_deltamstep_dpll_ddrphy;
  85. u32 cm_clkmode_dpll_dsp;
  86. u32 cm_shadow_freq_config1;
  87. u32 cm_mpu_mpu_clkctrl;
  88. /* cm1.dsp */
  89. u32 cm_dsp_clkstctrl;
  90. u32 cm_dsp_dsp_clkctrl;
  91. /* cm1.abe */
  92. u32 cm1_abe_clkstctrl;
  93. u32 cm1_abe_l4abe_clkctrl;
  94. u32 cm1_abe_aess_clkctrl;
  95. u32 cm1_abe_pdm_clkctrl;
  96. u32 cm1_abe_dmic_clkctrl;
  97. u32 cm1_abe_mcasp_clkctrl;
  98. u32 cm1_abe_mcbsp1_clkctrl;
  99. u32 cm1_abe_mcbsp2_clkctrl;
  100. u32 cm1_abe_mcbsp3_clkctrl;
  101. u32 cm1_abe_slimbus_clkctrl;
  102. u32 cm1_abe_timer5_clkctrl;
  103. u32 cm1_abe_timer6_clkctrl;
  104. u32 cm1_abe_timer7_clkctrl;
  105. u32 cm1_abe_timer8_clkctrl;
  106. u32 cm1_abe_wdt3_clkctrl;
  107. /* cm2.ckgen */
  108. u32 cm_clksel_mpu_m3_iss_root;
  109. u32 cm_clksel_usb_60mhz;
  110. u32 cm_scale_fclk;
  111. u32 cm_core_dvfs_perf1;
  112. u32 cm_core_dvfs_perf2;
  113. u32 cm_core_dvfs_perf3;
  114. u32 cm_core_dvfs_perf4;
  115. u32 cm_core_dvfs_current;
  116. u32 cm_iva_dvfs_perf_tesla;
  117. u32 cm_iva_dvfs_perf_ivahd;
  118. u32 cm_iva_dvfs_perf_abe;
  119. u32 cm_iva_dvfs_current;
  120. u32 cm_clkmode_dpll_per;
  121. u32 cm_idlest_dpll_per;
  122. u32 cm_autoidle_dpll_per;
  123. u32 cm_clksel_dpll_per;
  124. u32 cm_div_m2_dpll_per;
  125. u32 cm_div_m3_dpll_per;
  126. u32 cm_div_h11_dpll_per;
  127. u32 cm_div_h12_dpll_per;
  128. u32 cm_div_h13_dpll_per;
  129. u32 cm_div_h14_dpll_per;
  130. u32 cm_ssc_deltamstep_dpll_per;
  131. u32 cm_ssc_modfreqdiv_dpll_per;
  132. u32 cm_emu_override_dpll_per;
  133. u32 cm_clkmode_dpll_usb;
  134. u32 cm_idlest_dpll_usb;
  135. u32 cm_autoidle_dpll_usb;
  136. u32 cm_clksel_dpll_usb;
  137. u32 cm_div_m2_dpll_usb;
  138. u32 cm_ssc_deltamstep_dpll_usb;
  139. u32 cm_ssc_modfreqdiv_dpll_usb;
  140. u32 cm_clkdcoldo_dpll_usb;
  141. u32 cm_clkmode_dpll_pcie_ref;
  142. u32 cm_clkmode_apll_pcie;
  143. u32 cm_idlest_apll_pcie;
  144. u32 cm_div_m2_apll_pcie;
  145. u32 cm_clkvcoldo_apll_pcie;
  146. u32 cm_clkmode_dpll_unipro;
  147. u32 cm_idlest_dpll_unipro;
  148. u32 cm_autoidle_dpll_unipro;
  149. u32 cm_clksel_dpll_unipro;
  150. u32 cm_div_m2_dpll_unipro;
  151. u32 cm_ssc_deltamstep_dpll_unipro;
  152. u32 cm_ssc_modfreqdiv_dpll_unipro;
  153. /* cm2.core */
  154. u32 cm_coreaon_bandgap_clkctrl;
  155. u32 cm_coreaon_io_srcomp_clkctrl;
  156. u32 cm_l3_1_clkstctrl;
  157. u32 cm_l3_1_dynamicdep;
  158. u32 cm_l3_1_l3_1_clkctrl;
  159. u32 cm_l3_2_clkstctrl;
  160. u32 cm_l3_2_dynamicdep;
  161. u32 cm_l3_2_l3_2_clkctrl;
  162. u32 cm_l3_gpmc_clkctrl;
  163. u32 cm_l3_2_ocmc_ram_clkctrl;
  164. u32 cm_mpu_m3_clkstctrl;
  165. u32 cm_mpu_m3_staticdep;
  166. u32 cm_mpu_m3_dynamicdep;
  167. u32 cm_mpu_m3_mpu_m3_clkctrl;
  168. u32 cm_sdma_clkstctrl;
  169. u32 cm_sdma_staticdep;
  170. u32 cm_sdma_dynamicdep;
  171. u32 cm_sdma_sdma_clkctrl;
  172. u32 cm_memif_clkstctrl;
  173. u32 cm_memif_dmm_clkctrl;
  174. u32 cm_memif_emif_fw_clkctrl;
  175. u32 cm_memif_emif_1_clkctrl;
  176. u32 cm_memif_emif_2_clkctrl;
  177. u32 cm_memif_dll_clkctrl;
  178. u32 cm_memif_emif_h1_clkctrl;
  179. u32 cm_memif_emif_h2_clkctrl;
  180. u32 cm_memif_dll_h_clkctrl;
  181. u32 cm_c2c_clkstctrl;
  182. u32 cm_c2c_staticdep;
  183. u32 cm_c2c_dynamicdep;
  184. u32 cm_c2c_sad2d_clkctrl;
  185. u32 cm_c2c_modem_icr_clkctrl;
  186. u32 cm_c2c_sad2d_fw_clkctrl;
  187. u32 cm_l4cfg_clkstctrl;
  188. u32 cm_l4cfg_dynamicdep;
  189. u32 cm_l4cfg_l4_cfg_clkctrl;
  190. u32 cm_l4cfg_hw_sem_clkctrl;
  191. u32 cm_l4cfg_mailbox_clkctrl;
  192. u32 cm_l4cfg_sar_rom_clkctrl;
  193. u32 cm_l3instr_clkstctrl;
  194. u32 cm_l3instr_l3_3_clkctrl;
  195. u32 cm_l3instr_l3_instr_clkctrl;
  196. u32 cm_l3instr_intrconn_wp1_clkctrl;
  197. /* cm2.ivahd */
  198. u32 cm_ivahd_clkstctrl;
  199. u32 cm_ivahd_ivahd_clkctrl;
  200. u32 cm_ivahd_sl2_clkctrl;
  201. /* cm2.cam */
  202. u32 cm_cam_clkstctrl;
  203. u32 cm_cam_iss_clkctrl;
  204. u32 cm_cam_fdif_clkctrl;
  205. u32 cm_cam_vip1_clkctrl;
  206. u32 cm_cam_vip2_clkctrl;
  207. u32 cm_cam_vip3_clkctrl;
  208. u32 cm_cam_lvdsrx_clkctrl;
  209. u32 cm_cam_csi1_clkctrl;
  210. u32 cm_cam_csi2_clkctrl;
  211. /* cm2.dss */
  212. u32 cm_dss_clkstctrl;
  213. u32 cm_dss_dss_clkctrl;
  214. /* cm2.sgx */
  215. u32 cm_sgx_clkstctrl;
  216. u32 cm_sgx_sgx_clkctrl;
  217. /* cm2.l3init */
  218. u32 cm_l3init_clkstctrl;
  219. /* cm2.l3init */
  220. u32 cm_l3init_hsmmc1_clkctrl;
  221. u32 cm_l3init_hsmmc2_clkctrl;
  222. u32 cm_l3init_hsi_clkctrl;
  223. u32 cm_l3init_hsusbhost_clkctrl;
  224. u32 cm_l3init_hsusbotg_clkctrl;
  225. u32 cm_l3init_hsusbtll_clkctrl;
  226. u32 cm_l3init_p1500_clkctrl;
  227. u32 cm_l3init_fsusb_clkctrl;
  228. u32 cm_l3init_ocp2scp1_clkctrl;
  229. /* cm2.l4per */
  230. u32 cm_l4per_clkstctrl;
  231. u32 cm_l4per_dynamicdep;
  232. u32 cm_l4per_adc_clkctrl;
  233. u32 cm_l4per_gptimer10_clkctrl;
  234. u32 cm_l4per_gptimer11_clkctrl;
  235. u32 cm_l4per_gptimer2_clkctrl;
  236. u32 cm_l4per_gptimer3_clkctrl;
  237. u32 cm_l4per_gptimer4_clkctrl;
  238. u32 cm_l4per_gptimer9_clkctrl;
  239. u32 cm_l4per_elm_clkctrl;
  240. u32 cm_l4per_gpio2_clkctrl;
  241. u32 cm_l4per_gpio3_clkctrl;
  242. u32 cm_l4per_gpio4_clkctrl;
  243. u32 cm_l4per_gpio5_clkctrl;
  244. u32 cm_l4per_gpio6_clkctrl;
  245. u32 cm_l4per_hdq1w_clkctrl;
  246. u32 cm_l4per_hecc1_clkctrl;
  247. u32 cm_l4per_hecc2_clkctrl;
  248. u32 cm_l4per_i2c1_clkctrl;
  249. u32 cm_l4per_i2c2_clkctrl;
  250. u32 cm_l4per_i2c3_clkctrl;
  251. u32 cm_l4per_i2c4_clkctrl;
  252. u32 cm_l4per_l4per_clkctrl;
  253. u32 cm_l4per_mcasp2_clkctrl;
  254. u32 cm_l4per_mcasp3_clkctrl;
  255. u32 cm_l4per_mgate_clkctrl;
  256. u32 cm_l4per_mcspi1_clkctrl;
  257. u32 cm_l4per_mcspi2_clkctrl;
  258. u32 cm_l4per_mcspi3_clkctrl;
  259. u32 cm_l4per_mcspi4_clkctrl;
  260. u32 cm_l4per_gpio7_clkctrl;
  261. u32 cm_l4per_gpio8_clkctrl;
  262. u32 cm_l4per_mmcsd3_clkctrl;
  263. u32 cm_l4per_mmcsd4_clkctrl;
  264. u32 cm_l4per_msprohg_clkctrl;
  265. u32 cm_l4per_slimbus2_clkctrl;
  266. u32 cm_l4per_uart1_clkctrl;
  267. u32 cm_l4per_uart2_clkctrl;
  268. u32 cm_l4per_uart3_clkctrl;
  269. u32 cm_l4per_uart4_clkctrl;
  270. u32 cm_l4per_mmcsd5_clkctrl;
  271. u32 cm_l4per_i2c5_clkctrl;
  272. u32 cm_l4per_uart5_clkctrl;
  273. u32 cm_l4per_uart6_clkctrl;
  274. u32 cm_l4sec_clkstctrl;
  275. u32 cm_l4sec_staticdep;
  276. u32 cm_l4sec_dynamicdep;
  277. u32 cm_l4sec_aes1_clkctrl;
  278. u32 cm_l4sec_aes2_clkctrl;
  279. u32 cm_l4sec_des3des_clkctrl;
  280. u32 cm_l4sec_pkaeip29_clkctrl;
  281. u32 cm_l4sec_rng_clkctrl;
  282. u32 cm_l4sec_sha2md51_clkctrl;
  283. u32 cm_l4sec_cryptodma_clkctrl;
  284. /* l4 wkup regs */
  285. u32 cm_abe_pll_ref_clksel;
  286. u32 cm_sys_clksel;
  287. u32 cm_wkup_clkstctrl;
  288. u32 cm_wkup_l4wkup_clkctrl;
  289. u32 cm_wkup_wdtimer1_clkctrl;
  290. u32 cm_wkup_wdtimer2_clkctrl;
  291. u32 cm_wkup_gpio1_clkctrl;
  292. u32 cm_wkup_gptimer1_clkctrl;
  293. u32 cm_wkup_gptimer12_clkctrl;
  294. u32 cm_wkup_synctimer_clkctrl;
  295. u32 cm_wkup_usim_clkctrl;
  296. u32 cm_wkup_sarram_clkctrl;
  297. u32 cm_wkup_keyboard_clkctrl;
  298. u32 cm_wkup_rtc_clkctrl;
  299. u32 cm_wkup_bandgap_clkctrl;
  300. u32 cm_wkupaon_scrm_clkctrl;
  301. u32 cm_wkupaon_io_srcomp_clkctrl;
  302. u32 prm_rstctrl;
  303. u32 prm_rstst;
  304. u32 prm_vc_val_bypass;
  305. u32 prm_vc_cfg_i2c_mode;
  306. u32 prm_vc_cfg_i2c_clk;
  307. u32 prm_sldo_core_setup;
  308. u32 prm_sldo_core_ctrl;
  309. u32 prm_sldo_mpu_setup;
  310. u32 prm_sldo_mpu_ctrl;
  311. u32 prm_sldo_mm_setup;
  312. u32 prm_sldo_mm_ctrl;
  313. u32 cm_div_m4_dpll_core;
  314. u32 cm_div_m5_dpll_core;
  315. u32 cm_div_m6_dpll_core;
  316. u32 cm_div_m7_dpll_core;
  317. u32 cm_div_m4_dpll_iva;
  318. u32 cm_div_m5_dpll_iva;
  319. u32 cm_div_m4_dpll_ddrphy;
  320. u32 cm_div_m5_dpll_ddrphy;
  321. u32 cm_div_m6_dpll_ddrphy;
  322. u32 cm_div_m4_dpll_per;
  323. u32 cm_div_m5_dpll_per;
  324. u32 cm_div_m6_dpll_per;
  325. u32 cm_div_m7_dpll_per;
  326. u32 cm_l3instr_intrconn_wp1_clkct;
  327. u32 cm_l3init_usbphy_clkctrl;
  328. u32 cm_l4per_mcbsp4_clkctrl;
  329. u32 prm_vc_cfg_channel;
  330. };
  331. struct omap_sys_ctrl_regs {
  332. u32 control_status;
  333. u32 control_id_code;
  334. u32 control_std_fuse_opp_bgap;
  335. u32 control_ldosram_iva_voltage_ctrl;
  336. u32 control_ldosram_mpu_voltage_ctrl;
  337. u32 control_ldosram_core_voltage_ctrl;
  338. u32 control_paconf_global;
  339. u32 control_paconf_mode;
  340. u32 control_smart1io_padconf_0;
  341. u32 control_smart1io_padconf_1;
  342. u32 control_smart1io_padconf_2;
  343. u32 control_smart2io_padconf_0;
  344. u32 control_smart2io_padconf_1;
  345. u32 control_smart2io_padconf_2;
  346. u32 control_smart3io_padconf_0;
  347. u32 control_smart3io_padconf_1;
  348. u32 control_pbias;
  349. u32 control_i2c_0;
  350. u32 control_camera_rx;
  351. u32 control_hdmi_tx_phy;
  352. u32 control_uniportm;
  353. u32 control_dsiphy;
  354. u32 control_mcbsplp;
  355. u32 control_usb2phycore;
  356. u32 control_hdmi_1;
  357. u32 control_hsi;
  358. u32 control_ddr3ch1_0;
  359. u32 control_ddr3ch2_0;
  360. u32 control_ddrch1_0;
  361. u32 control_ddrch1_1;
  362. u32 control_ddrch2_0;
  363. u32 control_ddrch2_1;
  364. u32 control_lpddr2ch1_0;
  365. u32 control_lpddr2ch1_1;
  366. u32 control_ddrio_0;
  367. u32 control_ddrio_1;
  368. u32 control_ddrio_2;
  369. u32 control_lpddr2io1_0;
  370. u32 control_lpddr2io1_1;
  371. u32 control_lpddr2io1_2;
  372. u32 control_lpddr2io1_3;
  373. u32 control_lpddr2io2_0;
  374. u32 control_lpddr2io2_1;
  375. u32 control_lpddr2io2_2;
  376. u32 control_lpddr2io2_3;
  377. u32 control_hyst_1;
  378. u32 control_usbb_hsic_control;
  379. u32 control_c2c;
  380. u32 control_core_control_spare_rw;
  381. u32 control_core_control_spare_r;
  382. u32 control_core_control_spare_r_c0;
  383. u32 control_srcomp_north_side;
  384. u32 control_srcomp_south_side;
  385. u32 control_srcomp_east_side;
  386. u32 control_srcomp_west_side;
  387. u32 control_srcomp_code_latch;
  388. u32 control_pbiaslite;
  389. u32 control_port_emif1_sdram_config;
  390. u32 control_port_emif1_lpddr2_nvm_config;
  391. u32 control_port_emif2_sdram_config;
  392. u32 control_emif1_sdram_config_ext;
  393. u32 control_emif2_sdram_config_ext;
  394. u32 control_smart1nopmio_padconf_0;
  395. u32 control_smart1nopmio_padconf_1;
  396. u32 control_padconf_mode;
  397. u32 control_xtal_oscillator;
  398. u32 control_i2c_2;
  399. u32 control_ckobuffer;
  400. u32 control_wkup_control_spare_rw;
  401. u32 control_wkup_control_spare_r;
  402. u32 control_wkup_control_spare_r_c0;
  403. u32 control_srcomp_east_side_wkup;
  404. u32 control_efuse_1;
  405. u32 control_efuse_2;
  406. u32 control_efuse_3;
  407. u32 control_efuse_4;
  408. u32 control_efuse_5;
  409. u32 control_efuse_6;
  410. u32 control_efuse_7;
  411. u32 control_efuse_8;
  412. u32 control_efuse_9;
  413. u32 control_efuse_10;
  414. u32 control_efuse_11;
  415. u32 control_efuse_12;
  416. u32 control_efuse_13;
  417. };
  418. struct dpll_params {
  419. u32 m;
  420. u32 n;
  421. s8 m2;
  422. s8 m3;
  423. s8 m4_h11;
  424. s8 m5_h12;
  425. s8 m6_h13;
  426. s8 m7_h14;
  427. s8 h21;
  428. s8 h22;
  429. s8 h23;
  430. s8 h24;
  431. };
  432. struct dpll_regs {
  433. u32 cm_clkmode_dpll;
  434. u32 cm_idlest_dpll;
  435. u32 cm_autoidle_dpll;
  436. u32 cm_clksel_dpll;
  437. u32 cm_div_m2_dpll;
  438. u32 cm_div_m3_dpll;
  439. u32 cm_div_m4_h11_dpll;
  440. u32 cm_div_m5_h12_dpll;
  441. u32 cm_div_m6_h13_dpll;
  442. u32 cm_div_m7_h14_dpll;
  443. u32 reserved[2];
  444. u32 cm_div_h21_dpll;
  445. u32 cm_div_h22_dpll;
  446. u32 cm_div_h23_dpll;
  447. u32 cm_div_h24_dpll;
  448. };
  449. struct dplls {
  450. const struct dpll_params *mpu;
  451. const struct dpll_params *core;
  452. const struct dpll_params *per;
  453. const struct dpll_params *abe;
  454. const struct dpll_params *iva;
  455. const struct dpll_params *usb;
  456. };
  457. struct pmic_data {
  458. u32 base_offset;
  459. u32 step;
  460. u32 start_code;
  461. unsigned gpio;
  462. int gpio_en;
  463. };
  464. struct volts {
  465. u32 value;
  466. u32 addr;
  467. struct pmic_data *pmic;
  468. };
  469. struct vcores_data {
  470. struct volts mpu;
  471. struct volts core;
  472. struct volts mm;
  473. };
  474. extern struct prcm_regs const **prcm;
  475. extern struct prcm_regs const omap5_es1_prcm;
  476. extern struct prcm_regs const omap5_es2_prcm;
  477. extern struct prcm_regs const omap4_prcm;
  478. extern struct prcm_regs const dra7xx_prcm;
  479. extern struct dplls const **dplls_data;
  480. extern struct vcores_data const **omap_vcores;
  481. extern const u32 sys_clk_array[8];
  482. extern struct omap_sys_ctrl_regs const **ctrl;
  483. extern struct omap_sys_ctrl_regs const omap4_ctrl;
  484. extern struct omap_sys_ctrl_regs const omap5_ctrl;
  485. void hw_data_init(void);
  486. const struct dpll_params *get_mpu_dpll_params(struct dplls const *);
  487. const struct dpll_params *get_core_dpll_params(struct dplls const *);
  488. const struct dpll_params *get_per_dpll_params(struct dplls const *);
  489. const struct dpll_params *get_iva_dpll_params(struct dplls const *);
  490. const struct dpll_params *get_usb_dpll_params(struct dplls const *);
  491. const struct dpll_params *get_abe_dpll_params(struct dplls const *);
  492. void do_enable_clocks(u32 const *clk_domains,
  493. u32 const *clk_modules_hw_auto,
  494. u32 const *clk_modules_explicit_en,
  495. u8 wait_for_enable);
  496. void setup_post_dividers(u32 const base,
  497. const struct dpll_params *params);
  498. u32 omap_ddr_clk(void);
  499. u32 get_sys_clk_index(void);
  500. void enable_basic_clocks(void);
  501. void enable_basic_uboot_clocks(void);
  502. void enable_non_essential_clocks(void);
  503. void scale_vcores(struct vcores_data const *);
  504. u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic);
  505. void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic);
  506. /* Max value for DPLL multiplier M */
  507. #define OMAP_DPLL_MAX_N 127
  508. /* HW Init Context */
  509. #define OMAP_INIT_CONTEXT_SPL 0
  510. #define OMAP_INIT_CONTEXT_UBOOT_FROM_NOR 1
  511. #define OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL 2
  512. #define OMAP_INIT_CONTEXT_UBOOT_AFTER_CH 3
  513. static inline u32 omap_revision(void)
  514. {
  515. extern u32 *const omap_si_rev;
  516. return *omap_si_rev;
  517. }
  518. /*
  519. * silicon revisions.
  520. * Moving this to common, so that most of code can be moved to common,
  521. * directories.
  522. */
  523. /* omap4 */
  524. #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF
  525. #define OMAP4430_ES1_0 0x44300100
  526. #define OMAP4430_ES2_0 0x44300200
  527. #define OMAP4430_ES2_1 0x44300210
  528. #define OMAP4430_ES2_2 0x44300220
  529. #define OMAP4430_ES2_3 0x44300230
  530. #define OMAP4460_ES1_0 0x44600100
  531. #define OMAP4460_ES1_1 0x44600110
  532. /* omap5 */
  533. #define OMAP5430_SILICON_ID_INVALID 0
  534. #define OMAP5430_ES1_0 0x54300100
  535. #define OMAP5432_ES1_0 0x54320100
  536. #define OMAP5430_ES2_0 0x54300200
  537. #define OMAP5432_ES2_0 0x54320200
  538. #endif /* _OMAP_COMMON_H_ */