prcm-regs.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. /*
  2. *
  3. * HW regs data for OMAP5 Soc
  4. *
  5. * (C) Copyright 2013
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Sricharan R <r.sricharan@ti.com>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <asm/omap_common.h>
  29. struct prcm_regs const omap5_es1_prcm = {
  30. /* cm1.ckgen */
  31. .cm_clksel_core = 0x4a004100,
  32. .cm_clksel_abe = 0x4a004108,
  33. .cm_dll_ctrl = 0x4a004110,
  34. .cm_clkmode_dpll_core = 0x4a004120,
  35. .cm_idlest_dpll_core = 0x4a004124,
  36. .cm_autoidle_dpll_core = 0x4a004128,
  37. .cm_clksel_dpll_core = 0x4a00412c,
  38. .cm_div_m2_dpll_core = 0x4a004130,
  39. .cm_div_m3_dpll_core = 0x4a004134,
  40. .cm_div_h11_dpll_core = 0x4a004138,
  41. .cm_div_h12_dpll_core = 0x4a00413c,
  42. .cm_div_h13_dpll_core = 0x4a004140,
  43. .cm_div_h14_dpll_core = 0x4a004144,
  44. .cm_ssc_deltamstep_dpll_core = 0x4a004148,
  45. .cm_ssc_modfreqdiv_dpll_core = 0x4a00414c,
  46. .cm_emu_override_dpll_core = 0x4a004150,
  47. .cm_div_h22_dpllcore = 0x4a004154,
  48. .cm_div_h23_dpll_core = 0x4a004158,
  49. .cm_clkmode_dpll_mpu = 0x4a004160,
  50. .cm_idlest_dpll_mpu = 0x4a004164,
  51. .cm_autoidle_dpll_mpu = 0x4a004168,
  52. .cm_clksel_dpll_mpu = 0x4a00416c,
  53. .cm_div_m2_dpll_mpu = 0x4a004170,
  54. .cm_ssc_deltamstep_dpll_mpu = 0x4a004188,
  55. .cm_ssc_modfreqdiv_dpll_mpu = 0x4a00418c,
  56. .cm_bypclk_dpll_mpu = 0x4a00419c,
  57. .cm_clkmode_dpll_iva = 0x4a0041a0,
  58. .cm_idlest_dpll_iva = 0x4a0041a4,
  59. .cm_autoidle_dpll_iva = 0x4a0041a8,
  60. .cm_clksel_dpll_iva = 0x4a0041ac,
  61. .cm_div_h11_dpll_iva = 0x4a0041b8,
  62. .cm_div_h12_dpll_iva = 0x4a0041bc,
  63. .cm_ssc_deltamstep_dpll_iva = 0x4a0041c8,
  64. .cm_ssc_modfreqdiv_dpll_iva = 0x4a0041cc,
  65. .cm_bypclk_dpll_iva = 0x4a0041dc,
  66. .cm_clkmode_dpll_abe = 0x4a0041e0,
  67. .cm_idlest_dpll_abe = 0x4a0041e4,
  68. .cm_autoidle_dpll_abe = 0x4a0041e8,
  69. .cm_clksel_dpll_abe = 0x4a0041ec,
  70. .cm_div_m2_dpll_abe = 0x4a0041f0,
  71. .cm_div_m3_dpll_abe = 0x4a0041f4,
  72. .cm_ssc_deltamstep_dpll_abe = 0x4a004208,
  73. .cm_ssc_modfreqdiv_dpll_abe = 0x4a00420c,
  74. .cm_clkmode_dpll_ddrphy = 0x4a004220,
  75. .cm_idlest_dpll_ddrphy = 0x4a004224,
  76. .cm_autoidle_dpll_ddrphy = 0x4a004228,
  77. .cm_clksel_dpll_ddrphy = 0x4a00422c,
  78. .cm_div_m2_dpll_ddrphy = 0x4a004230,
  79. .cm_div_h11_dpll_ddrphy = 0x4a004238,
  80. .cm_div_h12_dpll_ddrphy = 0x4a00423c,
  81. .cm_div_h13_dpll_ddrphy = 0x4a004240,
  82. .cm_ssc_deltamstep_dpll_ddrphy = 0x4a004248,
  83. .cm_shadow_freq_config1 = 0x4a004260,
  84. .cm_mpu_mpu_clkctrl = 0x4a004320,
  85. /* cm1.dsp */
  86. .cm_dsp_clkstctrl = 0x4a004400,
  87. .cm_dsp_dsp_clkctrl = 0x4a004420,
  88. /* cm1.abe */
  89. .cm1_abe_clkstctrl = 0x4a004500,
  90. .cm1_abe_l4abe_clkctrl = 0x4a004520,
  91. .cm1_abe_aess_clkctrl = 0x4a004528,
  92. .cm1_abe_pdm_clkctrl = 0x4a004530,
  93. .cm1_abe_dmic_clkctrl = 0x4a004538,
  94. .cm1_abe_mcasp_clkctrl = 0x4a004540,
  95. .cm1_abe_mcbsp1_clkctrl = 0x4a004548,
  96. .cm1_abe_mcbsp2_clkctrl = 0x4a004550,
  97. .cm1_abe_mcbsp3_clkctrl = 0x4a004558,
  98. .cm1_abe_slimbus_clkctrl = 0x4a004560,
  99. .cm1_abe_timer5_clkctrl = 0x4a004568,
  100. .cm1_abe_timer6_clkctrl = 0x4a004570,
  101. .cm1_abe_timer7_clkctrl = 0x4a004578,
  102. .cm1_abe_timer8_clkctrl = 0x4a004580,
  103. .cm1_abe_wdt3_clkctrl = 0x4a004588,
  104. /* cm2.ckgen */
  105. .cm_clksel_mpu_m3_iss_root = 0x4a008100,
  106. .cm_clksel_usb_60mhz = 0x4a008104,
  107. .cm_scale_fclk = 0x4a008108,
  108. .cm_core_dvfs_perf1 = 0x4a008110,
  109. .cm_core_dvfs_perf2 = 0x4a008114,
  110. .cm_core_dvfs_perf3 = 0x4a008118,
  111. .cm_core_dvfs_perf4 = 0x4a00811c,
  112. .cm_core_dvfs_current = 0x4a008124,
  113. .cm_iva_dvfs_perf_tesla = 0x4a008128,
  114. .cm_iva_dvfs_perf_ivahd = 0x4a00812c,
  115. .cm_iva_dvfs_perf_abe = 0x4a008130,
  116. .cm_iva_dvfs_current = 0x4a008138,
  117. .cm_clkmode_dpll_per = 0x4a008140,
  118. .cm_idlest_dpll_per = 0x4a008144,
  119. .cm_autoidle_dpll_per = 0x4a008148,
  120. .cm_clksel_dpll_per = 0x4a00814c,
  121. .cm_div_m2_dpll_per = 0x4a008150,
  122. .cm_div_m3_dpll_per = 0x4a008154,
  123. .cm_div_h11_dpll_per = 0x4a008158,
  124. .cm_div_h12_dpll_per = 0x4a00815c,
  125. .cm_div_h14_dpll_per = 0x4a008164,
  126. .cm_ssc_deltamstep_dpll_per = 0x4a008168,
  127. .cm_ssc_modfreqdiv_dpll_per = 0x4a00816c,
  128. .cm_emu_override_dpll_per = 0x4a008170,
  129. .cm_clkmode_dpll_usb = 0x4a008180,
  130. .cm_idlest_dpll_usb = 0x4a008184,
  131. .cm_autoidle_dpll_usb = 0x4a008188,
  132. .cm_clksel_dpll_usb = 0x4a00818c,
  133. .cm_div_m2_dpll_usb = 0x4a008190,
  134. .cm_ssc_deltamstep_dpll_usb = 0x4a0081a8,
  135. .cm_ssc_modfreqdiv_dpll_usb = 0x4a0081ac,
  136. .cm_clkdcoldo_dpll_usb = 0x4a0081b4,
  137. .cm_clkmode_dpll_unipro = 0x4a0081c0,
  138. .cm_idlest_dpll_unipro = 0x4a0081c4,
  139. .cm_autoidle_dpll_unipro = 0x4a0081c8,
  140. .cm_clksel_dpll_unipro = 0x4a0081cc,
  141. .cm_div_m2_dpll_unipro = 0x4a0081d0,
  142. .cm_ssc_deltamstep_dpll_unipro = 0x4a0081e8,
  143. .cm_ssc_modfreqdiv_dpll_unipro = 0x4a0081ec,
  144. /* cm2.core */
  145. .cm_coreaon_bandgap_clkctrl = 0x4a008648,
  146. .cm_coreaon_io_srcomp_clkctrl = 0x4a008650,
  147. .cm_l3_1_clkstctrl = 0x4a008700,
  148. .cm_l3_1_dynamicdep = 0x4a008708,
  149. .cm_l3_1_l3_1_clkctrl = 0x4a008720,
  150. .cm_l3_2_clkstctrl = 0x4a008800,
  151. .cm_l3_2_dynamicdep = 0x4a008808,
  152. .cm_l3_2_l3_2_clkctrl = 0x4a008820,
  153. .cm_l3_2_gpmc_clkctrl = 0x4a008828,
  154. .cm_l3_2_ocmc_ram_clkctrl = 0x4a008830,
  155. .cm_mpu_m3_clkstctrl = 0x4a008900,
  156. .cm_mpu_m3_staticdep = 0x4a008904,
  157. .cm_mpu_m3_dynamicdep = 0x4a008908,
  158. .cm_mpu_m3_mpu_m3_clkctrl = 0x4a008920,
  159. .cm_sdma_clkstctrl = 0x4a008a00,
  160. .cm_sdma_staticdep = 0x4a008a04,
  161. .cm_sdma_dynamicdep = 0x4a008a08,
  162. .cm_sdma_sdma_clkctrl = 0x4a008a20,
  163. .cm_memif_clkstctrl = 0x4a008b00,
  164. .cm_memif_dmm_clkctrl = 0x4a008b20,
  165. .cm_memif_emif_fw_clkctrl = 0x4a008b28,
  166. .cm_memif_emif_1_clkctrl = 0x4a008b30,
  167. .cm_memif_emif_2_clkctrl = 0x4a008b38,
  168. .cm_memif_dll_clkctrl = 0x4a008b40,
  169. .cm_memif_emif_h1_clkctrl = 0x4a008b50,
  170. .cm_memif_emif_h2_clkctrl = 0x4a008b58,
  171. .cm_memif_dll_h_clkctrl = 0x4a008b60,
  172. .cm_c2c_clkstctrl = 0x4a008c00,
  173. .cm_c2c_staticdep = 0x4a008c04,
  174. .cm_c2c_dynamicdep = 0x4a008c08,
  175. .cm_c2c_sad2d_clkctrl = 0x4a008c20,
  176. .cm_c2c_modem_icr_clkctrl = 0x4a008c28,
  177. .cm_c2c_sad2d_fw_clkctrl = 0x4a008c30,
  178. .cm_l4cfg_clkstctrl = 0x4a008d00,
  179. .cm_l4cfg_dynamicdep = 0x4a008d08,
  180. .cm_l4cfg_l4_cfg_clkctrl = 0x4a008d20,
  181. .cm_l4cfg_hw_sem_clkctrl = 0x4a008d28,
  182. .cm_l4cfg_mailbox_clkctrl = 0x4a008d30,
  183. .cm_l4cfg_sar_rom_clkctrl = 0x4a008d38,
  184. .cm_l3instr_clkstctrl = 0x4a008e00,
  185. .cm_l3instr_l3_3_clkctrl = 0x4a008e20,
  186. .cm_l3instr_l3_instr_clkctrl = 0x4a008e28,
  187. .cm_l3instr_intrconn_wp1_clkctrl = 0x4a008e40,
  188. /* cm2.ivahd */
  189. .cm_ivahd_clkstctrl = 0x4a008f00,
  190. .cm_ivahd_ivahd_clkctrl = 0x4a008f20,
  191. .cm_ivahd_sl2_clkctrl = 0x4a008f28,
  192. /* cm2.cam */
  193. .cm_cam_clkstctrl = 0x4a009000,
  194. .cm_cam_iss_clkctrl = 0x4a009020,
  195. .cm_cam_fdif_clkctrl = 0x4a009028,
  196. /* cm2.dss */
  197. .cm_dss_clkstctrl = 0x4a009100,
  198. .cm_dss_dss_clkctrl = 0x4a009120,
  199. /* cm2.sgx */
  200. .cm_sgx_clkstctrl = 0x4a009200,
  201. .cm_sgx_sgx_clkctrl = 0x4a009220,
  202. /* cm2.l3init */
  203. .cm_l3init_clkstctrl = 0x4a009300,
  204. .cm_l3init_hsmmc1_clkctrl = 0x4a009328,
  205. .cm_l3init_hsmmc2_clkctrl = 0x4a009330,
  206. .cm_l3init_hsi_clkctrl = 0x4a009338,
  207. .cm_l3init_hsusbhost_clkctrl = 0x4a009358,
  208. .cm_l3init_hsusbotg_clkctrl = 0x4a009360,
  209. .cm_l3init_hsusbtll_clkctrl = 0x4a009368,
  210. .cm_l3init_p1500_clkctrl = 0x4a009378,
  211. .cm_l3init_fsusb_clkctrl = 0x4a0093d0,
  212. .cm_l3init_ocp2scp1_clkctrl = 0x4a0093e0,
  213. /* cm2.l4per */
  214. .cm_l4per_clkstctrl = 0x4a009400,
  215. .cm_l4per_dynamicdep = 0x4a009408,
  216. .cm_l4per_adc_clkctrl = 0x4a009420,
  217. .cm_l4per_gptimer10_clkctrl = 0x4a009428,
  218. .cm_l4per_gptimer11_clkctrl = 0x4a009430,
  219. .cm_l4per_gptimer2_clkctrl = 0x4a009438,
  220. .cm_l4per_gptimer3_clkctrl = 0x4a009440,
  221. .cm_l4per_gptimer4_clkctrl = 0x4a009448,
  222. .cm_l4per_gptimer9_clkctrl = 0x4a009450,
  223. .cm_l4per_elm_clkctrl = 0x4a009458,
  224. .cm_l4per_gpio2_clkctrl = 0x4a009460,
  225. .cm_l4per_gpio3_clkctrl = 0x4a009468,
  226. .cm_l4per_gpio4_clkctrl = 0x4a009470,
  227. .cm_l4per_gpio5_clkctrl = 0x4a009478,
  228. .cm_l4per_gpio6_clkctrl = 0x4a009480,
  229. .cm_l4per_hdq1w_clkctrl = 0x4a009488,
  230. .cm_l4per_hecc1_clkctrl = 0x4a009490,
  231. .cm_l4per_hecc2_clkctrl = 0x4a009498,
  232. .cm_l4per_i2c1_clkctrl = 0x4a0094a0,
  233. .cm_l4per_i2c2_clkctrl = 0x4a0094a8,
  234. .cm_l4per_i2c3_clkctrl = 0x4a0094b0,
  235. .cm_l4per_i2c4_clkctrl = 0x4a0094b8,
  236. .cm_l4per_l4per_clkctrl = 0x4a0094c0,
  237. .cm_l4per_mcasp2_clkctrl = 0x4a0094d0,
  238. .cm_l4per_mcasp3_clkctrl = 0x4a0094d8,
  239. .cm_l4per_mgate_clkctrl = 0x4a0094e8,
  240. .cm_l4per_mcspi1_clkctrl = 0x4a0094f0,
  241. .cm_l4per_mcspi2_clkctrl = 0x4a0094f8,
  242. .cm_l4per_mcspi3_clkctrl = 0x4a009500,
  243. .cm_l4per_mcspi4_clkctrl = 0x4a009508,
  244. .cm_l4per_gpio7_clkctrl = 0x4a009510,
  245. .cm_l4per_gpio8_clkctrl = 0x4a009518,
  246. .cm_l4per_mmcsd3_clkctrl = 0x4a009520,
  247. .cm_l4per_mmcsd4_clkctrl = 0x4a009528,
  248. .cm_l4per_msprohg_clkctrl = 0x4a009530,
  249. .cm_l4per_slimbus2_clkctrl = 0x4a009538,
  250. .cm_l4per_uart1_clkctrl = 0x4a009540,
  251. .cm_l4per_uart2_clkctrl = 0x4a009548,
  252. .cm_l4per_uart3_clkctrl = 0x4a009550,
  253. .cm_l4per_uart4_clkctrl = 0x4a009558,
  254. .cm_l4per_mmcsd5_clkctrl = 0x4a009560,
  255. .cm_l4per_i2c5_clkctrl = 0x4a009568,
  256. .cm_l4per_uart5_clkctrl = 0x4a009570,
  257. .cm_l4per_uart6_clkctrl = 0x4a009578,
  258. .cm_l4sec_clkstctrl = 0x4a009580,
  259. .cm_l4sec_staticdep = 0x4a009584,
  260. .cm_l4sec_dynamicdep = 0x4a009588,
  261. .cm_l4sec_aes1_clkctrl = 0x4a0095a0,
  262. .cm_l4sec_aes2_clkctrl = 0x4a0095a8,
  263. .cm_l4sec_des3des_clkctrl = 0x4a0095b0,
  264. .cm_l4sec_pkaeip29_clkctrl = 0x4a0095b8,
  265. .cm_l4sec_rng_clkctrl = 0x4a0095c0,
  266. .cm_l4sec_sha2md51_clkctrl = 0x4a0095c8,
  267. .cm_l4sec_cryptodma_clkctrl = 0x4a0095d8,
  268. /* l4 wkup regs */
  269. .cm_abe_pll_ref_clksel = 0x4ae0610c,
  270. .cm_sys_clksel = 0x4ae06110,
  271. .cm_wkup_clkstctrl = 0x4ae07800,
  272. .cm_wkup_l4wkup_clkctrl = 0x4ae07820,
  273. .cm_wkup_wdtimer1_clkctrl = 0x4ae07828,
  274. .cm_wkup_wdtimer2_clkctrl = 0x4ae07830,
  275. .cm_wkup_gpio1_clkctrl = 0x4ae07838,
  276. .cm_wkup_gptimer1_clkctrl = 0x4ae07840,
  277. .cm_wkup_gptimer12_clkctrl = 0x4ae07848,
  278. .cm_wkup_synctimer_clkctrl = 0x4ae07850,
  279. .cm_wkup_usim_clkctrl = 0x4ae07858,
  280. .cm_wkup_sarram_clkctrl = 0x4ae07860,
  281. .cm_wkup_keyboard_clkctrl = 0x4ae07878,
  282. .cm_wkup_rtc_clkctrl = 0x4ae07880,
  283. .cm_wkup_bandgap_clkctrl = 0x4ae07888,
  284. .cm_wkupaon_scrm_clkctrl = 0x4ae07890,
  285. .cm_wkupaon_io_srcomp_clkctrl = 0x4ae07898,
  286. .prm_vc_val_bypass = 0x4ae07ba0,
  287. .prm_vc_cfg_i2c_mode = 0x4ae07bb4,
  288. .prm_vc_cfg_i2c_clk = 0x4ae07bb8,
  289. .prm_sldo_core_setup = 0x4ae07bc4,
  290. .prm_sldo_core_ctrl = 0x4ae07bc8,
  291. .prm_sldo_mpu_setup = 0x4ae07bcc,
  292. .prm_sldo_mpu_ctrl = 0x4ae07bd0,
  293. .prm_sldo_mm_setup = 0x4ae07bd4,
  294. .prm_sldo_mm_ctrl = 0x4ae07bd8,
  295. };
  296. struct omap_sys_ctrl_regs const omap5_ctrl = {
  297. .control_status = 0x4A002134,
  298. .control_paconf_global = 0x4A002DA0,
  299. .control_paconf_mode = 0x4A002DA4,
  300. .control_smart1io_padconf_0 = 0x4A002DA8,
  301. .control_smart1io_padconf_1 = 0x4A002DAC,
  302. .control_smart1io_padconf_2 = 0x4A002DB0,
  303. .control_smart2io_padconf_0 = 0x4A002DB4,
  304. .control_smart2io_padconf_1 = 0x4A002DB8,
  305. .control_smart2io_padconf_2 = 0x4A002DBC,
  306. .control_smart3io_padconf_0 = 0x4A002DC0,
  307. .control_smart3io_padconf_1 = 0x4A002DC4,
  308. .control_pbias = 0x4A002E00,
  309. .control_i2c_0 = 0x4A002E04,
  310. .control_camera_rx = 0x4A002E08,
  311. .control_hdmi_tx_phy = 0x4A002E0C,
  312. .control_uniportm = 0x4A002E10,
  313. .control_dsiphy = 0x4A002E14,
  314. .control_mcbsplp = 0x4A002E18,
  315. .control_usb2phycore = 0x4A002E1C,
  316. .control_hdmi_1 = 0x4A002E20,
  317. .control_hsi = 0x4A002E24,
  318. .control_ddr3ch1_0 = 0x4A002E30,
  319. .control_ddr3ch2_0 = 0x4A002E34,
  320. .control_ddrch1_0 = 0x4A002E38,
  321. .control_ddrch1_1 = 0x4A002E3C,
  322. .control_ddrch2_0 = 0x4A002E40,
  323. .control_ddrch2_1 = 0x4A002E44,
  324. .control_lpddr2ch1_0 = 0x4A002E48,
  325. .control_lpddr2ch1_1 = 0x4A002E4C,
  326. .control_ddrio_0 = 0x4A002E50,
  327. .control_ddrio_1 = 0x4A002E54,
  328. .control_ddrio_2 = 0x4A002E58,
  329. .control_hyst_1 = 0x4A002E5C,
  330. .control_usbb_hsic_control = 0x4A002E60,
  331. .control_c2c = 0x4A002E64,
  332. .control_core_control_spare_rw = 0x4A002E68,
  333. .control_core_control_spare_r = 0x4A002E6C,
  334. .control_core_control_spare_r_c0 = 0x4A002E70,
  335. .control_srcomp_north_side = 0x4A002E74,
  336. .control_srcomp_south_side = 0x4A002E78,
  337. .control_srcomp_east_side = 0x4A002E7C,
  338. .control_srcomp_west_side = 0x4A002E80,
  339. .control_srcomp_code_latch = 0x4A002E84,
  340. .control_port_emif1_sdram_config = 0x4AE0C110,
  341. .control_port_emif1_lpddr2_nvm_config = 0x4AE0C114,
  342. .control_port_emif2_sdram_config = 0x4AE0C118,
  343. .control_emif1_sdram_config_ext = 0x4AE0C144,
  344. .control_emif2_sdram_config_ext = 0x4AE0C148,
  345. .control_smart1nopmio_padconf_0 = 0x4AE0CDA0,
  346. .control_smart1nopmio_padconf_1 = 0x4AE0CDA4,
  347. .control_padconf_mode = 0x4AE0CDA8,
  348. .control_xtal_oscillator = 0x4AE0CDAC,
  349. .control_i2c_2 = 0x4AE0CDB0,
  350. .control_ckobuffer = 0x4AE0CDB4,
  351. .control_wkup_control_spare_rw = 0x4AE0CDB8,
  352. .control_wkup_control_spare_r = 0x4AE0CDBC,
  353. .control_wkup_control_spare_r_c0 = 0x4AE0CDC0,
  354. .control_srcomp_east_side_wkup = 0x4AE0CDC4,
  355. .control_efuse_1 = 0x4AE0CDC8,
  356. .control_efuse_2 = 0x4AE0CDCC,
  357. .control_efuse_3 = 0x4AE0CDD0,
  358. .control_efuse_4 = 0x4AE0CDD4,
  359. .control_efuse_5 = 0x4AE0CDD8,
  360. .control_efuse_6 = 0x4AE0CDDC,
  361. .control_efuse_7 = 0x4AE0CDE0,
  362. .control_efuse_8 = 0x4AE0CDE4,
  363. .control_efuse_9 = 0x4AE0CDE8,
  364. .control_efuse_10 = 0x4AE0CDEC,
  365. .control_efuse_11 = 0x4AE0CDF0,
  366. .control_efuse_12 = 0x4AE0CDF4,
  367. .control_efuse_13 = 0x4AE0CDF8,
  368. };
  369. struct prcm_regs const omap5_es2_prcm = {
  370. /* cm1.ckgen */
  371. .cm_clksel_core = 0x4a004100,
  372. .cm_clksel_abe = 0x4a004108,
  373. .cm_dll_ctrl = 0x4a004110,
  374. .cm_clkmode_dpll_core = 0x4a004120,
  375. .cm_idlest_dpll_core = 0x4a004124,
  376. .cm_autoidle_dpll_core = 0x4a004128,
  377. .cm_clksel_dpll_core = 0x4a00412c,
  378. .cm_div_m2_dpll_core = 0x4a004130,
  379. .cm_div_m3_dpll_core = 0x4a004134,
  380. .cm_div_h11_dpll_core = 0x4a004138,
  381. .cm_div_h12_dpll_core = 0x4a00413c,
  382. .cm_div_h13_dpll_core = 0x4a004140,
  383. .cm_div_h14_dpll_core = 0x4a004144,
  384. .cm_ssc_deltamstep_dpll_core = 0x4a004148,
  385. .cm_ssc_modfreqdiv_dpll_core = 0x4a00414c,
  386. .cm_div_h21_dpll_core = 0x4a004150,
  387. .cm_div_h22_dpllcore = 0x4a004154,
  388. .cm_div_h23_dpll_core = 0x4a004158,
  389. .cm_div_h24_dpll_core = 0x4a00415c,
  390. .cm_clkmode_dpll_mpu = 0x4a004160,
  391. .cm_idlest_dpll_mpu = 0x4a004164,
  392. .cm_autoidle_dpll_mpu = 0x4a004168,
  393. .cm_clksel_dpll_mpu = 0x4a00416c,
  394. .cm_div_m2_dpll_mpu = 0x4a004170,
  395. .cm_ssc_deltamstep_dpll_mpu = 0x4a004188,
  396. .cm_ssc_modfreqdiv_dpll_mpu = 0x4a00418c,
  397. .cm_bypclk_dpll_mpu = 0x4a00419c,
  398. .cm_clkmode_dpll_iva = 0x4a0041a0,
  399. .cm_idlest_dpll_iva = 0x4a0041a4,
  400. .cm_autoidle_dpll_iva = 0x4a0041a8,
  401. .cm_clksel_dpll_iva = 0x4a0041ac,
  402. .cm_div_h11_dpll_iva = 0x4a0041b8,
  403. .cm_div_h12_dpll_iva = 0x4a0041bc,
  404. .cm_ssc_deltamstep_dpll_iva = 0x4a0041c8,
  405. .cm_ssc_modfreqdiv_dpll_iva = 0x4a0041cc,
  406. .cm_bypclk_dpll_iva = 0x4a0041dc,
  407. .cm_clkmode_dpll_abe = 0x4a0041e0,
  408. .cm_idlest_dpll_abe = 0x4a0041e4,
  409. .cm_autoidle_dpll_abe = 0x4a0041e8,
  410. .cm_clksel_dpll_abe = 0x4a0041ec,
  411. .cm_div_m2_dpll_abe = 0x4a0041f0,
  412. .cm_div_m3_dpll_abe = 0x4a0041f4,
  413. .cm_ssc_deltamstep_dpll_abe = 0x4a004208,
  414. .cm_ssc_modfreqdiv_dpll_abe = 0x4a00420c,
  415. .cm_clkmode_dpll_ddrphy = 0x4a004220,
  416. .cm_idlest_dpll_ddrphy = 0x4a004224,
  417. .cm_autoidle_dpll_ddrphy = 0x4a004228,
  418. .cm_clksel_dpll_ddrphy = 0x4a00422c,
  419. .cm_div_m2_dpll_ddrphy = 0x4a004230,
  420. .cm_div_h11_dpll_ddrphy = 0x4a004238,
  421. .cm_div_h12_dpll_ddrphy = 0x4a00423c,
  422. .cm_div_h13_dpll_ddrphy = 0x4a004240,
  423. .cm_ssc_deltamstep_dpll_ddrphy = 0x4a004248,
  424. .cm_shadow_freq_config1 = 0x4a004260,
  425. .cm_mpu_mpu_clkctrl = 0x4a004320,
  426. /* cm1.dsp */
  427. .cm_dsp_clkstctrl = 0x4a004400,
  428. .cm_dsp_dsp_clkctrl = 0x4a004420,
  429. /* cm1.abe */
  430. .cm1_abe_clkstctrl = 0x4a004500,
  431. .cm1_abe_l4abe_clkctrl = 0x4a004520,
  432. .cm1_abe_aess_clkctrl = 0x4a004528,
  433. .cm1_abe_pdm_clkctrl = 0x4a004530,
  434. .cm1_abe_dmic_clkctrl = 0x4a004538,
  435. .cm1_abe_mcasp_clkctrl = 0x4a004540,
  436. .cm1_abe_mcbsp1_clkctrl = 0x4a004548,
  437. .cm1_abe_mcbsp2_clkctrl = 0x4a004550,
  438. .cm1_abe_mcbsp3_clkctrl = 0x4a004558,
  439. .cm1_abe_slimbus_clkctrl = 0x4a004560,
  440. .cm1_abe_timer5_clkctrl = 0x4a004568,
  441. .cm1_abe_timer6_clkctrl = 0x4a004570,
  442. .cm1_abe_timer7_clkctrl = 0x4a004578,
  443. .cm1_abe_timer8_clkctrl = 0x4a004580,
  444. .cm1_abe_wdt3_clkctrl = 0x4a004588,
  445. /* cm2.ckgen */
  446. .cm_clksel_mpu_m3_iss_root = 0x4a008100,
  447. .cm_clksel_usb_60mhz = 0x4a008104,
  448. .cm_scale_fclk = 0x4a008108,
  449. .cm_core_dvfs_perf1 = 0x4a008110,
  450. .cm_core_dvfs_perf2 = 0x4a008114,
  451. .cm_core_dvfs_perf3 = 0x4a008118,
  452. .cm_core_dvfs_perf4 = 0x4a00811c,
  453. .cm_core_dvfs_current = 0x4a008124,
  454. .cm_iva_dvfs_perf_tesla = 0x4a008128,
  455. .cm_iva_dvfs_perf_ivahd = 0x4a00812c,
  456. .cm_iva_dvfs_perf_abe = 0x4a008130,
  457. .cm_iva_dvfs_current = 0x4a008138,
  458. .cm_clkmode_dpll_per = 0x4a008140,
  459. .cm_idlest_dpll_per = 0x4a008144,
  460. .cm_autoidle_dpll_per = 0x4a008148,
  461. .cm_clksel_dpll_per = 0x4a00814c,
  462. .cm_div_m2_dpll_per = 0x4a008150,
  463. .cm_div_m3_dpll_per = 0x4a008154,
  464. .cm_div_h11_dpll_per = 0x4a008158,
  465. .cm_div_h12_dpll_per = 0x4a00815c,
  466. .cm_div_h13_dpll_per = 0x4a008160,
  467. .cm_div_h14_dpll_per = 0x4a008164,
  468. .cm_ssc_deltamstep_dpll_per = 0x4a008168,
  469. .cm_ssc_modfreqdiv_dpll_per = 0x4a00816c,
  470. .cm_emu_override_dpll_per = 0x4a008170,
  471. .cm_clkmode_dpll_usb = 0x4a008180,
  472. .cm_idlest_dpll_usb = 0x4a008184,
  473. .cm_autoidle_dpll_usb = 0x4a008188,
  474. .cm_clksel_dpll_usb = 0x4a00818c,
  475. .cm_div_m2_dpll_usb = 0x4a008190,
  476. .cm_ssc_deltamstep_dpll_usb = 0x4a0081a8,
  477. .cm_ssc_modfreqdiv_dpll_usb = 0x4a0081ac,
  478. .cm_clkdcoldo_dpll_usb = 0x4a0081b4,
  479. .cm_clkmode_dpll_unipro = 0x4a0081c0,
  480. .cm_idlest_dpll_unipro = 0x4a0081c4,
  481. .cm_autoidle_dpll_unipro = 0x4a0081c8,
  482. .cm_clksel_dpll_unipro = 0x4a0081cc,
  483. .cm_div_m2_dpll_unipro = 0x4a0081d0,
  484. .cm_ssc_deltamstep_dpll_unipro = 0x4a0081e8,
  485. .cm_ssc_modfreqdiv_dpll_unipro = 0x4a0081ec,
  486. .cm_coreaon_bandgap_clkctrl = 0x4a008648,
  487. .cm_coreaon_io_srcomp_clkctrl = 0x4a008650,
  488. /* cm2.core */
  489. .cm_l3_1_clkstctrl = 0x4a008700,
  490. .cm_l3_1_dynamicdep = 0x4a008708,
  491. .cm_l3_1_l3_1_clkctrl = 0x4a008720,
  492. .cm_l3_2_clkstctrl = 0x4a008800,
  493. .cm_l3_2_dynamicdep = 0x4a008808,
  494. .cm_l3_2_l3_2_clkctrl = 0x4a008820,
  495. .cm_l3_2_gpmc_clkctrl = 0x4a008828,
  496. .cm_l3_2_ocmc_ram_clkctrl = 0x4a008830,
  497. .cm_mpu_m3_clkstctrl = 0x4a008900,
  498. .cm_mpu_m3_staticdep = 0x4a008904,
  499. .cm_mpu_m3_dynamicdep = 0x4a008908,
  500. .cm_mpu_m3_mpu_m3_clkctrl = 0x4a008920,
  501. .cm_sdma_clkstctrl = 0x4a008a00,
  502. .cm_sdma_staticdep = 0x4a008a04,
  503. .cm_sdma_dynamicdep = 0x4a008a08,
  504. .cm_sdma_sdma_clkctrl = 0x4a008a20,
  505. .cm_memif_clkstctrl = 0x4a008b00,
  506. .cm_memif_dmm_clkctrl = 0x4a008b20,
  507. .cm_memif_emif_fw_clkctrl = 0x4a008b28,
  508. .cm_memif_emif_1_clkctrl = 0x4a008b30,
  509. .cm_memif_emif_2_clkctrl = 0x4a008b38,
  510. .cm_memif_dll_clkctrl = 0x4a008b40,
  511. .cm_memif_emif_h1_clkctrl = 0x4a008b50,
  512. .cm_memif_emif_h2_clkctrl = 0x4a008b58,
  513. .cm_memif_dll_h_clkctrl = 0x4a008b60,
  514. .cm_c2c_clkstctrl = 0x4a008c00,
  515. .cm_c2c_staticdep = 0x4a008c04,
  516. .cm_c2c_dynamicdep = 0x4a008c08,
  517. .cm_c2c_sad2d_clkctrl = 0x4a008c20,
  518. .cm_c2c_modem_icr_clkctrl = 0x4a008c28,
  519. .cm_c2c_sad2d_fw_clkctrl = 0x4a008c30,
  520. .cm_l4cfg_clkstctrl = 0x4a008d00,
  521. .cm_l4cfg_dynamicdep = 0x4a008d08,
  522. .cm_l4cfg_l4_cfg_clkctrl = 0x4a008d20,
  523. .cm_l4cfg_hw_sem_clkctrl = 0x4a008d28,
  524. .cm_l4cfg_mailbox_clkctrl = 0x4a008d30,
  525. .cm_l4cfg_sar_rom_clkctrl = 0x4a008d38,
  526. .cm_l3instr_clkstctrl = 0x4a008e00,
  527. .cm_l3instr_l3_3_clkctrl = 0x4a008e20,
  528. .cm_l3instr_l3_instr_clkctrl = 0x4a008e28,
  529. .cm_l3instr_intrconn_wp1_clkctrl = 0x4a008e40,
  530. .cm_l4per_clkstctrl = 0x4a009000,
  531. .cm_l4per_dynamicdep = 0x4a009008,
  532. .cm_l4per_adc_clkctrl = 0x4a009020,
  533. .cm_l4per_gptimer10_clkctrl = 0x4a009028,
  534. .cm_l4per_gptimer11_clkctrl = 0x4a009030,
  535. .cm_l4per_gptimer2_clkctrl = 0x4a009038,
  536. .cm_l4per_gptimer3_clkctrl = 0x4a009040,
  537. .cm_l4per_gptimer4_clkctrl = 0x4a009048,
  538. .cm_l4per_gptimer9_clkctrl = 0x4a009050,
  539. .cm_l4per_elm_clkctrl = 0x4a009058,
  540. .cm_l4per_gpio2_clkctrl = 0x4a009060,
  541. .cm_l4per_gpio3_clkctrl = 0x4a009068,
  542. .cm_l4per_gpio4_clkctrl = 0x4a009070,
  543. .cm_l4per_gpio5_clkctrl = 0x4a009078,
  544. .cm_l4per_gpio6_clkctrl = 0x4a009080,
  545. .cm_l4per_hdq1w_clkctrl = 0x4a009088,
  546. .cm_l4per_hecc1_clkctrl = 0x4a009090,
  547. .cm_l4per_hecc2_clkctrl = 0x4a009098,
  548. .cm_l4per_i2c1_clkctrl = 0x4a0090a0,
  549. .cm_l4per_i2c2_clkctrl = 0x4a0090a8,
  550. .cm_l4per_i2c3_clkctrl = 0x4a0090b0,
  551. .cm_l4per_i2c4_clkctrl = 0x4a0090b8,
  552. .cm_l4per_l4per_clkctrl = 0x4a0090c0,
  553. .cm_l4per_mcasp2_clkctrl = 0x4a0090d0,
  554. .cm_l4per_mcasp3_clkctrl = 0x4a0090d8,
  555. .cm_l4per_mgate_clkctrl = 0x4a0090e8,
  556. .cm_l4per_mcspi1_clkctrl = 0x4a0090f0,
  557. .cm_l4per_mcspi2_clkctrl = 0x4a0090f8,
  558. .cm_l4per_mcspi3_clkctrl = 0x4a009100,
  559. .cm_l4per_mcspi4_clkctrl = 0x4a009108,
  560. .cm_l4per_gpio7_clkctrl = 0x4a009110,
  561. .cm_l4per_gpio8_clkctrl = 0x4a009118,
  562. .cm_l4per_mmcsd3_clkctrl = 0x4a009120,
  563. .cm_l4per_mmcsd4_clkctrl = 0x4a009128,
  564. .cm_l4per_msprohg_clkctrl = 0x4a009130,
  565. .cm_l4per_slimbus2_clkctrl = 0x4a009138,
  566. .cm_l4per_uart1_clkctrl = 0x4a009140,
  567. .cm_l4per_uart2_clkctrl = 0x4a009148,
  568. .cm_l4per_uart3_clkctrl = 0x4a009150,
  569. .cm_l4per_uart4_clkctrl = 0x4a009158,
  570. .cm_l4per_mmcsd5_clkctrl = 0x4a009160,
  571. .cm_l4per_i2c5_clkctrl = 0x4a009168,
  572. .cm_l4per_uart5_clkctrl = 0x4a009170,
  573. .cm_l4per_uart6_clkctrl = 0x4a009178,
  574. .cm_l4sec_clkstctrl = 0x4a009180,
  575. .cm_l4sec_staticdep = 0x4a009184,
  576. .cm_l4sec_dynamicdep = 0x4a009188,
  577. .cm_l4sec_aes1_clkctrl = 0x4a0091a0,
  578. .cm_l4sec_aes2_clkctrl = 0x4a0091a8,
  579. .cm_l4sec_des3des_clkctrl = 0x4a0091b0,
  580. .cm_l4sec_pkaeip29_clkctrl = 0x4a0091b8,
  581. .cm_l4sec_rng_clkctrl = 0x4a0091c0,
  582. .cm_l4sec_sha2md51_clkctrl = 0x4a0091c8,
  583. .cm_l4sec_cryptodma_clkctrl = 0x4a0091d8,
  584. /* cm2.ivahd */
  585. .cm_ivahd_clkstctrl = 0x4a009200,
  586. .cm_ivahd_ivahd_clkctrl = 0x4a009220,
  587. .cm_ivahd_sl2_clkctrl = 0x4a009228,
  588. /* cm2.cam */
  589. .cm_cam_clkstctrl = 0x4a009300,
  590. .cm_cam_iss_clkctrl = 0x4a009320,
  591. .cm_cam_fdif_clkctrl = 0x4a009328,
  592. /* cm2.dss */
  593. .cm_dss_clkstctrl = 0x4a009400,
  594. .cm_dss_dss_clkctrl = 0x4a009420,
  595. /* cm2.sgx */
  596. .cm_sgx_clkstctrl = 0x4a009500,
  597. .cm_sgx_sgx_clkctrl = 0x4a009520,
  598. /* cm2.l3init */
  599. .cm_l3init_clkstctrl = 0x4a009600,
  600. /* cm2.l3init */
  601. .cm_l3init_hsmmc1_clkctrl = 0x4a009628,
  602. .cm_l3init_hsmmc2_clkctrl = 0x4a009630,
  603. .cm_l3init_hsi_clkctrl = 0x4a009638,
  604. .cm_l3init_hsusbhost_clkctrl = 0x4a009658,
  605. .cm_l3init_hsusbotg_clkctrl = 0x4a009660,
  606. .cm_l3init_hsusbtll_clkctrl = 0x4a009668,
  607. .cm_l3init_p1500_clkctrl = 0x4a009678,
  608. .cm_l3init_fsusb_clkctrl = 0x4a0096d0,
  609. .cm_l3init_ocp2scp1_clkctrl = 0x4a0096e0,
  610. /* l4 wkup regs */
  611. .cm_abe_pll_ref_clksel = 0x4ae0610c,
  612. .cm_sys_clksel = 0x4ae06110,
  613. .cm_wkup_clkstctrl = 0x4ae07900,
  614. .cm_wkup_l4wkup_clkctrl = 0x4ae07920,
  615. .cm_wkup_wdtimer1_clkctrl = 0x4ae07928,
  616. .cm_wkup_wdtimer2_clkctrl = 0x4ae07930,
  617. .cm_wkup_gpio1_clkctrl = 0x4ae07938,
  618. .cm_wkup_gptimer1_clkctrl = 0x4ae07940,
  619. .cm_wkup_gptimer12_clkctrl = 0x4ae07948,
  620. .cm_wkup_synctimer_clkctrl = 0x4ae07950,
  621. .cm_wkup_usim_clkctrl = 0x4ae07958,
  622. .cm_wkup_sarram_clkctrl = 0x4ae07960,
  623. .cm_wkup_keyboard_clkctrl = 0x4ae07978,
  624. .cm_wkup_rtc_clkctrl = 0x4ae07980,
  625. .cm_wkup_bandgap_clkctrl = 0x4ae07988,
  626. .cm_wkupaon_scrm_clkctrl = 0x4ae07990,
  627. .cm_wkupaon_io_srcomp_clkctrl = 0x4ae07998,
  628. .prm_vc_val_bypass = 0x4ae07ca0,
  629. .prm_vc_cfg_i2c_mode = 0x4ae07cb4,
  630. .prm_vc_cfg_i2c_clk = 0x4ae07cb8,
  631. .prm_sldo_core_setup = 0x4ae07cc4,
  632. .prm_sldo_core_ctrl = 0x4ae07cc8,
  633. .prm_sldo_mpu_setup = 0x4ae07ccc,
  634. .prm_sldo_mpu_ctrl = 0x4ae07cd0,
  635. .prm_sldo_mm_setup = 0x4ae07cd4,
  636. .prm_sldo_mm_ctrl = 0x4ae07cd8,
  637. };