hwinit-common.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. *
  3. * Common functions for OMAP4/5 based boards
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Aneesh V <aneesh@ti.com>
  10. * Steve Sakoman <steve@sakoman.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <spl.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/sizes.h>
  34. #include <asm/emif.h>
  35. #include <asm/omap_common.h>
  36. #include <linux/compiler.h>
  37. DECLARE_GLOBAL_DATA_PTR;
  38. void do_set_mux(u32 base, struct pad_conf_entry const *array, int size)
  39. {
  40. int i;
  41. struct pad_conf_entry *pad = (struct pad_conf_entry *) array;
  42. for (i = 0; i < size; i++, pad++)
  43. writew(pad->val, base + pad->offset);
  44. }
  45. static void set_mux_conf_regs(void)
  46. {
  47. switch (omap_hw_init_context()) {
  48. case OMAP_INIT_CONTEXT_SPL:
  49. set_muxconf_regs_essential();
  50. break;
  51. case OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL:
  52. #ifdef CONFIG_SYS_ENABLE_PADS_ALL
  53. set_muxconf_regs_non_essential();
  54. #endif
  55. break;
  56. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  57. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  58. set_muxconf_regs_essential();
  59. #ifdef CONFIG_SYS_ENABLE_PADS_ALL
  60. set_muxconf_regs_non_essential();
  61. #endif
  62. break;
  63. }
  64. }
  65. u32 cortex_rev(void)
  66. {
  67. unsigned int rev;
  68. /* Read Main ID Register (MIDR) */
  69. asm ("mrc p15, 0, %0, c0, c0, 0" : "=r" (rev));
  70. return rev;
  71. }
  72. void omap_rev_string(void)
  73. {
  74. u32 omap_rev = omap_revision();
  75. u32 omap_variant = (omap_rev & 0xFFFF0000) >> 16;
  76. u32 major_rev = (omap_rev & 0x00000F00) >> 8;
  77. u32 minor_rev = (omap_rev & 0x000000F0) >> 4;
  78. printf("OMAP%x ES%x.%x\n", omap_variant, major_rev,
  79. minor_rev);
  80. }
  81. #ifdef CONFIG_SPL_BUILD
  82. static void init_boot_params(void)
  83. {
  84. boot_params_ptr = (u32 *) &boot_params;
  85. }
  86. void spl_display_print(void)
  87. {
  88. omap_rev_string();
  89. }
  90. #endif
  91. void __weak srcomp_enable(void)
  92. {
  93. }
  94. /*
  95. * Routine: s_init
  96. * Description: Does early system init of watchdog, muxing, andclocks
  97. * Watchdog disable is done always. For the rest what gets done
  98. * depends on the boot mode in which this function is executed
  99. * 1. s_init of SPL running from SRAM
  100. * 2. s_init of U-Boot running from FLASH
  101. * 3. s_init of U-Boot loaded to SDRAM by SPL
  102. * 4. s_init of U-Boot loaded to SDRAM by ROM code using the
  103. * Configuration Header feature
  104. * Please have a look at the respective functions to see what gets
  105. * done in each of these cases
  106. * This function is called with SRAM stack.
  107. */
  108. void s_init(void)
  109. {
  110. init_omap_revision();
  111. hw_data_init();
  112. #ifdef CONFIG_SPL_BUILD
  113. if (warm_reset() && (omap_revision() <= OMAP5430_ES1_0))
  114. force_emif_self_refresh();
  115. #endif
  116. watchdog_init();
  117. set_mux_conf_regs();
  118. #ifdef CONFIG_SPL_BUILD
  119. srcomp_enable();
  120. setup_clocks_for_console();
  121. gd = &gdata;
  122. preloader_console_init();
  123. do_io_settings();
  124. #endif
  125. prcm_init();
  126. #ifdef CONFIG_SPL_BUILD
  127. timer_init();
  128. /* For regular u-boot sdram_init() is called from dram_init() */
  129. sdram_init();
  130. init_boot_params();
  131. #endif
  132. }
  133. /*
  134. * Routine: wait_for_command_complete
  135. * Description: Wait for posting to finish on watchdog
  136. */
  137. void wait_for_command_complete(struct watchdog *wd_base)
  138. {
  139. int pending = 1;
  140. do {
  141. pending = readl(&wd_base->wwps);
  142. } while (pending);
  143. }
  144. /*
  145. * Routine: watchdog_init
  146. * Description: Shut down watch dogs
  147. */
  148. void watchdog_init(void)
  149. {
  150. struct watchdog *wd2_base = (struct watchdog *)WDT2_BASE;
  151. writel(WD_UNLOCK1, &wd2_base->wspr);
  152. wait_for_command_complete(wd2_base);
  153. writel(WD_UNLOCK2, &wd2_base->wspr);
  154. }
  155. /*
  156. * This function finds the SDRAM size available in the system
  157. * based on DMM section configurations
  158. * This is needed because the size of memory installed may be
  159. * different on different versions of the board
  160. */
  161. u32 omap_sdram_size(void)
  162. {
  163. u32 section, i, valid;
  164. u64 sdram_start = 0, sdram_end = 0, addr,
  165. size, total_size = 0, trap_size = 0;
  166. for (i = 0; i < 4; i++) {
  167. section = __raw_readl(DMM_BASE + i*4);
  168. valid = (section & EMIF_SDRC_ADDRSPC_MASK) >>
  169. (EMIF_SDRC_ADDRSPC_SHIFT);
  170. addr = section & EMIF_SYS_ADDR_MASK;
  171. /* See if the address is valid */
  172. if ((addr >= DRAM_ADDR_SPACE_START) &&
  173. (addr < DRAM_ADDR_SPACE_END)) {
  174. size = ((section & EMIF_SYS_SIZE_MASK) >>
  175. EMIF_SYS_SIZE_SHIFT);
  176. size = 1 << size;
  177. size *= SZ_16M;
  178. if (valid != DMM_SDRC_ADDR_SPC_INVALID) {
  179. if (!sdram_start || (addr < sdram_start))
  180. sdram_start = addr;
  181. if (!sdram_end || ((addr + size) > sdram_end))
  182. sdram_end = addr + size;
  183. } else {
  184. trap_size = size;
  185. }
  186. }
  187. }
  188. total_size = (sdram_end - sdram_start) - (trap_size);
  189. return total_size;
  190. }
  191. /*
  192. * Routine: dram_init
  193. * Description: sets uboots idea of sdram size
  194. */
  195. int dram_init(void)
  196. {
  197. sdram_init();
  198. gd->ram_size = omap_sdram_size();
  199. return 0;
  200. }
  201. /*
  202. * Print board information
  203. */
  204. int checkboard(void)
  205. {
  206. puts(sysinfo.board_string);
  207. return 0;
  208. }
  209. /*
  210. * get_device_type(): tell if GP/HS/EMU/TST
  211. */
  212. u32 get_device_type(void)
  213. {
  214. return (readl((*ctrl)->control_status) &
  215. (DEVICE_TYPE_MASK)) >> DEVICE_TYPE_SHIFT;
  216. }
  217. /*
  218. * Print CPU information
  219. */
  220. int print_cpuinfo(void)
  221. {
  222. puts("CPU : ");
  223. omap_rev_string();
  224. return 0;
  225. }
  226. #ifndef CONFIG_SYS_DCACHE_OFF
  227. void enable_caches(void)
  228. {
  229. /* Enable D-cache. I-cache is already enabled in start.S */
  230. dcache_enable();
  231. }
  232. #endif