ADSP-EDN-BF52x-extended_cdef.h 126 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-cdef-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_CDEF_ADSP_EDN_BF52x_extended__
  6. #define __BFIN_CDEF_ADSP_EDN_BF52x_extended__
  7. #define pSIC_RVECT ((uint32_t volatile *)SIC_RVECT) /* Interrupt Reset Vector Address Register */
  8. #define bfin_read_SIC_RVECT() bfin_read32(SIC_RVECT)
  9. #define bfin_write_SIC_RVECT(val) bfin_write32(SIC_RVECT, val)
  10. #define pSIC_IMASK0 ((uint32_t volatile *)SIC_IMASK0) /* Interrupt Mask Register */
  11. #define bfin_read_SIC_IMASK0() bfin_read32(SIC_IMASK0)
  12. #define bfin_write_SIC_IMASK0(val) bfin_write32(SIC_IMASK0, val)
  13. #define pSIC_IAR0 ((uint32_t volatile *)SIC_IAR0) /* Interrupt Assignment Register 0 */
  14. #define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
  15. #define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0, val)
  16. #define pSIC_IAR1 ((uint32_t volatile *)SIC_IAR1) /* Interrupt Assignment Register 1 */
  17. #define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
  18. #define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1, val)
  19. #define pSIC_IAR2 ((uint32_t volatile *)SIC_IAR2) /* Interrupt Assignment Register 2 */
  20. #define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
  21. #define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2, val)
  22. #define pSIC_IAR3 ((uint32_t volatile *)SIC_IAR3) /* Interrupt Assignment Register 3 */
  23. #define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
  24. #define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3, val)
  25. #define pSIC_ISR0 ((uint32_t volatile *)SIC_ISR0) /* Interrupt Status Register */
  26. #define bfin_read_SIC_ISR0() bfin_read32(SIC_ISR0)
  27. #define bfin_write_SIC_ISR0(val) bfin_write32(SIC_ISR0, val)
  28. #define pSIC_IWR0 ((uint32_t volatile *)SIC_IWR0) /* Interrupt Wakeup Register */
  29. #define bfin_read_SIC_IWR0() bfin_read32(SIC_IWR0)
  30. #define bfin_write_SIC_IWR0(val) bfin_write32(SIC_IWR0, val)
  31. #define pSIC_IMASK1 ((uint32_t volatile *)SIC_IMASK1) /* Interrupt Mask register of SIC2 */
  32. #define bfin_read_SIC_IMASK1() bfin_read32(SIC_IMASK1)
  33. #define bfin_write_SIC_IMASK1(val) bfin_write32(SIC_IMASK1, val)
  34. #define pSIC_IAR4 ((uint32_t volatile *)SIC_IAR4) /* Interrupt Assignment register4 */
  35. #define bfin_read_SIC_IAR4() bfin_read32(SIC_IAR4)
  36. #define bfin_write_SIC_IAR4(val) bfin_write32(SIC_IAR4, val)
  37. #define pSIC_IAR5 ((uint32_t volatile *)SIC_IAR5) /* Interrupt Assignment register5 */
  38. #define bfin_read_SIC_IAR5() bfin_read32(SIC_IAR5)
  39. #define bfin_write_SIC_IAR5(val) bfin_write32(SIC_IAR5, val)
  40. #define pSIC_IAR6 ((uint32_t volatile *)SIC_IAR6) /* Interrupt Assignment register6 */
  41. #define bfin_read_SIC_IAR6() bfin_read32(SIC_IAR6)
  42. #define bfin_write_SIC_IAR6(val) bfin_write32(SIC_IAR6, val)
  43. #define pSIC_IAR7 ((uint32_t volatile *)SIC_IAR7) /* Interrupt Assignment register7 */
  44. #define bfin_read_SIC_IAR7() bfin_read32(SIC_IAR7)
  45. #define bfin_write_SIC_IAR7(val) bfin_write32(SIC_IAR7, val)
  46. #define pSIC_ISR1 ((uint32_t volatile *)SIC_ISR1) /* Interrupt Status register */
  47. #define bfin_read_SIC_ISR1() bfin_read32(SIC_ISR1)
  48. #define bfin_write_SIC_ISR1(val) bfin_write32(SIC_ISR1, val)
  49. #define pSIC_IWR1 ((uint32_t volatile *)SIC_IWR1) /* Interrupt Wakeup register */
  50. #define bfin_read_SIC_IWR1() bfin_read32(SIC_IWR1)
  51. #define bfin_write_SIC_IWR1(val) bfin_write32(SIC_IWR1, val)
  52. #define pWDOG_CTL ((uint16_t volatile *)WDOG_CTL) /* Watchdog Control Register */
  53. #define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
  54. #define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL, val)
  55. #define pWDOG_CNT ((uint32_t volatile *)WDOG_CNT) /* Watchdog Count Register */
  56. #define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
  57. #define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT, val)
  58. #define pWDOG_STAT ((uint32_t volatile *)WDOG_STAT) /* Watchdog Status Register */
  59. #define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
  60. #define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT, val)
  61. #define pRTC_STAT ((uint32_t volatile *)RTC_STAT) /* RTC Status Register */
  62. #define bfin_read_RTC_STAT() bfin_read32(RTC_STAT)
  63. #define bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT, val)
  64. #define pRTC_ICTL ((uint16_t volatile *)RTC_ICTL) /* RTC Interrupt Control Register */
  65. #define bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL)
  66. #define bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL, val)
  67. #define pRTC_ISTAT ((uint16_t volatile *)RTC_ISTAT) /* RTC Interrupt Status Register */
  68. #define bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT)
  69. #define bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT, val)
  70. #define pRTC_SWCNT ((uint16_t volatile *)RTC_SWCNT) /* RTC Stopwatch Count Register */
  71. #define bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT)
  72. #define bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT, val)
  73. #define pRTC_ALARM ((uint32_t volatile *)RTC_ALARM) /* RTC Alarm Time Register */
  74. #define bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM)
  75. #define bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM, val)
  76. #define pRTC_PREN ((uint16_t volatile *)RTC_PREN) /* RTC Prescaler Enable Register */
  77. #define bfin_read_RTC_PREN() bfin_read16(RTC_PREN)
  78. #define bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN, val)
  79. #define pUART0_THR ((uint16_t volatile *)UART0_THR) /* Transmit Holding register */
  80. #define bfin_read_UART0_THR() bfin_read16(UART0_THR)
  81. #define bfin_write_UART0_THR(val) bfin_write16(UART0_THR, val)
  82. #define pUART0_RBR ((uint16_t volatile *)UART0_RBR) /* Receive Buffer register */
  83. #define bfin_read_UART0_RBR() bfin_read16(UART0_RBR)
  84. #define bfin_write_UART0_RBR(val) bfin_write16(UART0_RBR, val)
  85. #define pUART0_DLL ((uint16_t volatile *)UART0_DLL) /* Divisor Latch (Low-Byte) */
  86. #define bfin_read_UART0_DLL() bfin_read16(UART0_DLL)
  87. #define bfin_write_UART0_DLL(val) bfin_write16(UART0_DLL, val)
  88. #define pUART0_IER ((uint16_t volatile *)UART0_IER) /* Interrupt Enable Register */
  89. #define bfin_read_UART0_IER() bfin_read16(UART0_IER)
  90. #define bfin_write_UART0_IER(val) bfin_write16(UART0_IER, val)
  91. #define pUART0_DLH ((uint16_t volatile *)UART0_DLH) /* Divisor Latch (High-Byte) */
  92. #define bfin_read_UART0_DLH() bfin_read16(UART0_DLH)
  93. #define bfin_write_UART0_DLH(val) bfin_write16(UART0_DLH, val)
  94. #define pUART0_IIR ((uint16_t volatile *)UART0_IIR) /* Interrupt Identification Register */
  95. #define bfin_read_UART0_IIR() bfin_read16(UART0_IIR)
  96. #define bfin_write_UART0_IIR(val) bfin_write16(UART0_IIR, val)
  97. #define pUART0_LCR ((uint16_t volatile *)UART0_LCR) /* Line Control Register */
  98. #define bfin_read_UART0_LCR() bfin_read16(UART0_LCR)
  99. #define bfin_write_UART0_LCR(val) bfin_write16(UART0_LCR, val)
  100. #define pUART0_MCR ((uint16_t volatile *)UART0_MCR) /* Modem Control Register */
  101. #define bfin_read_UART0_MCR() bfin_read16(UART0_MCR)
  102. #define bfin_write_UART0_MCR(val) bfin_write16(UART0_MCR, val)
  103. #define pUART0_LSR ((uint16_t volatile *)UART0_LSR) /* Line Status Register */
  104. #define bfin_read_UART0_LSR() bfin_read16(UART0_LSR)
  105. #define bfin_write_UART0_LSR(val) bfin_write16(UART0_LSR, val)
  106. #define pUART0_MSR ((uint16_t volatile *)UART0_MSR) /* Modem Status Register */
  107. #define bfin_read_UART0_MSR() bfin_read16(UART0_MSR)
  108. #define bfin_write_UART0_MSR(val) bfin_write16(UART0_MSR, val)
  109. #define pUART0_SCR ((uint16_t volatile *)UART0_SCR) /* SCR Scratch Register */
  110. #define bfin_read_UART0_SCR() bfin_read16(UART0_SCR)
  111. #define bfin_write_UART0_SCR(val) bfin_write16(UART0_SCR, val)
  112. #define pUART0_GCTL ((uint16_t volatile *)UART0_GCTL) /* Global Control Register */
  113. #define bfin_read_UART0_GCTL() bfin_read16(UART0_GCTL)
  114. #define bfin_write_UART0_GCTL(val) bfin_write16(UART0_GCTL, val)
  115. #define pSPI_CTL ((uint16_t volatile *)SPI_CTL) /* SPI Control Register */
  116. #define bfin_read_SPI_CTL() bfin_read16(SPI_CTL)
  117. #define bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL, val)
  118. #define pSPI_FLG ((uint16_t volatile *)SPI_FLG) /* SPI Flag register */
  119. #define bfin_read_SPI_FLG() bfin_read16(SPI_FLG)
  120. #define bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG, val)
  121. #define pSPI_STAT ((uint16_t volatile *)SPI_STAT) /* SPI Status register */
  122. #define bfin_read_SPI_STAT() bfin_read16(SPI_STAT)
  123. #define bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT, val)
  124. #define pSPI_TDBR ((uint16_t volatile *)SPI_TDBR) /* SPI Transmit Data Buffer Register */
  125. #define bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR)
  126. #define bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR, val)
  127. #define pSPI_RDBR ((uint16_t volatile *)SPI_RDBR) /* SPI Receive Data Buffer Register */
  128. #define bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR)
  129. #define bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR, val)
  130. #define pSPI_BAUD ((uint16_t volatile *)SPI_BAUD) /* SPI Baud rate Register */
  131. #define bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD)
  132. #define bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD, val)
  133. #define pSPI_SHADOW ((uint16_t volatile *)SPI_SHADOW) /* SPI_RDBR Shadow Register */
  134. #define bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW)
  135. #define bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW, val)
  136. #define pTIMER0_CONFIG ((uint16_t volatile *)TIMER0_CONFIG) /* Timer 0 Configuration Register */
  137. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  138. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG, val)
  139. #define pTIMER0_COUNTER ((uint32_t volatile *)TIMER0_COUNTER) /* Timer 0 Counter Register */
  140. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  141. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER, val)
  142. #define pTIMER0_PERIOD ((uint32_t volatile *)TIMER0_PERIOD) /* Timer 0 Period Register */
  143. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  144. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD, val)
  145. #define pTIMER0_WIDTH ((uint32_t volatile *)TIMER0_WIDTH) /* Timer 0 Width Register */
  146. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  147. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH, val)
  148. #define pTIMER1_CONFIG ((uint16_t volatile *)TIMER1_CONFIG) /* Timer 1 Configuration Register */
  149. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  150. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG, val)
  151. #define pTIMER1_COUNTER ((uint32_t volatile *)TIMER1_COUNTER) /* Timer 1 Counter Register */
  152. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  153. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER, val)
  154. #define pTIMER1_PERIOD ((uint32_t volatile *)TIMER1_PERIOD) /* Timer 1 Period Register */
  155. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  156. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD, val)
  157. #define pTIMER1_WIDTH ((uint32_t volatile *)TIMER1_WIDTH) /* Timer 1 Width Register */
  158. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
  159. #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH, val)
  160. #define pTIMER2_CONFIG ((uint16_t volatile *)TIMER2_CONFIG) /* Timer 2 Configuration Register */
  161. #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
  162. #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG, val)
  163. #define pTIMER2_COUNTER ((uint32_t volatile *)TIMER2_COUNTER) /* Timer 2 Counter Register */
  164. #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
  165. #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER, val)
  166. #define pTIMER2_PERIOD ((uint32_t volatile *)TIMER2_PERIOD) /* Timer 2 Period Register */
  167. #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
  168. #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD, val)
  169. #define pTIMER2_WIDTH ((uint32_t volatile *)TIMER2_WIDTH) /* Timer 2 Width Register */
  170. #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
  171. #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH, val)
  172. #define pTIMER3_CONFIG ((uint16_t volatile *)TIMER3_CONFIG) /* Timer 3 Configuration Register */
  173. #define bfin_read_TIMER3_CONFIG() bfin_read16(TIMER3_CONFIG)
  174. #define bfin_write_TIMER3_CONFIG(val) bfin_write16(TIMER3_CONFIG, val)
  175. #define pTIMER3_COUNTER ((uint32_t volatile *)TIMER3_COUNTER) /* Timer 3 Counter Register */
  176. #define bfin_read_TIMER3_COUNTER() bfin_read32(TIMER3_COUNTER)
  177. #define bfin_write_TIMER3_COUNTER(val) bfin_write32(TIMER3_COUNTER, val)
  178. #define pTIMER3_PERIOD ((uint32_t volatile *)TIMER3_PERIOD) /* Timer 3 Period Register */
  179. #define bfin_read_TIMER3_PERIOD() bfin_read32(TIMER3_PERIOD)
  180. #define bfin_write_TIMER3_PERIOD(val) bfin_write32(TIMER3_PERIOD, val)
  181. #define pTIMER3_WIDTH ((uint32_t volatile *)TIMER3_WIDTH) /* Timer 3 Width Register */
  182. #define bfin_read_TIMER3_WIDTH() bfin_read32(TIMER3_WIDTH)
  183. #define bfin_write_TIMER3_WIDTH(val) bfin_write32(TIMER3_WIDTH, val)
  184. #define pTIMER4_CONFIG ((uint16_t volatile *)TIMER4_CONFIG) /* Timer 4 Configuration Register */
  185. #define bfin_read_TIMER4_CONFIG() bfin_read16(TIMER4_CONFIG)
  186. #define bfin_write_TIMER4_CONFIG(val) bfin_write16(TIMER4_CONFIG, val)
  187. #define pTIMER4_COUNTER ((uint32_t volatile *)TIMER4_COUNTER) /* Timer 4 Counter Register */
  188. #define bfin_read_TIMER4_COUNTER() bfin_read32(TIMER4_COUNTER)
  189. #define bfin_write_TIMER4_COUNTER(val) bfin_write32(TIMER4_COUNTER, val)
  190. #define pTIMER4_PERIOD ((uint32_t volatile *)TIMER4_PERIOD) /* Timer 4 Period Register */
  191. #define bfin_read_TIMER4_PERIOD() bfin_read32(TIMER4_PERIOD)
  192. #define bfin_write_TIMER4_PERIOD(val) bfin_write32(TIMER4_PERIOD, val)
  193. #define pTIMER4_WIDTH ((uint32_t volatile *)TIMER4_WIDTH) /* Timer 4 Width Register */
  194. #define bfin_read_TIMER4_WIDTH() bfin_read32(TIMER4_WIDTH)
  195. #define bfin_write_TIMER4_WIDTH(val) bfin_write32(TIMER4_WIDTH, val)
  196. #define pTIMER5_CONFIG ((uint16_t volatile *)TIMER5_CONFIG) /* Timer 5 Configuration Register */
  197. #define bfin_read_TIMER5_CONFIG() bfin_read16(TIMER5_CONFIG)
  198. #define bfin_write_TIMER5_CONFIG(val) bfin_write16(TIMER5_CONFIG, val)
  199. #define pTIMER5_COUNTER ((uint32_t volatile *)TIMER5_COUNTER) /* Timer 5 Counter Register */
  200. #define bfin_read_TIMER5_COUNTER() bfin_read32(TIMER5_COUNTER)
  201. #define bfin_write_TIMER5_COUNTER(val) bfin_write32(TIMER5_COUNTER, val)
  202. #define pTIMER5_PERIOD ((uint32_t volatile *)TIMER5_PERIOD) /* Timer 5 Period Register */
  203. #define bfin_read_TIMER5_PERIOD() bfin_read32(TIMER5_PERIOD)
  204. #define bfin_write_TIMER5_PERIOD(val) bfin_write32(TIMER5_PERIOD, val)
  205. #define pTIMER5_WIDTH ((uint32_t volatile *)TIMER5_WIDTH) /* Timer 5 Width Register */
  206. #define bfin_read_TIMER5_WIDTH() bfin_read32(TIMER5_WIDTH)
  207. #define bfin_write_TIMER5_WIDTH(val) bfin_write32(TIMER5_WIDTH, val)
  208. #define pTIMER6_CONFIG ((uint16_t volatile *)TIMER6_CONFIG) /* Timer 6 Configuration Register */
  209. #define bfin_read_TIMER6_CONFIG() bfin_read16(TIMER6_CONFIG)
  210. #define bfin_write_TIMER6_CONFIG(val) bfin_write16(TIMER6_CONFIG, val)
  211. #define pTIMER6_COUNTER ((uint32_t volatile *)TIMER6_COUNTER) /* Timer 6 Counter Register */
  212. #define bfin_read_TIMER6_COUNTER() bfin_read32(TIMER6_COUNTER)
  213. #define bfin_write_TIMER6_COUNTER(val) bfin_write32(TIMER6_COUNTER, val)
  214. #define pTIMER6_PERIOD ((uint32_t volatile *)TIMER6_PERIOD) /* Timer 6 Period Register */
  215. #define bfin_read_TIMER6_PERIOD() bfin_read32(TIMER6_PERIOD)
  216. #define bfin_write_TIMER6_PERIOD(val) bfin_write32(TIMER6_PERIOD, val)
  217. #define pTIMER6_WIDTH ((uint32_t volatile *)TIMER6_WIDTH) /* Timer 6 Width Register\n */
  218. #define bfin_read_TIMER6_WIDTH() bfin_read32(TIMER6_WIDTH)
  219. #define bfin_write_TIMER6_WIDTH(val) bfin_write32(TIMER6_WIDTH, val)
  220. #define pTIMER7_CONFIG ((uint16_t volatile *)TIMER7_CONFIG) /* Timer 7 Configuration Register */
  221. #define bfin_read_TIMER7_CONFIG() bfin_read16(TIMER7_CONFIG)
  222. #define bfin_write_TIMER7_CONFIG(val) bfin_write16(TIMER7_CONFIG, val)
  223. #define pTIMER7_COUNTER ((uint32_t volatile *)TIMER7_COUNTER) /* Timer 7 Counter Register */
  224. #define bfin_read_TIMER7_COUNTER() bfin_read32(TIMER7_COUNTER)
  225. #define bfin_write_TIMER7_COUNTER(val) bfin_write32(TIMER7_COUNTER, val)
  226. #define pTIMER7_PERIOD ((uint32_t volatile *)TIMER7_PERIOD) /* Timer 7 Period Register */
  227. #define bfin_read_TIMER7_PERIOD() bfin_read32(TIMER7_PERIOD)
  228. #define bfin_write_TIMER7_PERIOD(val) bfin_write32(TIMER7_PERIOD, val)
  229. #define pTIMER7_WIDTH ((uint32_t volatile *)TIMER7_WIDTH) /* Timer 7 Width Register */
  230. #define bfin_read_TIMER7_WIDTH() bfin_read32(TIMER7_WIDTH)
  231. #define bfin_write_TIMER7_WIDTH(val) bfin_write32(TIMER7_WIDTH, val)
  232. #define pTIMER_ENABLE ((uint16_t volatile *)TIMER_ENABLE) /* Timer Enable Register */
  233. #define bfin_read_TIMER_ENABLE() bfin_read16(TIMER_ENABLE)
  234. #define bfin_write_TIMER_ENABLE(val) bfin_write16(TIMER_ENABLE, val)
  235. #define pTIMER_DISABLE ((uint16_t volatile *)TIMER_DISABLE) /* Timer Disable Register */
  236. #define bfin_read_TIMER_DISABLE() bfin_read16(TIMER_DISABLE)
  237. #define bfin_write_TIMER_DISABLE(val) bfin_write16(TIMER_DISABLE, val)
  238. #define pTIMER_STATUS ((uint32_t volatile *)TIMER_STATUS) /* Timer Status Register */
  239. #define bfin_read_TIMER_STATUS() bfin_read32(TIMER_STATUS)
  240. #define bfin_write_TIMER_STATUS(val) bfin_write32(TIMER_STATUS, val)
  241. #define pPORTFIO ((uint16_t volatile *)PORTFIO) /* Port F I/O Pin State Specify Register */
  242. #define bfin_read_PORTFIO() bfin_read16(PORTFIO)
  243. #define bfin_write_PORTFIO(val) bfin_write16(PORTFIO, val)
  244. #define pPORTFIO_CLEAR ((uint16_t volatile *)PORTFIO_CLEAR) /* Port F I/O Peripheral Interrupt Clear Register */
  245. #define bfin_read_PORTFIO_CLEAR() bfin_read16(PORTFIO_CLEAR)
  246. #define bfin_write_PORTFIO_CLEAR(val) bfin_write16(PORTFIO_CLEAR, val)
  247. #define pPORTFIO_SET ((uint16_t volatile *)PORTFIO_SET) /* Port F I/O Peripheral Interrupt Set Register */
  248. #define bfin_read_PORTFIO_SET() bfin_read16(PORTFIO_SET)
  249. #define bfin_write_PORTFIO_SET(val) bfin_write16(PORTFIO_SET, val)
  250. #define pPORTFIO_TOGGLE ((uint16_t volatile *)PORTFIO_TOGGLE) /* Port F I/O Pin State Toggle Register */
  251. #define bfin_read_PORTFIO_TOGGLE() bfin_read16(PORTFIO_TOGGLE)
  252. #define bfin_write_PORTFIO_TOGGLE(val) bfin_write16(PORTFIO_TOGGLE, val)
  253. #define pPORTFIO_MASKA ((uint16_t volatile *)PORTFIO_MASKA) /* Port F I/O Mask State Specify Interrupt A Register */
  254. #define bfin_read_PORTFIO_MASKA() bfin_read16(PORTFIO_MASKA)
  255. #define bfin_write_PORTFIO_MASKA(val) bfin_write16(PORTFIO_MASKA, val)
  256. #define pPORTFIO_MASKA_CLEAR ((uint16_t volatile *)PORTFIO_MASKA_CLEAR) /* Port F I/O Mask Disable Interrupt A Register */
  257. #define bfin_read_PORTFIO_MASKA_CLEAR() bfin_read16(PORTFIO_MASKA_CLEAR)
  258. #define bfin_write_PORTFIO_MASKA_CLEAR(val) bfin_write16(PORTFIO_MASKA_CLEAR, val)
  259. #define pPORTFIO_MASKA_SET ((uint16_t volatile *)PORTFIO_MASKA_SET) /* Port F I/O Mask Enable Interrupt A Register */
  260. #define bfin_read_PORTFIO_MASKA_SET() bfin_read16(PORTFIO_MASKA_SET)
  261. #define bfin_write_PORTFIO_MASKA_SET(val) bfin_write16(PORTFIO_MASKA_SET, val)
  262. #define pPORTFIO_MASKA_TOGGLE ((uint16_t volatile *)PORTFIO_MASKA_TOGGLE) /* Port F I/O Mask Toggle Enable Interrupt A Register */
  263. #define bfin_read_PORTFIO_MASKA_TOGGLE() bfin_read16(PORTFIO_MASKA_TOGGLE)
  264. #define bfin_write_PORTFIO_MASKA_TOGGLE(val) bfin_write16(PORTFIO_MASKA_TOGGLE, val)
  265. #define pPORTFIO_MASKB ((uint16_t volatile *)PORTFIO_MASKB) /* Port F I/O Mask State Specify Interrupt B Register */
  266. #define bfin_read_PORTFIO_MASKB() bfin_read16(PORTFIO_MASKB)
  267. #define bfin_write_PORTFIO_MASKB(val) bfin_write16(PORTFIO_MASKB, val)
  268. #define pPORTFIO_MASKB_CLEAR ((uint16_t volatile *)PORTFIO_MASKB_CLEAR) /* Port F I/O Mask Disable Interrupt B Register */
  269. #define bfin_read_PORTFIO_MASKB_CLEAR() bfin_read16(PORTFIO_MASKB_CLEAR)
  270. #define bfin_write_PORTFIO_MASKB_CLEAR(val) bfin_write16(PORTFIO_MASKB_CLEAR, val)
  271. #define pPORTFIO_MASKB_SET ((uint16_t volatile *)PORTFIO_MASKB_SET) /* Port F I/O Mask Enable Interrupt B Register */
  272. #define bfin_read_PORTFIO_MASKB_SET() bfin_read16(PORTFIO_MASKB_SET)
  273. #define bfin_write_PORTFIO_MASKB_SET(val) bfin_write16(PORTFIO_MASKB_SET, val)
  274. #define pPORTFIO_MASKB_TOGGLE ((uint16_t volatile *)PORTFIO_MASKB_TOGGLE) /* Port F I/O Mask Toggle Enable Interrupt B Register */
  275. #define bfin_read_PORTFIO_MASKB_TOGGLE() bfin_read16(PORTFIO_MASKB_TOGGLE)
  276. #define bfin_write_PORTFIO_MASKB_TOGGLE(val) bfin_write16(PORTFIO_MASKB_TOGGLE, val)
  277. #define pPORTFIO_DIR ((uint16_t volatile *)PORTFIO_DIR) /* Port F I/O Direction Register */
  278. #define bfin_read_PORTFIO_DIR() bfin_read16(PORTFIO_DIR)
  279. #define bfin_write_PORTFIO_DIR(val) bfin_write16(PORTFIO_DIR, val)
  280. #define pPORTFIO_POLAR ((uint16_t volatile *)PORTFIO_POLAR) /* Port F I/O Source Polarity Register */
  281. #define bfin_read_PORTFIO_POLAR() bfin_read16(PORTFIO_POLAR)
  282. #define bfin_write_PORTFIO_POLAR(val) bfin_write16(PORTFIO_POLAR, val)
  283. #define pPORTFIO_EDGE ((uint16_t volatile *)PORTFIO_EDGE) /* Port F I/O Source Sensitivity Register */
  284. #define bfin_read_PORTFIO_EDGE() bfin_read16(PORTFIO_EDGE)
  285. #define bfin_write_PORTFIO_EDGE(val) bfin_write16(PORTFIO_EDGE, val)
  286. #define pPORTFIO_BOTH ((uint16_t volatile *)PORTFIO_BOTH) /* Port F I/O Set on BOTH Edges Register */
  287. #define bfin_read_PORTFIO_BOTH() bfin_read16(PORTFIO_BOTH)
  288. #define bfin_write_PORTFIO_BOTH(val) bfin_write16(PORTFIO_BOTH, val)
  289. #define pPORTFIO_INEN ((uint16_t volatile *)PORTFIO_INEN) /* Port F I/O Input Enable Register */
  290. #define bfin_read_PORTFIO_INEN() bfin_read16(PORTFIO_INEN)
  291. #define bfin_write_PORTFIO_INEN(val) bfin_write16(PORTFIO_INEN, val)
  292. #define pSPORT0_TCR1 ((uint16_t volatile *)SPORT0_TCR1) /* SPORT0 Transmit Configuration 1 Register */
  293. #define bfin_read_SPORT0_TCR1() bfin_read16(SPORT0_TCR1)
  294. #define bfin_write_SPORT0_TCR1(val) bfin_write16(SPORT0_TCR1, val)
  295. #define pSPORT0_TCR2 ((uint16_t volatile *)SPORT0_TCR2) /* SPORT0 Transmit Configuration 2 Register */
  296. #define bfin_read_SPORT0_TCR2() bfin_read16(SPORT0_TCR2)
  297. #define bfin_write_SPORT0_TCR2(val) bfin_write16(SPORT0_TCR2, val)
  298. #define pSPORT0_TCLKDIV ((uint16_t volatile *)SPORT0_TCLKDIV) /* SPORT0 Transmit Clock Divider */
  299. #define bfin_read_SPORT0_TCLKDIV() bfin_read16(SPORT0_TCLKDIV)
  300. #define bfin_write_SPORT0_TCLKDIV(val) bfin_write16(SPORT0_TCLKDIV, val)
  301. #define pSPORT0_TFSDIV ((uint16_t volatile *)SPORT0_TFSDIV) /* SPORT0 Transmit Frame Sync Divider */
  302. #define bfin_read_SPORT0_TFSDIV() bfin_read16(SPORT0_TFSDIV)
  303. #define bfin_write_SPORT0_TFSDIV(val) bfin_write16(SPORT0_TFSDIV, val)
  304. #define pSPORT0_TX ((uint32_t volatile *)SPORT0_TX) /* SPORT0 TX Data Register */
  305. #define bfin_read_SPORT0_TX() bfin_read32(SPORT0_TX)
  306. #define bfin_write_SPORT0_TX(val) bfin_write32(SPORT0_TX, val)
  307. #define pSPORT0_RX ((uint32_t volatile *)SPORT0_RX) /* SPORT0 RX Data Register */
  308. #define bfin_read_SPORT0_RX() bfin_read32(SPORT0_RX)
  309. #define bfin_write_SPORT0_RX(val) bfin_write32(SPORT0_RX, val)
  310. #define pSPORT0_RCR1 ((uint16_t volatile *)SPORT0_RCR1) /* SPORT0 Transmit Configuration 1 Register */
  311. #define bfin_read_SPORT0_RCR1() bfin_read16(SPORT0_RCR1)
  312. #define bfin_write_SPORT0_RCR1(val) bfin_write16(SPORT0_RCR1, val)
  313. #define pSPORT0_RCR2 ((uint16_t volatile *)SPORT0_RCR2) /* SPORT0 Transmit Configuration 2 Register */
  314. #define bfin_read_SPORT0_RCR2() bfin_read16(SPORT0_RCR2)
  315. #define bfin_write_SPORT0_RCR2(val) bfin_write16(SPORT0_RCR2, val)
  316. #define pSPORT0_RCLKDIV ((uint16_t volatile *)SPORT0_RCLKDIV) /* SPORT0 Receive Clock Divider */
  317. #define bfin_read_SPORT0_RCLKDIV() bfin_read16(SPORT0_RCLKDIV)
  318. #define bfin_write_SPORT0_RCLKDIV(val) bfin_write16(SPORT0_RCLKDIV, val)
  319. #define pSPORT0_RFSDIV ((uint16_t volatile *)SPORT0_RFSDIV) /* SPORT0 Receive Frame Sync Divider */
  320. #define bfin_read_SPORT0_RFSDIV() bfin_read16(SPORT0_RFSDIV)
  321. #define bfin_write_SPORT0_RFSDIV(val) bfin_write16(SPORT0_RFSDIV, val)
  322. #define pSPORT0_STAT ((uint16_t volatile *)SPORT0_STAT) /* SPORT0 Status Register */
  323. #define bfin_read_SPORT0_STAT() bfin_read16(SPORT0_STAT)
  324. #define bfin_write_SPORT0_STAT(val) bfin_write16(SPORT0_STAT, val)
  325. #define pSPORT0_CHNL ((uint16_t volatile *)SPORT0_CHNL) /* SPORT0 Current Channel Register */
  326. #define bfin_read_SPORT0_CHNL() bfin_read16(SPORT0_CHNL)
  327. #define bfin_write_SPORT0_CHNL(val) bfin_write16(SPORT0_CHNL, val)
  328. #define pSPORT0_MCMC1 ((uint16_t volatile *)SPORT0_MCMC1) /* SPORT0 Multi-Channel Configuration Register 1 */
  329. #define bfin_read_SPORT0_MCMC1() bfin_read16(SPORT0_MCMC1)
  330. #define bfin_write_SPORT0_MCMC1(val) bfin_write16(SPORT0_MCMC1, val)
  331. #define pSPORT0_MCMC2 ((uint16_t volatile *)SPORT0_MCMC2) /* SPORT0 Multi-Channel Configuration Register 2 */
  332. #define bfin_read_SPORT0_MCMC2() bfin_read16(SPORT0_MCMC2)
  333. #define bfin_write_SPORT0_MCMC2(val) bfin_write16(SPORT0_MCMC2, val)
  334. #define pSPORT0_MTCS0 ((uint32_t volatile *)SPORT0_MTCS0) /* SPORT0 Multi-Channel Transmit Select Register 0 */
  335. #define bfin_read_SPORT0_MTCS0() bfin_read32(SPORT0_MTCS0)
  336. #define bfin_write_SPORT0_MTCS0(val) bfin_write32(SPORT0_MTCS0, val)
  337. #define pSPORT0_MTCS1 ((uint32_t volatile *)SPORT0_MTCS1) /* SPORT0 Multi-Channel Transmit Select Register 1 */
  338. #define bfin_read_SPORT0_MTCS1() bfin_read32(SPORT0_MTCS1)
  339. #define bfin_write_SPORT0_MTCS1(val) bfin_write32(SPORT0_MTCS1, val)
  340. #define pSPORT0_MTCS2 ((uint32_t volatile *)SPORT0_MTCS2) /* SPORT0 Multi-Channel Transmit Select Register 2 */
  341. #define bfin_read_SPORT0_MTCS2() bfin_read32(SPORT0_MTCS2)
  342. #define bfin_write_SPORT0_MTCS2(val) bfin_write32(SPORT0_MTCS2, val)
  343. #define pSPORT0_MTCS3 ((uint32_t volatile *)SPORT0_MTCS3) /* SPORT0 Multi-Channel Transmit Select Register 3 */
  344. #define bfin_read_SPORT0_MTCS3() bfin_read32(SPORT0_MTCS3)
  345. #define bfin_write_SPORT0_MTCS3(val) bfin_write32(SPORT0_MTCS3, val)
  346. #define pSPORT0_MRCS0 ((uint32_t volatile *)SPORT0_MRCS0) /* SPORT0 Multi-Channel Receive Select Register 0 */
  347. #define bfin_read_SPORT0_MRCS0() bfin_read32(SPORT0_MRCS0)
  348. #define bfin_write_SPORT0_MRCS0(val) bfin_write32(SPORT0_MRCS0, val)
  349. #define pSPORT0_MRCS1 ((uint32_t volatile *)SPORT0_MRCS1) /* SPORT0 Multi-Channel Receive Select Register 1 */
  350. #define bfin_read_SPORT0_MRCS1() bfin_read32(SPORT0_MRCS1)
  351. #define bfin_write_SPORT0_MRCS1(val) bfin_write32(SPORT0_MRCS1, val)
  352. #define pSPORT0_MRCS2 ((uint32_t volatile *)SPORT0_MRCS2) /* SPORT0 Multi-Channel Receive Select Register 2 */
  353. #define bfin_read_SPORT0_MRCS2() bfin_read32(SPORT0_MRCS2)
  354. #define bfin_write_SPORT0_MRCS2(val) bfin_write32(SPORT0_MRCS2, val)
  355. #define pSPORT0_MRCS3 ((uint32_t volatile *)SPORT0_MRCS3) /* SPORT0 Multi-Channel Receive Select Register 3 */
  356. #define bfin_read_SPORT0_MRCS3() bfin_read32(SPORT0_MRCS3)
  357. #define bfin_write_SPORT0_MRCS3(val) bfin_write32(SPORT0_MRCS3, val)
  358. #define pSPORT1_TCR1 ((uint16_t volatile *)SPORT1_TCR1) /* SPORT1 Transmit Configuration 1 Register */
  359. #define bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1)
  360. #define bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1, val)
  361. #define pSPORT1_TCR2 ((uint16_t volatile *)SPORT1_TCR2) /* SPORT1 Transmit Configuration 2 Register */
  362. #define bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2)
  363. #define bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2, val)
  364. #define pSPORT1_TCLKDIV ((uint16_t volatile *)SPORT1_TCLKDIV) /* SPORT1 Transmit Clock Divider */
  365. #define bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV)
  366. #define bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV, val)
  367. #define pSPORT1_TFSDIV ((uint16_t volatile *)SPORT1_TFSDIV) /* SPORT1 Transmit Frame Sync Divider */
  368. #define bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV)
  369. #define bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV, val)
  370. #define pSPORT1_TX ((uint32_t volatile *)SPORT1_TX) /* SPORT1 TX Data Register */
  371. #define bfin_read_SPORT1_TX() bfin_read32(SPORT1_TX)
  372. #define bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX, val)
  373. #define pSPORT1_RX ((uint32_t volatile *)SPORT1_RX) /* SPORT1 RX Data Register */
  374. #define bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX)
  375. #define bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX, val)
  376. #define pSPORT1_RCR1 ((uint16_t volatile *)SPORT1_RCR1) /* SPORT1 Transmit Configuration 1 Register */
  377. #define bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1)
  378. #define bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1, val)
  379. #define pSPORT1_RCR2 ((uint16_t volatile *)SPORT1_RCR2) /* SPORT1 Transmit Configuration 2 Register */
  380. #define bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2)
  381. #define bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2, val)
  382. #define pSPORT1_RCLKDIV ((uint16_t volatile *)SPORT1_RCLKDIV) /* SPORT1 Receive Clock Divider */
  383. #define bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV)
  384. #define bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV, val)
  385. #define pSPORT1_RFSDIV ((uint16_t volatile *)SPORT1_RFSDIV) /* SPORT1 Receive Frame Sync Divider */
  386. #define bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV)
  387. #define bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV, val)
  388. #define pSPORT1_STAT ((uint16_t volatile *)SPORT1_STAT) /* SPORT1 Status Register */
  389. #define bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT)
  390. #define bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT, val)
  391. #define pSPORT1_CHNL ((uint16_t volatile *)SPORT1_CHNL) /* SPORT1 Current Channel Register */
  392. #define bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL)
  393. #define bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL, val)
  394. #define pSPORT1_MCMC1 ((uint16_t volatile *)SPORT1_MCMC1) /* SPORT1 Multi-Channel Configuration Register 1 */
  395. #define bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1)
  396. #define bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1, val)
  397. #define pSPORT1_MCMC2 ((uint16_t volatile *)SPORT1_MCMC2) /* SPORT1 Multi-Channel Configuration Register 2 */
  398. #define bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2)
  399. #define bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2, val)
  400. #define pSPORT1_MTCS0 ((uint32_t volatile *)SPORT1_MTCS0) /* SPORT1 Multi-Channel Transmit Select Register 0 */
  401. #define bfin_read_SPORT1_MTCS0() bfin_read32(SPORT1_MTCS0)
  402. #define bfin_write_SPORT1_MTCS0(val) bfin_write32(SPORT1_MTCS0, val)
  403. #define pSPORT1_MTCS1 ((uint32_t volatile *)SPORT1_MTCS1) /* SPORT1 Multi-Channel Transmit Select Register 1 */
  404. #define bfin_read_SPORT1_MTCS1() bfin_read32(SPORT1_MTCS1)
  405. #define bfin_write_SPORT1_MTCS1(val) bfin_write32(SPORT1_MTCS1, val)
  406. #define pSPORT1_MTCS2 ((uint32_t volatile *)SPORT1_MTCS2) /* SPORT1 Multi-Channel Transmit Select Register 2 */
  407. #define bfin_read_SPORT1_MTCS2() bfin_read32(SPORT1_MTCS2)
  408. #define bfin_write_SPORT1_MTCS2(val) bfin_write32(SPORT1_MTCS2, val)
  409. #define pSPORT1_MTCS3 ((uint32_t volatile *)SPORT1_MTCS3) /* SPORT1 Multi-Channel Transmit Select Register 3 */
  410. #define bfin_read_SPORT1_MTCS3() bfin_read32(SPORT1_MTCS3)
  411. #define bfin_write_SPORT1_MTCS3(val) bfin_write32(SPORT1_MTCS3, val)
  412. #define pSPORT1_MRCS0 ((uint32_t volatile *)SPORT1_MRCS0) /* SPORT1 Multi-Channel Receive Select Register 0 */
  413. #define bfin_read_SPORT1_MRCS0() bfin_read32(SPORT1_MRCS0)
  414. #define bfin_write_SPORT1_MRCS0(val) bfin_write32(SPORT1_MRCS0, val)
  415. #define pSPORT1_MRCS1 ((uint32_t volatile *)SPORT1_MRCS1) /* SPORT1 Multi-Channel Receive Select Register 1 */
  416. #define bfin_read_SPORT1_MRCS1() bfin_read32(SPORT1_MRCS1)
  417. #define bfin_write_SPORT1_MRCS1(val) bfin_write32(SPORT1_MRCS1, val)
  418. #define pSPORT1_MRCS2 ((uint32_t volatile *)SPORT1_MRCS2) /* SPORT1 Multi-Channel Receive Select Register 2 */
  419. #define bfin_read_SPORT1_MRCS2() bfin_read32(SPORT1_MRCS2)
  420. #define bfin_write_SPORT1_MRCS2(val) bfin_write32(SPORT1_MRCS2, val)
  421. #define pSPORT1_MRCS3 ((uint32_t volatile *)SPORT1_MRCS3) /* SPORT1 Multi-Channel Receive Select Register 3 */
  422. #define bfin_read_SPORT1_MRCS3() bfin_read32(SPORT1_MRCS3)
  423. #define bfin_write_SPORT1_MRCS3(val) bfin_write32(SPORT1_MRCS3, val)
  424. #define pEBIU_AMGCTL ((uint16_t volatile *)EBIU_AMGCTL) /* Asynchronous Memory Global Control Register */
  425. #define bfin_read_EBIU_AMGCTL() bfin_read16(EBIU_AMGCTL)
  426. #define bfin_write_EBIU_AMGCTL(val) bfin_write16(EBIU_AMGCTL, val)
  427. #define pEBIU_AMBCTL0 ((uint32_t volatile *)EBIU_AMBCTL0) /* Asynchronous Memory Bank Control Register 0 */
  428. #define bfin_read_EBIU_AMBCTL0() bfin_read32(EBIU_AMBCTL0)
  429. #define bfin_write_EBIU_AMBCTL0(val) bfin_write32(EBIU_AMBCTL0, val)
  430. #define pEBIU_AMBCTL1 ((uint32_t volatile *)EBIU_AMBCTL1) /* Asynchronous Memory Bank Control Register 1 */
  431. #define bfin_read_EBIU_AMBCTL1() bfin_read32(EBIU_AMBCTL1)
  432. #define bfin_write_EBIU_AMBCTL1(val) bfin_write32(EBIU_AMBCTL1, val)
  433. #define pEBIU_SDGCTL ((uint32_t volatile *)EBIU_SDGCTL) /* SDRAM Global Control Register */
  434. #define bfin_read_EBIU_SDGCTL() bfin_read32(EBIU_SDGCTL)
  435. #define bfin_write_EBIU_SDGCTL(val) bfin_write32(EBIU_SDGCTL, val)
  436. #define pEBIU_SDBCTL ((uint16_t volatile *)EBIU_SDBCTL) /* SDRAM Bank Control Register */
  437. #define bfin_read_EBIU_SDBCTL() bfin_read16(EBIU_SDBCTL)
  438. #define bfin_write_EBIU_SDBCTL(val) bfin_write16(EBIU_SDBCTL, val)
  439. #define pEBIU_SDRRC ((uint16_t volatile *)EBIU_SDRRC) /* SDRAM Refresh Rate Control Register */
  440. #define bfin_read_EBIU_SDRRC() bfin_read16(EBIU_SDRRC)
  441. #define bfin_write_EBIU_SDRRC(val) bfin_write16(EBIU_SDRRC, val)
  442. #define pEBIU_SDSTAT ((uint16_t volatile *)EBIU_SDSTAT) /* SDRAM Status Register */
  443. #define bfin_read_EBIU_SDSTAT() bfin_read16(EBIU_SDSTAT)
  444. #define bfin_write_EBIU_SDSTAT(val) bfin_write16(EBIU_SDSTAT, val)
  445. #define pDMA0_NEXT_DESC_PTR ((void * volatile *)DMA0_NEXT_DESC_PTR) /* DMA Channel 0 Next Descriptor Pointer Register */
  446. #define bfin_read_DMA0_NEXT_DESC_PTR() bfin_readPTR(DMA0_NEXT_DESC_PTR)
  447. #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_writePTR(DMA0_NEXT_DESC_PTR, val)
  448. #define pDMA0_START_ADDR ((void * volatile *)DMA0_START_ADDR) /* DMA Channel 0 Start Address Register */
  449. #define bfin_read_DMA0_START_ADDR() bfin_readPTR(DMA0_START_ADDR)
  450. #define bfin_write_DMA0_START_ADDR(val) bfin_writePTR(DMA0_START_ADDR, val)
  451. #define pDMA0_CONFIG ((uint16_t volatile *)DMA0_CONFIG) /* DMA Channel 0 Configuration Register */
  452. #define bfin_read_DMA0_CONFIG() bfin_read16(DMA0_CONFIG)
  453. #define bfin_write_DMA0_CONFIG(val) bfin_write16(DMA0_CONFIG, val)
  454. #define pDMA0_X_COUNT ((uint16_t volatile *)DMA0_X_COUNT) /* DMA Channel 0 X Count Register */
  455. #define bfin_read_DMA0_X_COUNT() bfin_read16(DMA0_X_COUNT)
  456. #define bfin_write_DMA0_X_COUNT(val) bfin_write16(DMA0_X_COUNT, val)
  457. #define pDMA0_X_MODIFY ((uint16_t volatile *)DMA0_X_MODIFY) /* DMA Channel 0 X Modify Register */
  458. #define bfin_read_DMA0_X_MODIFY() bfin_read16(DMA0_X_MODIFY)
  459. #define bfin_write_DMA0_X_MODIFY(val) bfin_write16(DMA0_X_MODIFY, val)
  460. #define pDMA0_Y_COUNT ((uint16_t volatile *)DMA0_Y_COUNT) /* DMA Channel 0 Y Count Register */
  461. #define bfin_read_DMA0_Y_COUNT() bfin_read16(DMA0_Y_COUNT)
  462. #define bfin_write_DMA0_Y_COUNT(val) bfin_write16(DMA0_Y_COUNT, val)
  463. #define pDMA0_Y_MODIFY ((uint16_t volatile *)DMA0_Y_MODIFY) /* DMA Channel 0 Y Modify Register */
  464. #define bfin_read_DMA0_Y_MODIFY() bfin_read16(DMA0_Y_MODIFY)
  465. #define bfin_write_DMA0_Y_MODIFY(val) bfin_write16(DMA0_Y_MODIFY, val)
  466. #define pDMA0_CURR_DESC_PTR ((void * volatile *)DMA0_CURR_DESC_PTR) /* DMA Channel 0 Current Descriptor Pointer Register */
  467. #define bfin_read_DMA0_CURR_DESC_PTR() bfin_readPTR(DMA0_CURR_DESC_PTR)
  468. #define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_writePTR(DMA0_CURR_DESC_PTR, val)
  469. #define pDMA0_CURR_ADDR ((void * volatile *)DMA0_CURR_ADDR) /* DMA Channel 0 Current Address Register */
  470. #define bfin_read_DMA0_CURR_ADDR() bfin_readPTR(DMA0_CURR_ADDR)
  471. #define bfin_write_DMA0_CURR_ADDR(val) bfin_writePTR(DMA0_CURR_ADDR, val)
  472. #define pDMA0_IRQ_STATUS ((uint16_t volatile *)DMA0_IRQ_STATUS) /* DMA Channel 0 Interrupt/Status Register */
  473. #define bfin_read_DMA0_IRQ_STATUS() bfin_read16(DMA0_IRQ_STATUS)
  474. #define bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS, val)
  475. #define pDMA0_PERIPHERAL_MAP ((uint16_t volatile *)DMA0_PERIPHERAL_MAP) /* DMA Channel 0 Peripheral Map Register */
  476. #define bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP)
  477. #define bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP, val)
  478. #define pDMA0_CURR_X_COUNT ((uint16_t volatile *)DMA0_CURR_X_COUNT) /* DMA Channel 0 Current X Count Register */
  479. #define bfin_read_DMA0_CURR_X_COUNT() bfin_read16(DMA0_CURR_X_COUNT)
  480. #define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT, val)
  481. #define pDMA0_CURR_Y_COUNT ((uint16_t volatile *)DMA0_CURR_Y_COUNT) /* DMA Channel 0 Current Y Count Register */
  482. #define bfin_read_DMA0_CURR_Y_COUNT() bfin_read16(DMA0_CURR_Y_COUNT)
  483. #define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT, val)
  484. #define pDMA1_NEXT_DESC_PTR ((void * volatile *)DMA1_NEXT_DESC_PTR) /* DMA Channel 1 Next Descriptor Pointer Register */
  485. #define bfin_read_DMA1_NEXT_DESC_PTR() bfin_readPTR(DMA1_NEXT_DESC_PTR)
  486. #define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_writePTR(DMA1_NEXT_DESC_PTR, val)
  487. #define pDMA1_START_ADDR ((void * volatile *)DMA1_START_ADDR) /* DMA Channel 1 Start Address Register */
  488. #define bfin_read_DMA1_START_ADDR() bfin_readPTR(DMA1_START_ADDR)
  489. #define bfin_write_DMA1_START_ADDR(val) bfin_writePTR(DMA1_START_ADDR, val)
  490. #define pDMA1_CONFIG ((uint16_t volatile *)DMA1_CONFIG) /* DMA Channel 1 Configuration Register */
  491. #define bfin_read_DMA1_CONFIG() bfin_read16(DMA1_CONFIG)
  492. #define bfin_write_DMA1_CONFIG(val) bfin_write16(DMA1_CONFIG, val)
  493. #define pDMA1_X_COUNT ((uint16_t volatile *)DMA1_X_COUNT) /* DMA Channel 1 X Count Register */
  494. #define bfin_read_DMA1_X_COUNT() bfin_read16(DMA1_X_COUNT)
  495. #define bfin_write_DMA1_X_COUNT(val) bfin_write16(DMA1_X_COUNT, val)
  496. #define pDMA1_X_MODIFY ((uint16_t volatile *)DMA1_X_MODIFY) /* DMA Channel 1 X Modify Register */
  497. #define bfin_read_DMA1_X_MODIFY() bfin_read16(DMA1_X_MODIFY)
  498. #define bfin_write_DMA1_X_MODIFY(val) bfin_write16(DMA1_X_MODIFY, val)
  499. #define pDMA1_Y_COUNT ((uint16_t volatile *)DMA1_Y_COUNT) /* DMA Channel 1 Y Count Register */
  500. #define bfin_read_DMA1_Y_COUNT() bfin_read16(DMA1_Y_COUNT)
  501. #define bfin_write_DMA1_Y_COUNT(val) bfin_write16(DMA1_Y_COUNT, val)
  502. #define pDMA1_Y_MODIFY ((uint16_t volatile *)DMA1_Y_MODIFY) /* DMA Channel 1 Y Modify Register */
  503. #define bfin_read_DMA1_Y_MODIFY() bfin_read16(DMA1_Y_MODIFY)
  504. #define bfin_write_DMA1_Y_MODIFY(val) bfin_write16(DMA1_Y_MODIFY, val)
  505. #define pDMA1_CURR_DESC_PTR ((void * volatile *)DMA1_CURR_DESC_PTR) /* DMA Channel 1 Current Descriptor Pointer Register */
  506. #define bfin_read_DMA1_CURR_DESC_PTR() bfin_readPTR(DMA1_CURR_DESC_PTR)
  507. #define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_writePTR(DMA1_CURR_DESC_PTR, val)
  508. #define pDMA1_CURR_ADDR ((void * volatile *)DMA1_CURR_ADDR) /* DMA Channel 1 Current Address Register */
  509. #define bfin_read_DMA1_CURR_ADDR() bfin_readPTR(DMA1_CURR_ADDR)
  510. #define bfin_write_DMA1_CURR_ADDR(val) bfin_writePTR(DMA1_CURR_ADDR, val)
  511. #define pDMA1_IRQ_STATUS ((uint16_t volatile *)DMA1_IRQ_STATUS) /* DMA Channel 1 Interrupt/Status Register */
  512. #define bfin_read_DMA1_IRQ_STATUS() bfin_read16(DMA1_IRQ_STATUS)
  513. #define bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS, val)
  514. #define pDMA1_PERIPHERAL_MAP ((uint16_t volatile *)DMA1_PERIPHERAL_MAP) /* DMA Channel 1 Peripheral Map Register */
  515. #define bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP)
  516. #define bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP, val)
  517. #define pDMA1_CURR_X_COUNT ((uint16_t volatile *)DMA1_CURR_X_COUNT) /* DMA Channel 1 Current X Count Register */
  518. #define bfin_read_DMA1_CURR_X_COUNT() bfin_read16(DMA1_CURR_X_COUNT)
  519. #define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT, val)
  520. #define pDMA1_CURR_Y_COUNT ((uint16_t volatile *)DMA1_CURR_Y_COUNT) /* DMA Channel 1 Current Y Count Register */
  521. #define bfin_read_DMA1_CURR_Y_COUNT() bfin_read16(DMA1_CURR_Y_COUNT)
  522. #define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT, val)
  523. #define pDMA2_NEXT_DESC_PTR ((void * volatile *)DMA2_NEXT_DESC_PTR) /* DMA Channel 2 Next Descriptor Pointer Register */
  524. #define bfin_read_DMA2_NEXT_DESC_PTR() bfin_readPTR(DMA2_NEXT_DESC_PTR)
  525. #define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_writePTR(DMA2_NEXT_DESC_PTR, val)
  526. #define pDMA2_START_ADDR ((void * volatile *)DMA2_START_ADDR) /* DMA Channel 2 Start Address Register */
  527. #define bfin_read_DMA2_START_ADDR() bfin_readPTR(DMA2_START_ADDR)
  528. #define bfin_write_DMA2_START_ADDR(val) bfin_writePTR(DMA2_START_ADDR, val)
  529. #define pDMA2_CONFIG ((uint16_t volatile *)DMA2_CONFIG) /* DMA Channel 2 Configuration Register */
  530. #define bfin_read_DMA2_CONFIG() bfin_read16(DMA2_CONFIG)
  531. #define bfin_write_DMA2_CONFIG(val) bfin_write16(DMA2_CONFIG, val)
  532. #define pDMA2_X_COUNT ((uint16_t volatile *)DMA2_X_COUNT) /* DMA Channel 2 X Count Register */
  533. #define bfin_read_DMA2_X_COUNT() bfin_read16(DMA2_X_COUNT)
  534. #define bfin_write_DMA2_X_COUNT(val) bfin_write16(DMA2_X_COUNT, val)
  535. #define pDMA2_X_MODIFY ((uint16_t volatile *)DMA2_X_MODIFY) /* DMA Channel 2 X Modify Register */
  536. #define bfin_read_DMA2_X_MODIFY() bfin_read16(DMA2_X_MODIFY)
  537. #define bfin_write_DMA2_X_MODIFY(val) bfin_write16(DMA2_X_MODIFY, val)
  538. #define pDMA2_Y_COUNT ((uint16_t volatile *)DMA2_Y_COUNT) /* DMA Channel 2 Y Count Register */
  539. #define bfin_read_DMA2_Y_COUNT() bfin_read16(DMA2_Y_COUNT)
  540. #define bfin_write_DMA2_Y_COUNT(val) bfin_write16(DMA2_Y_COUNT, val)
  541. #define pDMA2_Y_MODIFY ((uint16_t volatile *)DMA2_Y_MODIFY) /* DMA Channel 2 Y Modify Register */
  542. #define bfin_read_DMA2_Y_MODIFY() bfin_read16(DMA2_Y_MODIFY)
  543. #define bfin_write_DMA2_Y_MODIFY(val) bfin_write16(DMA2_Y_MODIFY, val)
  544. #define pDMA2_CURR_DESC_PTR ((void * volatile *)DMA2_CURR_DESC_PTR) /* DMA Channel 2 Current Descriptor Pointer Register */
  545. #define bfin_read_DMA2_CURR_DESC_PTR() bfin_readPTR(DMA2_CURR_DESC_PTR)
  546. #define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_writePTR(DMA2_CURR_DESC_PTR, val)
  547. #define pDMA2_CURR_ADDR ((void * volatile *)DMA2_CURR_ADDR) /* DMA Channel 2 Current Address Register */
  548. #define bfin_read_DMA2_CURR_ADDR() bfin_readPTR(DMA2_CURR_ADDR)
  549. #define bfin_write_DMA2_CURR_ADDR(val) bfin_writePTR(DMA2_CURR_ADDR, val)
  550. #define pDMA2_IRQ_STATUS ((uint16_t volatile *)DMA2_IRQ_STATUS) /* DMA Channel 2 Interrupt/Status Register */
  551. #define bfin_read_DMA2_IRQ_STATUS() bfin_read16(DMA2_IRQ_STATUS)
  552. #define bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS, val)
  553. #define pDMA2_PERIPHERAL_MAP ((uint16_t volatile *)DMA2_PERIPHERAL_MAP) /* DMA Channel 2 Peripheral Map Register */
  554. #define bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP)
  555. #define bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP, val)
  556. #define pDMA2_CURR_X_COUNT ((uint16_t volatile *)DMA2_CURR_X_COUNT) /* DMA Channel 2 Current X Count Register */
  557. #define bfin_read_DMA2_CURR_X_COUNT() bfin_read16(DMA2_CURR_X_COUNT)
  558. #define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT, val)
  559. #define pDMA2_CURR_Y_COUNT ((uint16_t volatile *)DMA2_CURR_Y_COUNT) /* DMA Channel 2 Current Y Count Register */
  560. #define bfin_read_DMA2_CURR_Y_COUNT() bfin_read16(DMA2_CURR_Y_COUNT)
  561. #define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT, val)
  562. #define pDMA3_NEXT_DESC_PTR ((void * volatile *)DMA3_NEXT_DESC_PTR) /* DMA Channel 3 Next Descriptor Pointer Register */
  563. #define bfin_read_DMA3_NEXT_DESC_PTR() bfin_readPTR(DMA3_NEXT_DESC_PTR)
  564. #define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_writePTR(DMA3_NEXT_DESC_PTR, val)
  565. #define pDMA3_START_ADDR ((void * volatile *)DMA3_START_ADDR) /* DMA Channel 3 Start Address Register */
  566. #define bfin_read_DMA3_START_ADDR() bfin_readPTR(DMA3_START_ADDR)
  567. #define bfin_write_DMA3_START_ADDR(val) bfin_writePTR(DMA3_START_ADDR, val)
  568. #define pDMA3_CONFIG ((uint16_t volatile *)DMA3_CONFIG) /* DMA Channel 3 Configuration Register */
  569. #define bfin_read_DMA3_CONFIG() bfin_read16(DMA3_CONFIG)
  570. #define bfin_write_DMA3_CONFIG(val) bfin_write16(DMA3_CONFIG, val)
  571. #define pDMA3_X_COUNT ((uint16_t volatile *)DMA3_X_COUNT) /* DMA Channel 3 X Count Register */
  572. #define bfin_read_DMA3_X_COUNT() bfin_read16(DMA3_X_COUNT)
  573. #define bfin_write_DMA3_X_COUNT(val) bfin_write16(DMA3_X_COUNT, val)
  574. #define pDMA3_X_MODIFY ((uint16_t volatile *)DMA3_X_MODIFY) /* DMA Channel 3 X Modify Register */
  575. #define bfin_read_DMA3_X_MODIFY() bfin_read16(DMA3_X_MODIFY)
  576. #define bfin_write_DMA3_X_MODIFY(val) bfin_write16(DMA3_X_MODIFY, val)
  577. #define pDMA3_Y_COUNT ((uint16_t volatile *)DMA3_Y_COUNT) /* DMA Channel 3 Y Count Register */
  578. #define bfin_read_DMA3_Y_COUNT() bfin_read16(DMA3_Y_COUNT)
  579. #define bfin_write_DMA3_Y_COUNT(val) bfin_write16(DMA3_Y_COUNT, val)
  580. #define pDMA3_Y_MODIFY ((uint16_t volatile *)DMA3_Y_MODIFY) /* DMA Channel 3 Y Modify Register */
  581. #define bfin_read_DMA3_Y_MODIFY() bfin_read16(DMA3_Y_MODIFY)
  582. #define bfin_write_DMA3_Y_MODIFY(val) bfin_write16(DMA3_Y_MODIFY, val)
  583. #define pDMA3_CURR_DESC_PTR ((void * volatile *)DMA3_CURR_DESC_PTR) /* DMA Channel 3 Current Descriptor Pointer Register */
  584. #define bfin_read_DMA3_CURR_DESC_PTR() bfin_readPTR(DMA3_CURR_DESC_PTR)
  585. #define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_writePTR(DMA3_CURR_DESC_PTR, val)
  586. #define pDMA3_CURR_ADDR ((void * volatile *)DMA3_CURR_ADDR) /* DMA Channel 3 Current Address Register */
  587. #define bfin_read_DMA3_CURR_ADDR() bfin_readPTR(DMA3_CURR_ADDR)
  588. #define bfin_write_DMA3_CURR_ADDR(val) bfin_writePTR(DMA3_CURR_ADDR, val)
  589. #define pDMA3_IRQ_STATUS ((uint16_t volatile *)DMA3_IRQ_STATUS) /* DMA Channel 3 Interrupt/Status Register */
  590. #define bfin_read_DMA3_IRQ_STATUS() bfin_read16(DMA3_IRQ_STATUS)
  591. #define bfin_write_DMA3_IRQ_STATUS(val) bfin_write16(DMA3_IRQ_STATUS, val)
  592. #define pDMA3_PERIPHERAL_MAP ((uint16_t volatile *)DMA3_PERIPHERAL_MAP) /* DMA Channel 3 Peripheral Map Register */
  593. #define bfin_read_DMA3_PERIPHERAL_MAP() bfin_read16(DMA3_PERIPHERAL_MAP)
  594. #define bfin_write_DMA3_PERIPHERAL_MAP(val) bfin_write16(DMA3_PERIPHERAL_MAP, val)
  595. #define pDMA3_CURR_X_COUNT ((uint16_t volatile *)DMA3_CURR_X_COUNT) /* DMA Channel 3 Current X Count Register */
  596. #define bfin_read_DMA3_CURR_X_COUNT() bfin_read16(DMA3_CURR_X_COUNT)
  597. #define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write16(DMA3_CURR_X_COUNT, val)
  598. #define pDMA3_CURR_Y_COUNT ((uint16_t volatile *)DMA3_CURR_Y_COUNT) /* DMA Channel 3 Current Y Count Register */
  599. #define bfin_read_DMA3_CURR_Y_COUNT() bfin_read16(DMA3_CURR_Y_COUNT)
  600. #define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write16(DMA3_CURR_Y_COUNT, val)
  601. #define pDMA4_NEXT_DESC_PTR ((void * volatile *)DMA4_NEXT_DESC_PTR) /* DMA Channel 4 Next Descriptor Pointer Register */
  602. #define bfin_read_DMA4_NEXT_DESC_PTR() bfin_readPTR(DMA4_NEXT_DESC_PTR)
  603. #define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_writePTR(DMA4_NEXT_DESC_PTR, val)
  604. #define pDMA4_START_ADDR ((void * volatile *)DMA4_START_ADDR) /* DMA Channel 4 Start Address Register */
  605. #define bfin_read_DMA4_START_ADDR() bfin_readPTR(DMA4_START_ADDR)
  606. #define bfin_write_DMA4_START_ADDR(val) bfin_writePTR(DMA4_START_ADDR, val)
  607. #define pDMA4_CONFIG ((uint16_t volatile *)DMA4_CONFIG) /* DMA Channel 4 Configuration Register */
  608. #define bfin_read_DMA4_CONFIG() bfin_read16(DMA4_CONFIG)
  609. #define bfin_write_DMA4_CONFIG(val) bfin_write16(DMA4_CONFIG, val)
  610. #define pDMA4_X_COUNT ((uint16_t volatile *)DMA4_X_COUNT) /* DMA Channel 4 X Count Register */
  611. #define bfin_read_DMA4_X_COUNT() bfin_read16(DMA4_X_COUNT)
  612. #define bfin_write_DMA4_X_COUNT(val) bfin_write16(DMA4_X_COUNT, val)
  613. #define pDMA4_X_MODIFY ((uint16_t volatile *)DMA4_X_MODIFY) /* DMA Channel 4 X Modify Register */
  614. #define bfin_read_DMA4_X_MODIFY() bfin_read16(DMA4_X_MODIFY)
  615. #define bfin_write_DMA4_X_MODIFY(val) bfin_write16(DMA4_X_MODIFY, val)
  616. #define pDMA4_Y_COUNT ((uint16_t volatile *)DMA4_Y_COUNT) /* DMA Channel 4 Y Count Register */
  617. #define bfin_read_DMA4_Y_COUNT() bfin_read16(DMA4_Y_COUNT)
  618. #define bfin_write_DMA4_Y_COUNT(val) bfin_write16(DMA4_Y_COUNT, val)
  619. #define pDMA4_Y_MODIFY ((uint16_t volatile *)DMA4_Y_MODIFY) /* DMA Channel 4 Y Modify Register */
  620. #define bfin_read_DMA4_Y_MODIFY() bfin_read16(DMA4_Y_MODIFY)
  621. #define bfin_write_DMA4_Y_MODIFY(val) bfin_write16(DMA4_Y_MODIFY, val)
  622. #define pDMA4_CURR_DESC_PTR ((void * volatile *)DMA4_CURR_DESC_PTR) /* DMA Channel 4 Current Descriptor Pointer Register */
  623. #define bfin_read_DMA4_CURR_DESC_PTR() bfin_readPTR(DMA4_CURR_DESC_PTR)
  624. #define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_writePTR(DMA4_CURR_DESC_PTR, val)
  625. #define pDMA4_CURR_ADDR ((void * volatile *)DMA4_CURR_ADDR) /* DMA Channel 4 Current Address Register */
  626. #define bfin_read_DMA4_CURR_ADDR() bfin_readPTR(DMA4_CURR_ADDR)
  627. #define bfin_write_DMA4_CURR_ADDR(val) bfin_writePTR(DMA4_CURR_ADDR, val)
  628. #define pDMA4_IRQ_STATUS ((uint16_t volatile *)DMA4_IRQ_STATUS) /* DMA Channel 4 Interrupt/Status Register */
  629. #define bfin_read_DMA4_IRQ_STATUS() bfin_read16(DMA4_IRQ_STATUS)
  630. #define bfin_write_DMA4_IRQ_STATUS(val) bfin_write16(DMA4_IRQ_STATUS, val)
  631. #define pDMA4_PERIPHERAL_MAP ((uint16_t volatile *)DMA4_PERIPHERAL_MAP) /* DMA Channel 4 Peripheral Map Register */
  632. #define bfin_read_DMA4_PERIPHERAL_MAP() bfin_read16(DMA4_PERIPHERAL_MAP)
  633. #define bfin_write_DMA4_PERIPHERAL_MAP(val) bfin_write16(DMA4_PERIPHERAL_MAP, val)
  634. #define pDMA4_CURR_X_COUNT ((uint16_t volatile *)DMA4_CURR_X_COUNT) /* DMA Channel 4 Current X Count Register */
  635. #define bfin_read_DMA4_CURR_X_COUNT() bfin_read16(DMA4_CURR_X_COUNT)
  636. #define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write16(DMA4_CURR_X_COUNT, val)
  637. #define pDMA4_CURR_Y_COUNT ((uint16_t volatile *)DMA4_CURR_Y_COUNT) /* DMA Channel 4 Current Y Count Register */
  638. #define bfin_read_DMA4_CURR_Y_COUNT() bfin_read16(DMA4_CURR_Y_COUNT)
  639. #define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write16(DMA4_CURR_Y_COUNT, val)
  640. #define pDMA5_NEXT_DESC_PTR ((void * volatile *)DMA5_NEXT_DESC_PTR) /* DMA Channel 5 Next Descriptor Pointer Register */
  641. #define bfin_read_DMA5_NEXT_DESC_PTR() bfin_readPTR(DMA5_NEXT_DESC_PTR)
  642. #define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_writePTR(DMA5_NEXT_DESC_PTR, val)
  643. #define pDMA5_START_ADDR ((void * volatile *)DMA5_START_ADDR) /* DMA Channel 5 Start Address Register */
  644. #define bfin_read_DMA5_START_ADDR() bfin_readPTR(DMA5_START_ADDR)
  645. #define bfin_write_DMA5_START_ADDR(val) bfin_writePTR(DMA5_START_ADDR, val)
  646. #define pDMA5_CONFIG ((uint16_t volatile *)DMA5_CONFIG) /* DMA Channel 5 Configuration Register */
  647. #define bfin_read_DMA5_CONFIG() bfin_read16(DMA5_CONFIG)
  648. #define bfin_write_DMA5_CONFIG(val) bfin_write16(DMA5_CONFIG, val)
  649. #define pDMA5_X_COUNT ((uint16_t volatile *)DMA5_X_COUNT) /* DMA Channel 5 X Count Register */
  650. #define bfin_read_DMA5_X_COUNT() bfin_read16(DMA5_X_COUNT)
  651. #define bfin_write_DMA5_X_COUNT(val) bfin_write16(DMA5_X_COUNT, val)
  652. #define pDMA5_X_MODIFY ((uint16_t volatile *)DMA5_X_MODIFY) /* DMA Channel 5 X Modify Register */
  653. #define bfin_read_DMA5_X_MODIFY() bfin_read16(DMA5_X_MODIFY)
  654. #define bfin_write_DMA5_X_MODIFY(val) bfin_write16(DMA5_X_MODIFY, val)
  655. #define pDMA5_Y_COUNT ((uint16_t volatile *)DMA5_Y_COUNT) /* DMA Channel 5 Y Count Register */
  656. #define bfin_read_DMA5_Y_COUNT() bfin_read16(DMA5_Y_COUNT)
  657. #define bfin_write_DMA5_Y_COUNT(val) bfin_write16(DMA5_Y_COUNT, val)
  658. #define pDMA5_Y_MODIFY ((uint16_t volatile *)DMA5_Y_MODIFY) /* DMA Channel 5 Y Modify Register */
  659. #define bfin_read_DMA5_Y_MODIFY() bfin_read16(DMA5_Y_MODIFY)
  660. #define bfin_write_DMA5_Y_MODIFY(val) bfin_write16(DMA5_Y_MODIFY, val)
  661. #define pDMA5_CURR_DESC_PTR ((void * volatile *)DMA5_CURR_DESC_PTR) /* DMA Channel 5 Current Descriptor Pointer Register */
  662. #define bfin_read_DMA5_CURR_DESC_PTR() bfin_readPTR(DMA5_CURR_DESC_PTR)
  663. #define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_writePTR(DMA5_CURR_DESC_PTR, val)
  664. #define pDMA5_CURR_ADDR ((void * volatile *)DMA5_CURR_ADDR) /* DMA Channel 5 Current Address Register */
  665. #define bfin_read_DMA5_CURR_ADDR() bfin_readPTR(DMA5_CURR_ADDR)
  666. #define bfin_write_DMA5_CURR_ADDR(val) bfin_writePTR(DMA5_CURR_ADDR, val)
  667. #define pDMA5_IRQ_STATUS ((uint16_t volatile *)DMA5_IRQ_STATUS) /* DMA Channel 5 Interrupt/Status Register */
  668. #define bfin_read_DMA5_IRQ_STATUS() bfin_read16(DMA5_IRQ_STATUS)
  669. #define bfin_write_DMA5_IRQ_STATUS(val) bfin_write16(DMA5_IRQ_STATUS, val)
  670. #define pDMA5_PERIPHERAL_MAP ((uint16_t volatile *)DMA5_PERIPHERAL_MAP) /* DMA Channel 5 Peripheral Map Register */
  671. #define bfin_read_DMA5_PERIPHERAL_MAP() bfin_read16(DMA5_PERIPHERAL_MAP)
  672. #define bfin_write_DMA5_PERIPHERAL_MAP(val) bfin_write16(DMA5_PERIPHERAL_MAP, val)
  673. #define pDMA5_CURR_X_COUNT ((uint16_t volatile *)DMA5_CURR_X_COUNT) /* DMA Channel 5 Current X Count Register */
  674. #define bfin_read_DMA5_CURR_X_COUNT() bfin_read16(DMA5_CURR_X_COUNT)
  675. #define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write16(DMA5_CURR_X_COUNT, val)
  676. #define pDMA5_CURR_Y_COUNT ((uint16_t volatile *)DMA5_CURR_Y_COUNT) /* DMA Channel 5 Current Y Count Register */
  677. #define bfin_read_DMA5_CURR_Y_COUNT() bfin_read16(DMA5_CURR_Y_COUNT)
  678. #define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write16(DMA5_CURR_Y_COUNT, val)
  679. #define pDMA6_NEXT_DESC_PTR ((uint32_t volatile *)DMA6_NEXT_DESC_PTR) /* DMA Channel 6 Next Descriptor Pointer Register */
  680. #define bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR)
  681. #define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR, val)
  682. #define pDMA6_START_ADDR ((void * volatile *)DMA6_START_ADDR) /* DMA Channel 6 Start Address Register */
  683. #define bfin_read_DMA6_START_ADDR() bfin_readPTR(DMA6_START_ADDR)
  684. #define bfin_write_DMA6_START_ADDR(val) bfin_writePTR(DMA6_START_ADDR, val)
  685. #define pDMA6_CONFIG ((uint16_t volatile *)DMA6_CONFIG) /* DMA Channel 6 Configuration Register */
  686. #define bfin_read_DMA6_CONFIG() bfin_read16(DMA6_CONFIG)
  687. #define bfin_write_DMA6_CONFIG(val) bfin_write16(DMA6_CONFIG, val)
  688. #define pDMA6_X_COUNT ((uint16_t volatile *)DMA6_X_COUNT) /* DMA Channel 6 X Count Register */
  689. #define bfin_read_DMA6_X_COUNT() bfin_read16(DMA6_X_COUNT)
  690. #define bfin_write_DMA6_X_COUNT(val) bfin_write16(DMA6_X_COUNT, val)
  691. #define pDMA6_X_MODIFY ((uint16_t volatile *)DMA6_X_MODIFY) /* DMA Channel 6 X Modify Register */
  692. #define bfin_read_DMA6_X_MODIFY() bfin_read16(DMA6_X_MODIFY)
  693. #define bfin_write_DMA6_X_MODIFY(val) bfin_write16(DMA6_X_MODIFY, val)
  694. #define pDMA6_Y_COUNT ((uint16_t volatile *)DMA6_Y_COUNT) /* DMA Channel 6 Y Count Register */
  695. #define bfin_read_DMA6_Y_COUNT() bfin_read16(DMA6_Y_COUNT)
  696. #define bfin_write_DMA6_Y_COUNT(val) bfin_write16(DMA6_Y_COUNT, val)
  697. #define pDMA6_Y_MODIFY ((uint16_t volatile *)DMA6_Y_MODIFY) /* DMA Channel 6 Y Modify Register */
  698. #define bfin_read_DMA6_Y_MODIFY() bfin_read16(DMA6_Y_MODIFY)
  699. #define bfin_write_DMA6_Y_MODIFY(val) bfin_write16(DMA6_Y_MODIFY, val)
  700. #define pDMA6_CURR_DESC_PTR ((void * volatile *)DMA6_CURR_DESC_PTR) /* DMA Channel 6 Current Descriptor Pointer Register */
  701. #define bfin_read_DMA6_CURR_DESC_PTR() bfin_readPTR(DMA6_CURR_DESC_PTR)
  702. #define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_writePTR(DMA6_CURR_DESC_PTR, val)
  703. #define pDMA6_CURR_ADDR ((void * volatile *)DMA6_CURR_ADDR) /* DMA Channel 6 Current Address Register */
  704. #define bfin_read_DMA6_CURR_ADDR() bfin_readPTR(DMA6_CURR_ADDR)
  705. #define bfin_write_DMA6_CURR_ADDR(val) bfin_writePTR(DMA6_CURR_ADDR, val)
  706. #define pDMA6_IRQ_STATUS ((uint16_t volatile *)DMA6_IRQ_STATUS) /* DMA Channel 6 Interrupt/Status Register */
  707. #define bfin_read_DMA6_IRQ_STATUS() bfin_read16(DMA6_IRQ_STATUS)
  708. #define bfin_write_DMA6_IRQ_STATUS(val) bfin_write16(DMA6_IRQ_STATUS, val)
  709. #define pDMA6_PERIPHERAL_MAP ((uint16_t volatile *)DMA6_PERIPHERAL_MAP) /* DMA Channel 6 Peripheral Map Register */
  710. #define bfin_read_DMA6_PERIPHERAL_MAP() bfin_read16(DMA6_PERIPHERAL_MAP)
  711. #define bfin_write_DMA6_PERIPHERAL_MAP(val) bfin_write16(DMA6_PERIPHERAL_MAP, val)
  712. #define pDMA6_CURR_X_COUNT ((uint16_t volatile *)DMA6_CURR_X_COUNT) /* DMA Channel 6 Current X Count Register */
  713. #define bfin_read_DMA6_CURR_X_COUNT() bfin_read16(DMA6_CURR_X_COUNT)
  714. #define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write16(DMA6_CURR_X_COUNT, val)
  715. #define pDMA6_CURR_Y_COUNT ((uint16_t volatile *)DMA6_CURR_Y_COUNT) /* DMA Channel 6 Current Y Count Register */
  716. #define bfin_read_DMA6_CURR_Y_COUNT() bfin_read16(DMA6_CURR_Y_COUNT)
  717. #define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write16(DMA6_CURR_Y_COUNT, val)
  718. #define pDMA7_NEXT_DESC_PTR ((void * volatile *)DMA7_NEXT_DESC_PTR) /* DMA Channel 7 Next Descriptor Pointer Register */
  719. #define bfin_read_DMA7_NEXT_DESC_PTR() bfin_readPTR(DMA7_NEXT_DESC_PTR)
  720. #define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_writePTR(DMA7_NEXT_DESC_PTR, val)
  721. #define pDMA7_START_ADDR ((void * volatile *)DMA7_START_ADDR) /* DMA Channel 7 Start Address Register */
  722. #define bfin_read_DMA7_START_ADDR() bfin_readPTR(DMA7_START_ADDR)
  723. #define bfin_write_DMA7_START_ADDR(val) bfin_writePTR(DMA7_START_ADDR, val)
  724. #define pDMA7_CONFIG ((uint16_t volatile *)DMA7_CONFIG) /* DMA Channel 7 Configuration Register */
  725. #define bfin_read_DMA7_CONFIG() bfin_read16(DMA7_CONFIG)
  726. #define bfin_write_DMA7_CONFIG(val) bfin_write16(DMA7_CONFIG, val)
  727. #define pDMA7_X_COUNT ((uint16_t volatile *)DMA7_X_COUNT) /* DMA Channel 7 X Count Register */
  728. #define bfin_read_DMA7_X_COUNT() bfin_read16(DMA7_X_COUNT)
  729. #define bfin_write_DMA7_X_COUNT(val) bfin_write16(DMA7_X_COUNT, val)
  730. #define pDMA7_X_MODIFY ((uint16_t volatile *)DMA7_X_MODIFY) /* DMA Channel 7 X Modify Register */
  731. #define bfin_read_DMA7_X_MODIFY() bfin_read16(DMA7_X_MODIFY)
  732. #define bfin_write_DMA7_X_MODIFY(val) bfin_write16(DMA7_X_MODIFY, val)
  733. #define pDMA7_Y_COUNT ((uint16_t volatile *)DMA7_Y_COUNT) /* DMA Channel 7 Y Count Register */
  734. #define bfin_read_DMA7_Y_COUNT() bfin_read16(DMA7_Y_COUNT)
  735. #define bfin_write_DMA7_Y_COUNT(val) bfin_write16(DMA7_Y_COUNT, val)
  736. #define pDMA7_Y_MODIFY ((uint16_t volatile *)DMA7_Y_MODIFY) /* DMA Channel 7 Y Modify Register */
  737. #define bfin_read_DMA7_Y_MODIFY() bfin_read16(DMA7_Y_MODIFY)
  738. #define bfin_write_DMA7_Y_MODIFY(val) bfin_write16(DMA7_Y_MODIFY, val)
  739. #define pDMA7_CURR_DESC_PTR ((void * volatile *)DMA7_CURR_DESC_PTR) /* DMA Channel 7 Current Descriptor Pointer Register */
  740. #define bfin_read_DMA7_CURR_DESC_PTR() bfin_readPTR(DMA7_CURR_DESC_PTR)
  741. #define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_writePTR(DMA7_CURR_DESC_PTR, val)
  742. #define pDMA7_CURR_ADDR ((void * volatile *)DMA7_CURR_ADDR) /* DMA Channel 7 Current Address Register */
  743. #define bfin_read_DMA7_CURR_ADDR() bfin_readPTR(DMA7_CURR_ADDR)
  744. #define bfin_write_DMA7_CURR_ADDR(val) bfin_writePTR(DMA7_CURR_ADDR, val)
  745. #define pDMA7_IRQ_STATUS ((uint16_t volatile *)DMA7_IRQ_STATUS) /* DMA Channel 7 Interrupt/Status Register */
  746. #define bfin_read_DMA7_IRQ_STATUS() bfin_read16(DMA7_IRQ_STATUS)
  747. #define bfin_write_DMA7_IRQ_STATUS(val) bfin_write16(DMA7_IRQ_STATUS, val)
  748. #define pDMA7_PERIPHERAL_MAP ((uint16_t volatile *)DMA7_PERIPHERAL_MAP) /* DMA Channel 7 Peripheral Map Register */
  749. #define bfin_read_DMA7_PERIPHERAL_MAP() bfin_read16(DMA7_PERIPHERAL_MAP)
  750. #define bfin_write_DMA7_PERIPHERAL_MAP(val) bfin_write16(DMA7_PERIPHERAL_MAP, val)
  751. #define pDMA7_CURR_X_COUNT ((uint16_t volatile *)DMA7_CURR_X_COUNT) /* DMA Channel 7 Current X Count Register */
  752. #define bfin_read_DMA7_CURR_X_COUNT() bfin_read16(DMA7_CURR_X_COUNT)
  753. #define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write16(DMA7_CURR_X_COUNT, val)
  754. #define pDMA7_CURR_Y_COUNT ((uint16_t volatile *)DMA7_CURR_Y_COUNT) /* DMA Channel 7 Current Y Count Register */
  755. #define bfin_read_DMA7_CURR_Y_COUNT() bfin_read16(DMA7_CURR_Y_COUNT)
  756. #define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write16(DMA7_CURR_Y_COUNT, val)
  757. #define pDMA8_NEXT_DESC_PTR ((void * volatile *)DMA8_NEXT_DESC_PTR) /* DMA Channel 8 Next Descriptor Pointer Register */
  758. #define bfin_read_DMA8_NEXT_DESC_PTR() bfin_readPTR(DMA8_NEXT_DESC_PTR)
  759. #define bfin_write_DMA8_NEXT_DESC_PTR(val) bfin_writePTR(DMA8_NEXT_DESC_PTR, val)
  760. #define pDMA8_START_ADDR ((void * volatile *)DMA8_START_ADDR) /* DMA Channel 8 Start Address Register */
  761. #define bfin_read_DMA8_START_ADDR() bfin_readPTR(DMA8_START_ADDR)
  762. #define bfin_write_DMA8_START_ADDR(val) bfin_writePTR(DMA8_START_ADDR, val)
  763. #define pDMA8_CONFIG ((uint16_t volatile *)DMA8_CONFIG) /* DMA Channel 8 Configuration Register */
  764. #define bfin_read_DMA8_CONFIG() bfin_read16(DMA8_CONFIG)
  765. #define bfin_write_DMA8_CONFIG(val) bfin_write16(DMA8_CONFIG, val)
  766. #define pDMA8_X_COUNT ((uint16_t volatile *)DMA8_X_COUNT) /* DMA Channel 8 X Count Register */
  767. #define bfin_read_DMA8_X_COUNT() bfin_read16(DMA8_X_COUNT)
  768. #define bfin_write_DMA8_X_COUNT(val) bfin_write16(DMA8_X_COUNT, val)
  769. #define pDMA8_X_MODIFY ((uint16_t volatile *)DMA8_X_MODIFY) /* DMA Channel 8 X Modify Register */
  770. #define bfin_read_DMA8_X_MODIFY() bfin_read16(DMA8_X_MODIFY)
  771. #define bfin_write_DMA8_X_MODIFY(val) bfin_write16(DMA8_X_MODIFY, val)
  772. #define pDMA8_Y_COUNT ((uint16_t volatile *)DMA8_Y_COUNT) /* DMA Channel 8 Y Count Register */
  773. #define bfin_read_DMA8_Y_COUNT() bfin_read16(DMA8_Y_COUNT)
  774. #define bfin_write_DMA8_Y_COUNT(val) bfin_write16(DMA8_Y_COUNT, val)
  775. #define pDMA8_Y_MODIFY ((uint16_t volatile *)DMA8_Y_MODIFY) /* DMA Channel 8 Y Modify Register */
  776. #define bfin_read_DMA8_Y_MODIFY() bfin_read16(DMA8_Y_MODIFY)
  777. #define bfin_write_DMA8_Y_MODIFY(val) bfin_write16(DMA8_Y_MODIFY, val)
  778. #define pDMA8_CURR_DESC_PTR ((void * volatile *)DMA8_CURR_DESC_PTR) /* DMA Channel 8 Current Descriptor Pointer Register */
  779. #define bfin_read_DMA8_CURR_DESC_PTR() bfin_readPTR(DMA8_CURR_DESC_PTR)
  780. #define bfin_write_DMA8_CURR_DESC_PTR(val) bfin_writePTR(DMA8_CURR_DESC_PTR, val)
  781. #define pDMA8_CURR_ADDR ((void * volatile *)DMA8_CURR_ADDR) /* DMA Channel 8 Current Address Register */
  782. #define bfin_read_DMA8_CURR_ADDR() bfin_readPTR(DMA8_CURR_ADDR)
  783. #define bfin_write_DMA8_CURR_ADDR(val) bfin_writePTR(DMA8_CURR_ADDR, val)
  784. #define pDMA8_IRQ_STATUS ((uint16_t volatile *)DMA8_IRQ_STATUS) /* DMA Channel 8 Interrupt/Status Register */
  785. #define bfin_read_DMA8_IRQ_STATUS() bfin_read16(DMA8_IRQ_STATUS)
  786. #define bfin_write_DMA8_IRQ_STATUS(val) bfin_write16(DMA8_IRQ_STATUS, val)
  787. #define pDMA8_PERIPHERAL_MAP ((uint16_t volatile *)DMA8_PERIPHERAL_MAP) /* DMA Channel 8 Peripheral Map Register */
  788. #define bfin_read_DMA8_PERIPHERAL_MAP() bfin_read16(DMA8_PERIPHERAL_MAP)
  789. #define bfin_write_DMA8_PERIPHERAL_MAP(val) bfin_write16(DMA8_PERIPHERAL_MAP, val)
  790. #define pDMA8_CURR_X_COUNT ((uint16_t volatile *)DMA8_CURR_X_COUNT) /* DMA Channel 8 Current X Count Register */
  791. #define bfin_read_DMA8_CURR_X_COUNT() bfin_read16(DMA8_CURR_X_COUNT)
  792. #define bfin_write_DMA8_CURR_X_COUNT(val) bfin_write16(DMA8_CURR_X_COUNT, val)
  793. #define pDMA8_CURR_Y_COUNT ((uint16_t volatile *)DMA8_CURR_Y_COUNT) /* DMA Channel 8 Current Y Count Register */
  794. #define bfin_read_DMA8_CURR_Y_COUNT() bfin_read16(DMA8_CURR_Y_COUNT)
  795. #define bfin_write_DMA8_CURR_Y_COUNT(val) bfin_write16(DMA8_CURR_Y_COUNT, val)
  796. #define pDMA9_NEXT_DESC_PTR ((void * volatile *)DMA9_NEXT_DESC_PTR) /* DMA Channel 9 Next Descriptor Pointer Register */
  797. #define bfin_read_DMA9_NEXT_DESC_PTR() bfin_readPTR(DMA9_NEXT_DESC_PTR)
  798. #define bfin_write_DMA9_NEXT_DESC_PTR(val) bfin_writePTR(DMA9_NEXT_DESC_PTR, val)
  799. #define pDMA9_START_ADDR ((void * volatile *)DMA9_START_ADDR) /* DMA Channel 9 Start Address Register */
  800. #define bfin_read_DMA9_START_ADDR() bfin_readPTR(DMA9_START_ADDR)
  801. #define bfin_write_DMA9_START_ADDR(val) bfin_writePTR(DMA9_START_ADDR, val)
  802. #define pDMA9_CONFIG ((uint16_t volatile *)DMA9_CONFIG) /* DMA Channel 9 Configuration Register */
  803. #define bfin_read_DMA9_CONFIG() bfin_read16(DMA9_CONFIG)
  804. #define bfin_write_DMA9_CONFIG(val) bfin_write16(DMA9_CONFIG, val)
  805. #define pDMA9_X_COUNT ((uint16_t volatile *)DMA9_X_COUNT) /* DMA Channel 9 X Count Register */
  806. #define bfin_read_DMA9_X_COUNT() bfin_read16(DMA9_X_COUNT)
  807. #define bfin_write_DMA9_X_COUNT(val) bfin_write16(DMA9_X_COUNT, val)
  808. #define pDMA9_X_MODIFY ((uint16_t volatile *)DMA9_X_MODIFY) /* DMA Channel 9 X Modify Register */
  809. #define bfin_read_DMA9_X_MODIFY() bfin_read16(DMA9_X_MODIFY)
  810. #define bfin_write_DMA9_X_MODIFY(val) bfin_write16(DMA9_X_MODIFY, val)
  811. #define pDMA9_Y_COUNT ((uint16_t volatile *)DMA9_Y_COUNT) /* DMA Channel 9 Y Count Register */
  812. #define bfin_read_DMA9_Y_COUNT() bfin_read16(DMA9_Y_COUNT)
  813. #define bfin_write_DMA9_Y_COUNT(val) bfin_write16(DMA9_Y_COUNT, val)
  814. #define pDMA9_Y_MODIFY ((uint16_t volatile *)DMA9_Y_MODIFY) /* DMA Channel 9 Y Modify Register */
  815. #define bfin_read_DMA9_Y_MODIFY() bfin_read16(DMA9_Y_MODIFY)
  816. #define bfin_write_DMA9_Y_MODIFY(val) bfin_write16(DMA9_Y_MODIFY, val)
  817. #define pDMA9_CURR_DESC_PTR ((void * volatile *)DMA9_CURR_DESC_PTR) /* DMA Channel 9 Current Descriptor Pointer Register */
  818. #define bfin_read_DMA9_CURR_DESC_PTR() bfin_readPTR(DMA9_CURR_DESC_PTR)
  819. #define bfin_write_DMA9_CURR_DESC_PTR(val) bfin_writePTR(DMA9_CURR_DESC_PTR, val)
  820. #define pDMA9_CURR_ADDR ((void * volatile *)DMA9_CURR_ADDR) /* DMA Channel 9 Current Address Register */
  821. #define bfin_read_DMA9_CURR_ADDR() bfin_readPTR(DMA9_CURR_ADDR)
  822. #define bfin_write_DMA9_CURR_ADDR(val) bfin_writePTR(DMA9_CURR_ADDR, val)
  823. #define pDMA9_IRQ_STATUS ((uint16_t volatile *)DMA9_IRQ_STATUS) /* DMA Channel 9 Interrupt/Status Register */
  824. #define bfin_read_DMA9_IRQ_STATUS() bfin_read16(DMA9_IRQ_STATUS)
  825. #define bfin_write_DMA9_IRQ_STATUS(val) bfin_write16(DMA9_IRQ_STATUS, val)
  826. #define pDMA9_PERIPHERAL_MAP ((uint16_t volatile *)DMA9_PERIPHERAL_MAP) /* DMA Channel 9 Peripheral Map Register */
  827. #define bfin_read_DMA9_PERIPHERAL_MAP() bfin_read16(DMA9_PERIPHERAL_MAP)
  828. #define bfin_write_DMA9_PERIPHERAL_MAP(val) bfin_write16(DMA9_PERIPHERAL_MAP, val)
  829. #define pDMA9_CURR_X_COUNT ((uint16_t volatile *)DMA9_CURR_X_COUNT) /* DMA Channel 9 Current X Count Register */
  830. #define bfin_read_DMA9_CURR_X_COUNT() bfin_read16(DMA9_CURR_X_COUNT)
  831. #define bfin_write_DMA9_CURR_X_COUNT(val) bfin_write16(DMA9_CURR_X_COUNT, val)
  832. #define pDMA9_CURR_Y_COUNT ((uint16_t volatile *)DMA9_CURR_Y_COUNT) /* DMA Channel 9 Current Y Count Register */
  833. #define bfin_read_DMA9_CURR_Y_COUNT() bfin_read16(DMA9_CURR_Y_COUNT)
  834. #define bfin_write_DMA9_CURR_Y_COUNT(val) bfin_write16(DMA9_CURR_Y_COUNT, val)
  835. #define pDMA10_NEXT_DESC_PTR ((void * volatile *)DMA10_NEXT_DESC_PTR) /* DMA Channel 10 Next Descriptor Pointer Register */
  836. #define bfin_read_DMA10_NEXT_DESC_PTR() bfin_readPTR(DMA10_NEXT_DESC_PTR)
  837. #define bfin_write_DMA10_NEXT_DESC_PTR(val) bfin_writePTR(DMA10_NEXT_DESC_PTR, val)
  838. #define pDMA10_START_ADDR ((void * volatile *)DMA10_START_ADDR) /* DMA Channel 10 Start Address Register */
  839. #define bfin_read_DMA10_START_ADDR() bfin_readPTR(DMA10_START_ADDR)
  840. #define bfin_write_DMA10_START_ADDR(val) bfin_writePTR(DMA10_START_ADDR, val)
  841. #define pDMA10_CONFIG ((uint16_t volatile *)DMA10_CONFIG) /* DMA Channel 10 Configuration Register */
  842. #define bfin_read_DMA10_CONFIG() bfin_read16(DMA10_CONFIG)
  843. #define bfin_write_DMA10_CONFIG(val) bfin_write16(DMA10_CONFIG, val)
  844. #define pDMA10_X_COUNT ((uint16_t volatile *)DMA10_X_COUNT) /* DMA Channel 10 X Count Register */
  845. #define bfin_read_DMA10_X_COUNT() bfin_read16(DMA10_X_COUNT)
  846. #define bfin_write_DMA10_X_COUNT(val) bfin_write16(DMA10_X_COUNT, val)
  847. #define pDMA10_X_MODIFY ((uint16_t volatile *)DMA10_X_MODIFY) /* DMA Channel 10 X Modify Register */
  848. #define bfin_read_DMA10_X_MODIFY() bfin_read16(DMA10_X_MODIFY)
  849. #define bfin_write_DMA10_X_MODIFY(val) bfin_write16(DMA10_X_MODIFY, val)
  850. #define pDMA10_Y_COUNT ((uint16_t volatile *)DMA10_Y_COUNT) /* DMA Channel 10 Y Count Register */
  851. #define bfin_read_DMA10_Y_COUNT() bfin_read16(DMA10_Y_COUNT)
  852. #define bfin_write_DMA10_Y_COUNT(val) bfin_write16(DMA10_Y_COUNT, val)
  853. #define pDMA10_Y_MODIFY ((uint16_t volatile *)DMA10_Y_MODIFY) /* DMA Channel 10 Y Modify Register */
  854. #define bfin_read_DMA10_Y_MODIFY() bfin_read16(DMA10_Y_MODIFY)
  855. #define bfin_write_DMA10_Y_MODIFY(val) bfin_write16(DMA10_Y_MODIFY, val)
  856. #define pDMA10_CURR_DESC_PTR ((void * volatile *)DMA10_CURR_DESC_PTR) /* DMA Channel 10 Current Descriptor Pointer Register */
  857. #define bfin_read_DMA10_CURR_DESC_PTR() bfin_readPTR(DMA10_CURR_DESC_PTR)
  858. #define bfin_write_DMA10_CURR_DESC_PTR(val) bfin_writePTR(DMA10_CURR_DESC_PTR, val)
  859. #define pDMA10_CURR_ADDR ((void * volatile *)DMA10_CURR_ADDR) /* DMA Channel 10 Current Address Register */
  860. #define bfin_read_DMA10_CURR_ADDR() bfin_readPTR(DMA10_CURR_ADDR)
  861. #define bfin_write_DMA10_CURR_ADDR(val) bfin_writePTR(DMA10_CURR_ADDR, val)
  862. #define pDMA10_IRQ_STATUS ((uint16_t volatile *)DMA10_IRQ_STATUS) /* DMA Channel 10 Interrupt/Status Register */
  863. #define bfin_read_DMA10_IRQ_STATUS() bfin_read16(DMA10_IRQ_STATUS)
  864. #define bfin_write_DMA10_IRQ_STATUS(val) bfin_write16(DMA10_IRQ_STATUS, val)
  865. #define pDMA10_PERIPHERAL_MAP ((uint16_t volatile *)DMA10_PERIPHERAL_MAP) /* DMA Channel 10 Peripheral Map Register */
  866. #define bfin_read_DMA10_PERIPHERAL_MAP() bfin_read16(DMA10_PERIPHERAL_MAP)
  867. #define bfin_write_DMA10_PERIPHERAL_MAP(val) bfin_write16(DMA10_PERIPHERAL_MAP, val)
  868. #define pDMA10_CURR_X_COUNT ((uint16_t volatile *)DMA10_CURR_X_COUNT) /* DMA Channel 10 Current X Count Register */
  869. #define bfin_read_DMA10_CURR_X_COUNT() bfin_read16(DMA10_CURR_X_COUNT)
  870. #define bfin_write_DMA10_CURR_X_COUNT(val) bfin_write16(DMA10_CURR_X_COUNT, val)
  871. #define pDMA10_CURR_Y_COUNT ((uint16_t volatile *)DMA10_CURR_Y_COUNT) /* DMA Channel 10 Current Y Count Register */
  872. #define bfin_read_DMA10_CURR_Y_COUNT() bfin_read16(DMA10_CURR_Y_COUNT)
  873. #define bfin_write_DMA10_CURR_Y_COUNT(val) bfin_write16(DMA10_CURR_Y_COUNT, val)
  874. #define pDMA11_NEXT_DESC_PTR ((void * volatile *)DMA11_NEXT_DESC_PTR) /* DMA Channel 11 Next Descriptor Pointer Register */
  875. #define bfin_read_DMA11_NEXT_DESC_PTR() bfin_readPTR(DMA11_NEXT_DESC_PTR)
  876. #define bfin_write_DMA11_NEXT_DESC_PTR(val) bfin_writePTR(DMA11_NEXT_DESC_PTR, val)
  877. #define pDMA11_START_ADDR ((void * volatile *)DMA11_START_ADDR) /* DMA Channel 11 Start Address Register */
  878. #define bfin_read_DMA11_START_ADDR() bfin_readPTR(DMA11_START_ADDR)
  879. #define bfin_write_DMA11_START_ADDR(val) bfin_writePTR(DMA11_START_ADDR, val)
  880. #define pDMA11_CONFIG ((uint16_t volatile *)DMA11_CONFIG) /* DMA Channel 11 Configuration Register */
  881. #define bfin_read_DMA11_CONFIG() bfin_read16(DMA11_CONFIG)
  882. #define bfin_write_DMA11_CONFIG(val) bfin_write16(DMA11_CONFIG, val)
  883. #define pDMA11_X_COUNT ((uint16_t volatile *)DMA11_X_COUNT) /* DMA Channel 11 X Count Register */
  884. #define bfin_read_DMA11_X_COUNT() bfin_read16(DMA11_X_COUNT)
  885. #define bfin_write_DMA11_X_COUNT(val) bfin_write16(DMA11_X_COUNT, val)
  886. #define pDMA11_X_MODIFY ((uint16_t volatile *)DMA11_X_MODIFY) /* DMA Channel 11 X Modify Register */
  887. #define bfin_read_DMA11_X_MODIFY() bfin_read16(DMA11_X_MODIFY)
  888. #define bfin_write_DMA11_X_MODIFY(val) bfin_write16(DMA11_X_MODIFY, val)
  889. #define pDMA11_Y_COUNT ((uint16_t volatile *)DMA11_Y_COUNT) /* DMA Channel 11 Y Count Register */
  890. #define bfin_read_DMA11_Y_COUNT() bfin_read16(DMA11_Y_COUNT)
  891. #define bfin_write_DMA11_Y_COUNT(val) bfin_write16(DMA11_Y_COUNT, val)
  892. #define pDMA11_Y_MODIFY ((uint16_t volatile *)DMA11_Y_MODIFY) /* DMA Channel 11 Y Modify Register */
  893. #define bfin_read_DMA11_Y_MODIFY() bfin_read16(DMA11_Y_MODIFY)
  894. #define bfin_write_DMA11_Y_MODIFY(val) bfin_write16(DMA11_Y_MODIFY, val)
  895. #define pDMA11_CURR_DESC_PTR ((void * volatile *)DMA11_CURR_DESC_PTR) /* DMA Channel 11 Current Descriptor Pointer Register */
  896. #define bfin_read_DMA11_CURR_DESC_PTR() bfin_readPTR(DMA11_CURR_DESC_PTR)
  897. #define bfin_write_DMA11_CURR_DESC_PTR(val) bfin_writePTR(DMA11_CURR_DESC_PTR, val)
  898. #define pDMA11_CURR_ADDR ((void * volatile *)DMA11_CURR_ADDR) /* DMA Channel 11 Current Address Register */
  899. #define bfin_read_DMA11_CURR_ADDR() bfin_readPTR(DMA11_CURR_ADDR)
  900. #define bfin_write_DMA11_CURR_ADDR(val) bfin_writePTR(DMA11_CURR_ADDR, val)
  901. #define pDMA11_IRQ_STATUS ((uint16_t volatile *)DMA11_IRQ_STATUS) /* DMA Channel 11 Interrupt/Status Register */
  902. #define bfin_read_DMA11_IRQ_STATUS() bfin_read16(DMA11_IRQ_STATUS)
  903. #define bfin_write_DMA11_IRQ_STATUS(val) bfin_write16(DMA11_IRQ_STATUS, val)
  904. #define pDMA11_PERIPHERAL_MAP ((uint16_t volatile *)DMA11_PERIPHERAL_MAP) /* DMA Channel 11 Peripheral Map Register */
  905. #define bfin_read_DMA11_PERIPHERAL_MAP() bfin_read16(DMA11_PERIPHERAL_MAP)
  906. #define bfin_write_DMA11_PERIPHERAL_MAP(val) bfin_write16(DMA11_PERIPHERAL_MAP, val)
  907. #define pDMA11_CURR_X_COUNT ((uint16_t volatile *)DMA11_CURR_X_COUNT) /* DMA Channel 11 Current X Count Register */
  908. #define bfin_read_DMA11_CURR_X_COUNT() bfin_read16(DMA11_CURR_X_COUNT)
  909. #define bfin_write_DMA11_CURR_X_COUNT(val) bfin_write16(DMA11_CURR_X_COUNT, val)
  910. #define pDMA11_CURR_Y_COUNT ((uint16_t volatile *)DMA11_CURR_Y_COUNT) /* DMA Channel 11 Current Y Count Register */
  911. #define bfin_read_DMA11_CURR_Y_COUNT() bfin_read16(DMA11_CURR_Y_COUNT)
  912. #define bfin_write_DMA11_CURR_Y_COUNT(val) bfin_write16(DMA11_CURR_Y_COUNT, val)
  913. #define pMDMA_S0_NEXT_DESC_PTR ((void * volatile *)MDMA_S0_NEXT_DESC_PTR) /* MemDMA Stream 0 Source Next Descriptor Pointer Register */
  914. #define bfin_read_MDMA_S0_NEXT_DESC_PTR() bfin_readPTR(MDMA_S0_NEXT_DESC_PTR)
  915. #define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S0_NEXT_DESC_PTR, val)
  916. #define pMDMA_S0_START_ADDR ((void * volatile *)MDMA_S0_START_ADDR) /* MemDMA Stream 0 Source Start Address Register */
  917. #define bfin_read_MDMA_S0_START_ADDR() bfin_readPTR(MDMA_S0_START_ADDR)
  918. #define bfin_write_MDMA_S0_START_ADDR(val) bfin_writePTR(MDMA_S0_START_ADDR, val)
  919. #define pMDMA_S0_CONFIG ((uint16_t volatile *)MDMA_S0_CONFIG) /* MemDMA Stream 0 Source Configuration Register */
  920. #define bfin_read_MDMA_S0_CONFIG() bfin_read16(MDMA_S0_CONFIG)
  921. #define bfin_write_MDMA_S0_CONFIG(val) bfin_write16(MDMA_S0_CONFIG, val)
  922. #define pMDMA_S0_X_COUNT ((uint16_t volatile *)MDMA_S0_X_COUNT) /* MemDMA Stream 0 Source X Count Register */
  923. #define bfin_read_MDMA_S0_X_COUNT() bfin_read16(MDMA_S0_X_COUNT)
  924. #define bfin_write_MDMA_S0_X_COUNT(val) bfin_write16(MDMA_S0_X_COUNT, val)
  925. #define pMDMA_S0_X_MODIFY ((uint16_t volatile *)MDMA_S0_X_MODIFY) /* MemDMA Stream 0 Source X Modify Register */
  926. #define bfin_read_MDMA_S0_X_MODIFY() bfin_read16(MDMA_S0_X_MODIFY)
  927. #define bfin_write_MDMA_S0_X_MODIFY(val) bfin_write16(MDMA_S0_X_MODIFY, val)
  928. #define pMDMA_S0_Y_COUNT ((uint16_t volatile *)MDMA_S0_Y_COUNT) /* MemDMA Stream 0 Source Y Count Register */
  929. #define bfin_read_MDMA_S0_Y_COUNT() bfin_read16(MDMA_S0_Y_COUNT)
  930. #define bfin_write_MDMA_S0_Y_COUNT(val) bfin_write16(MDMA_S0_Y_COUNT, val)
  931. #define pMDMA_S0_Y_MODIFY ((uint16_t volatile *)MDMA_S0_Y_MODIFY) /* MemDMA Stream 0 Source Y Modify Register */
  932. #define bfin_read_MDMA_S0_Y_MODIFY() bfin_read16(MDMA_S0_Y_MODIFY)
  933. #define bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write16(MDMA_S0_Y_MODIFY, val)
  934. #define pMDMA_S0_CURR_DESC_PTR ((void * volatile *)MDMA_S0_CURR_DESC_PTR) /* MemDMA Stream 0 Source Current Descriptor Pointer Register */
  935. #define bfin_read_MDMA_S0_CURR_DESC_PTR() bfin_readPTR(MDMA_S0_CURR_DESC_PTR)
  936. #define bfin_write_MDMA_S0_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S0_CURR_DESC_PTR, val)
  937. #define pMDMA_S0_CURR_ADDR ((void * volatile *)MDMA_S0_CURR_ADDR) /* MemDMA Stream 0 Source Current Address Register */
  938. #define bfin_read_MDMA_S0_CURR_ADDR() bfin_readPTR(MDMA_S0_CURR_ADDR)
  939. #define bfin_write_MDMA_S0_CURR_ADDR(val) bfin_writePTR(MDMA_S0_CURR_ADDR, val)
  940. #define pMDMA_S0_IRQ_STATUS ((uint16_t volatile *)MDMA_S0_IRQ_STATUS) /* MemDMA Stream 0 Source Interrupt/Status Register */
  941. #define bfin_read_MDMA_S0_IRQ_STATUS() bfin_read16(MDMA_S0_IRQ_STATUS)
  942. #define bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write16(MDMA_S0_IRQ_STATUS, val)
  943. #define pMDMA_S0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S0_PERIPHERAL_MAP) /* MemDMA Stream 0 Source Peripheral Map Register */
  944. #define bfin_read_MDMA_S0_PERIPHERAL_MAP() bfin_read16(MDMA_S0_PERIPHERAL_MAP)
  945. #define bfin_write_MDMA_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA_S0_PERIPHERAL_MAP, val)
  946. #define pMDMA_S0_CURR_X_COUNT ((uint16_t volatile *)MDMA_S0_CURR_X_COUNT) /* MemDMA Stream 0 Source Current X Count Register */
  947. #define bfin_read_MDMA_S0_CURR_X_COUNT() bfin_read16(MDMA_S0_CURR_X_COUNT)
  948. #define bfin_write_MDMA_S0_CURR_X_COUNT(val) bfin_write16(MDMA_S0_CURR_X_COUNT, val)
  949. #define pMDMA_S0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S0_CURR_Y_COUNT) /* MemDMA Stream 0 Source Current Y Count Register */
  950. #define bfin_read_MDMA_S0_CURR_Y_COUNT() bfin_read16(MDMA_S0_CURR_Y_COUNT)
  951. #define bfin_write_MDMA_S0_CURR_Y_COUNT(val) bfin_write16(MDMA_S0_CURR_Y_COUNT, val)
  952. #define pMDMA_D0_NEXT_DESC_PTR ((void * volatile *)MDMA_D0_NEXT_DESC_PTR) /* MemDMA Stream 0 Destination Next Descriptor Pointer Register */
  953. #define bfin_read_MDMA_D0_NEXT_DESC_PTR() bfin_readPTR(MDMA_D0_NEXT_DESC_PTR)
  954. #define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D0_NEXT_DESC_PTR, val)
  955. #define pMDMA_D0_START_ADDR ((void * volatile *)MDMA_D0_START_ADDR) /* MemDMA Stream 0 Destination Start Address Register */
  956. #define bfin_read_MDMA_D0_START_ADDR() bfin_readPTR(MDMA_D0_START_ADDR)
  957. #define bfin_write_MDMA_D0_START_ADDR(val) bfin_writePTR(MDMA_D0_START_ADDR, val)
  958. #define pMDMA_D0_CONFIG ((uint16_t volatile *)MDMA_D0_CONFIG) /* MemDMA Stream 0 Destination Configuration Register */
  959. #define bfin_read_MDMA_D0_CONFIG() bfin_read16(MDMA_D0_CONFIG)
  960. #define bfin_write_MDMA_D0_CONFIG(val) bfin_write16(MDMA_D0_CONFIG, val)
  961. #define pMDMA_D0_X_COUNT ((uint16_t volatile *)MDMA_D0_X_COUNT) /* MemDMA Stream 0 Destination X Count Register */
  962. #define bfin_read_MDMA_D0_X_COUNT() bfin_read16(MDMA_D0_X_COUNT)
  963. #define bfin_write_MDMA_D0_X_COUNT(val) bfin_write16(MDMA_D0_X_COUNT, val)
  964. #define pMDMA_D0_X_MODIFY ((uint16_t volatile *)MDMA_D0_X_MODIFY) /* MemDMA Stream 0 Destination X Modify Register */
  965. #define bfin_read_MDMA_D0_X_MODIFY() bfin_read16(MDMA_D0_X_MODIFY)
  966. #define bfin_write_MDMA_D0_X_MODIFY(val) bfin_write16(MDMA_D0_X_MODIFY, val)
  967. #define pMDMA_D0_Y_COUNT ((uint16_t volatile *)MDMA_D0_Y_COUNT) /* MemDMA Stream 0 Destination Y Count Register */
  968. #define bfin_read_MDMA_D0_Y_COUNT() bfin_read16(MDMA_D0_Y_COUNT)
  969. #define bfin_write_MDMA_D0_Y_COUNT(val) bfin_write16(MDMA_D0_Y_COUNT, val)
  970. #define pMDMA_D0_Y_MODIFY ((uint16_t volatile *)MDMA_D0_Y_MODIFY) /* MemDMA Stream 0 Destination Y Modify Register */
  971. #define bfin_read_MDMA_D0_Y_MODIFY() bfin_read16(MDMA_D0_Y_MODIFY)
  972. #define bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write16(MDMA_D0_Y_MODIFY, val)
  973. #define pMDMA_D0_CURR_DESC_PTR ((void * volatile *)MDMA_D0_CURR_DESC_PTR) /* MemDMA Stream 0 Destination Current Descriptor Pointer Register */
  974. #define bfin_read_MDMA_D0_CURR_DESC_PTR() bfin_readPTR(MDMA_D0_CURR_DESC_PTR)
  975. #define bfin_write_MDMA_D0_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D0_CURR_DESC_PTR, val)
  976. #define pMDMA_D0_CURR_ADDR ((void * volatile *)MDMA_D0_CURR_ADDR) /* MemDMA Stream 0 Destination Current Address Register */
  977. #define bfin_read_MDMA_D0_CURR_ADDR() bfin_readPTR(MDMA_D0_CURR_ADDR)
  978. #define bfin_write_MDMA_D0_CURR_ADDR(val) bfin_writePTR(MDMA_D0_CURR_ADDR, val)
  979. #define pMDMA_D0_IRQ_STATUS ((uint16_t volatile *)MDMA_D0_IRQ_STATUS) /* MemDMA Stream 0 Destination Interrupt/Status Register */
  980. #define bfin_read_MDMA_D0_IRQ_STATUS() bfin_read16(MDMA_D0_IRQ_STATUS)
  981. #define bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write16(MDMA_D0_IRQ_STATUS, val)
  982. #define pMDMA_D0_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D0_PERIPHERAL_MAP) /* MemDMA Stream 0 Destination Peripheral Map Register */
  983. #define bfin_read_MDMA_D0_PERIPHERAL_MAP() bfin_read16(MDMA_D0_PERIPHERAL_MAP)
  984. #define bfin_write_MDMA_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA_D0_PERIPHERAL_MAP, val)
  985. #define pMDMA_D0_CURR_X_COUNT ((uint16_t volatile *)MDMA_D0_CURR_X_COUNT) /* MemDMA Stream 0 Destination Current X Count Register */
  986. #define bfin_read_MDMA_D0_CURR_X_COUNT() bfin_read16(MDMA_D0_CURR_X_COUNT)
  987. #define bfin_write_MDMA_D0_CURR_X_COUNT(val) bfin_write16(MDMA_D0_CURR_X_COUNT, val)
  988. #define pMDMA_D0_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D0_CURR_Y_COUNT) /* MemDMA Stream 0 Destination Current Y Count Register */
  989. #define bfin_read_MDMA_D0_CURR_Y_COUNT() bfin_read16(MDMA_D0_CURR_Y_COUNT)
  990. #define bfin_write_MDMA_D0_CURR_Y_COUNT(val) bfin_write16(MDMA_D0_CURR_Y_COUNT, val)
  991. #define pMDMA_S1_NEXT_DESC_PTR ((void * volatile *)MDMA_S1_NEXT_DESC_PTR) /* MemDMA Stream 1 Source Next Descriptor Pointer Register */
  992. #define bfin_read_MDMA_S1_NEXT_DESC_PTR() bfin_readPTR(MDMA_S1_NEXT_DESC_PTR)
  993. #define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_S1_NEXT_DESC_PTR, val)
  994. #define pMDMA_S1_START_ADDR ((void * volatile *)MDMA_S1_START_ADDR) /* MemDMA Stream 1 Source Start Address Register */
  995. #define bfin_read_MDMA_S1_START_ADDR() bfin_readPTR(MDMA_S1_START_ADDR)
  996. #define bfin_write_MDMA_S1_START_ADDR(val) bfin_writePTR(MDMA_S1_START_ADDR, val)
  997. #define pMDMA_S1_CONFIG ((uint16_t volatile *)MDMA_S1_CONFIG) /* MemDMA Stream 1 Source Configuration Register */
  998. #define bfin_read_MDMA_S1_CONFIG() bfin_read16(MDMA_S1_CONFIG)
  999. #define bfin_write_MDMA_S1_CONFIG(val) bfin_write16(MDMA_S1_CONFIG, val)
  1000. #define pMDMA_S1_X_COUNT ((uint16_t volatile *)MDMA_S1_X_COUNT) /* MemDMA Stream 1 Source X Count Register */
  1001. #define bfin_read_MDMA_S1_X_COUNT() bfin_read16(MDMA_S1_X_COUNT)
  1002. #define bfin_write_MDMA_S1_X_COUNT(val) bfin_write16(MDMA_S1_X_COUNT, val)
  1003. #define pMDMA_S1_X_MODIFY ((uint16_t volatile *)MDMA_S1_X_MODIFY) /* MemDMA Stream 1 Source X Modify Register */
  1004. #define bfin_read_MDMA_S1_X_MODIFY() bfin_read16(MDMA_S1_X_MODIFY)
  1005. #define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write16(MDMA_S1_X_MODIFY, val)
  1006. #define pMDMA_S1_Y_COUNT ((uint16_t volatile *)MDMA_S1_Y_COUNT) /* MemDMA Stream 1 Source Y Count Register */
  1007. #define bfin_read_MDMA_S1_Y_COUNT() bfin_read16(MDMA_S1_Y_COUNT)
  1008. #define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write16(MDMA_S1_Y_COUNT, val)
  1009. #define pMDMA_S1_Y_MODIFY ((uint16_t volatile *)MDMA_S1_Y_MODIFY) /* MemDMA Stream 1 Source Y Modify Register */
  1010. #define bfin_read_MDMA_S1_Y_MODIFY() bfin_read16(MDMA_S1_Y_MODIFY)
  1011. #define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write16(MDMA_S1_Y_MODIFY, val)
  1012. #define pMDMA_S1_CURR_DESC_PTR ((void * volatile *)MDMA_S1_CURR_DESC_PTR) /* MemDMA Stream 1 Source Current Descriptor Pointer Register */
  1013. #define bfin_read_MDMA_S1_CURR_DESC_PTR() bfin_readPTR(MDMA_S1_CURR_DESC_PTR)
  1014. #define bfin_write_MDMA_S1_CURR_DESC_PTR(val) bfin_writePTR(MDMA_S1_CURR_DESC_PTR, val)
  1015. #define pMDMA_S1_CURR_ADDR ((void * volatile *)MDMA_S1_CURR_ADDR) /* MemDMA Stream 1 Source Current Address Register */
  1016. #define bfin_read_MDMA_S1_CURR_ADDR() bfin_readPTR(MDMA_S1_CURR_ADDR)
  1017. #define bfin_write_MDMA_S1_CURR_ADDR(val) bfin_writePTR(MDMA_S1_CURR_ADDR, val)
  1018. #define pMDMA_S1_IRQ_STATUS ((uint16_t volatile *)MDMA_S1_IRQ_STATUS) /* MemDMA Stream 1 Source Interrupt/Status Register */
  1019. #define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read16(MDMA_S1_IRQ_STATUS)
  1020. #define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write16(MDMA_S1_IRQ_STATUS, val)
  1021. #define pMDMA_S1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_S1_PERIPHERAL_MAP) /* MemDMA Stream 1 Source Peripheral Map Register */
  1022. #define bfin_read_MDMA_S1_PERIPHERAL_MAP() bfin_read16(MDMA_S1_PERIPHERAL_MAP)
  1023. #define bfin_write_MDMA_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA_S1_PERIPHERAL_MAP, val)
  1024. #define pMDMA_S1_CURR_X_COUNT ((uint16_t volatile *)MDMA_S1_CURR_X_COUNT) /* MemDMA Stream 1 Source Current X Count Register */
  1025. #define bfin_read_MDMA_S1_CURR_X_COUNT() bfin_read16(MDMA_S1_CURR_X_COUNT)
  1026. #define bfin_write_MDMA_S1_CURR_X_COUNT(val) bfin_write16(MDMA_S1_CURR_X_COUNT, val)
  1027. #define pMDMA_S1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_S1_CURR_Y_COUNT) /* MemDMA Stream 1 Source Current Y Count Register */
  1028. #define bfin_read_MDMA_S1_CURR_Y_COUNT() bfin_read16(MDMA_S1_CURR_Y_COUNT)
  1029. #define bfin_write_MDMA_S1_CURR_Y_COUNT(val) bfin_write16(MDMA_S1_CURR_Y_COUNT, val)
  1030. #define pMDMA_D1_NEXT_DESC_PTR ((void * volatile *)MDMA_D1_NEXT_DESC_PTR) /* MemDMA Stream 1 Destination Next Descriptor Pointer Register */
  1031. #define bfin_read_MDMA_D1_NEXT_DESC_PTR() bfin_readPTR(MDMA_D1_NEXT_DESC_PTR)
  1032. #define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) bfin_writePTR(MDMA_D1_NEXT_DESC_PTR, val)
  1033. #define pMDMA_D1_START_ADDR ((void * volatile *)MDMA_D1_START_ADDR) /* MemDMA Stream 1 Destination Start Address Register */
  1034. #define bfin_read_MDMA_D1_START_ADDR() bfin_readPTR(MDMA_D1_START_ADDR)
  1035. #define bfin_write_MDMA_D1_START_ADDR(val) bfin_writePTR(MDMA_D1_START_ADDR, val)
  1036. #define pMDMA_D1_CONFIG ((uint16_t volatile *)MDMA_D1_CONFIG) /* MemDMA Stream 1 Destination Configuration Register */
  1037. #define bfin_read_MDMA_D1_CONFIG() bfin_read16(MDMA_D1_CONFIG)
  1038. #define bfin_write_MDMA_D1_CONFIG(val) bfin_write16(MDMA_D1_CONFIG, val)
  1039. #define pMDMA_D1_X_COUNT ((uint16_t volatile *)MDMA_D1_X_COUNT) /* MemDMA Stream 1 Destination X Count Register */
  1040. #define bfin_read_MDMA_D1_X_COUNT() bfin_read16(MDMA_D1_X_COUNT)
  1041. #define bfin_write_MDMA_D1_X_COUNT(val) bfin_write16(MDMA_D1_X_COUNT, val)
  1042. #define pMDMA_D1_X_MODIFY ((uint16_t volatile *)MDMA_D1_X_MODIFY) /* MemDMA Stream 1 Destination X Modify Register */
  1043. #define bfin_read_MDMA_D1_X_MODIFY() bfin_read16(MDMA_D1_X_MODIFY)
  1044. #define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write16(MDMA_D1_X_MODIFY, val)
  1045. #define pMDMA_D1_Y_COUNT ((uint16_t volatile *)MDMA_D1_Y_COUNT) /* MemDMA Stream 1 Destination Y Count Register */
  1046. #define bfin_read_MDMA_D1_Y_COUNT() bfin_read16(MDMA_D1_Y_COUNT)
  1047. #define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write16(MDMA_D1_Y_COUNT, val)
  1048. #define pMDMA_D1_Y_MODIFY ((uint16_t volatile *)MDMA_D1_Y_MODIFY) /* MemDMA Stream 1 Destination Y Modify Register */
  1049. #define bfin_read_MDMA_D1_Y_MODIFY() bfin_read16(MDMA_D1_Y_MODIFY)
  1050. #define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write16(MDMA_D1_Y_MODIFY, val)
  1051. #define pMDMA_D1_CURR_DESC_PTR ((void * volatile *)MDMA_D1_CURR_DESC_PTR) /* MemDMA Stream 1 Destination Current Descriptor Pointer Register */
  1052. #define bfin_read_MDMA_D1_CURR_DESC_PTR() bfin_readPTR(MDMA_D1_CURR_DESC_PTR)
  1053. #define bfin_write_MDMA_D1_CURR_DESC_PTR(val) bfin_writePTR(MDMA_D1_CURR_DESC_PTR, val)
  1054. #define pMDMA_D1_CURR_ADDR ((void * volatile *)MDMA_D1_CURR_ADDR) /* MemDMA Stream 1 Destination Current Address Register */
  1055. #define bfin_read_MDMA_D1_CURR_ADDR() bfin_readPTR(MDMA_D1_CURR_ADDR)
  1056. #define bfin_write_MDMA_D1_CURR_ADDR(val) bfin_writePTR(MDMA_D1_CURR_ADDR, val)
  1057. #define pMDMA_D1_IRQ_STATUS ((uint16_t volatile *)MDMA_D1_IRQ_STATUS) /* MemDMA Stream 1 Destination Interrupt/Status Register */
  1058. #define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read16(MDMA_D1_IRQ_STATUS)
  1059. #define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write16(MDMA_D1_IRQ_STATUS, val)
  1060. #define pMDMA_D1_PERIPHERAL_MAP ((uint16_t volatile *)MDMA_D1_PERIPHERAL_MAP) /* MemDMA Stream 1 Destination Peripheral Map Register */
  1061. #define bfin_read_MDMA_D1_PERIPHERAL_MAP() bfin_read16(MDMA_D1_PERIPHERAL_MAP)
  1062. #define bfin_write_MDMA_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA_D1_PERIPHERAL_MAP, val)
  1063. #define pMDMA_D1_CURR_X_COUNT ((uint16_t volatile *)MDMA_D1_CURR_X_COUNT) /* MemDMA Stream 1 Destination Current X Count Register */
  1064. #define bfin_read_MDMA_D1_CURR_X_COUNT() bfin_read16(MDMA_D1_CURR_X_COUNT)
  1065. #define bfin_write_MDMA_D1_CURR_X_COUNT(val) bfin_write16(MDMA_D1_CURR_X_COUNT, val)
  1066. #define pMDMA_D1_CURR_Y_COUNT ((uint16_t volatile *)MDMA_D1_CURR_Y_COUNT) /* MemDMA Stream 1 Destination Current Y Count Register */
  1067. #define bfin_read_MDMA_D1_CURR_Y_COUNT() bfin_read16(MDMA_D1_CURR_Y_COUNT)
  1068. #define bfin_write_MDMA_D1_CURR_Y_COUNT(val) bfin_write16(MDMA_D1_CURR_Y_COUNT, val)
  1069. #define pPPI_CONTROL ((uint16_t volatile *)PPI_CONTROL) /* PPI Control Register */
  1070. #define bfin_read_PPI_CONTROL() bfin_read16(PPI_CONTROL)
  1071. #define bfin_write_PPI_CONTROL(val) bfin_write16(PPI_CONTROL, val)
  1072. #define pPPI_STATUS ((uint16_t volatile *)PPI_STATUS) /* PPI Status Register */
  1073. #define bfin_read_PPI_STATUS() bfin_read16(PPI_STATUS)
  1074. #define bfin_write_PPI_STATUS(val) bfin_write16(PPI_STATUS, val)
  1075. #define pPPI_COUNT ((uint16_t volatile *)PPI_COUNT) /* PPI Transfer Count Register */
  1076. #define bfin_read_PPI_COUNT() bfin_read16(PPI_COUNT)
  1077. #define bfin_write_PPI_COUNT(val) bfin_write16(PPI_COUNT, val)
  1078. #define pPPI_DELAY ((uint16_t volatile *)PPI_DELAY) /* PPI Delay Count Register */
  1079. #define bfin_read_PPI_DELAY() bfin_read16(PPI_DELAY)
  1080. #define bfin_write_PPI_DELAY(val) bfin_write16(PPI_DELAY, val)
  1081. #define pPPI_FRAME ((uint16_t volatile *)PPI_FRAME) /* PPI Frame Length Register */
  1082. #define bfin_read_PPI_FRAME() bfin_read16(PPI_FRAME)
  1083. #define bfin_write_PPI_FRAME(val) bfin_write16(PPI_FRAME, val)
  1084. #define pTWI_CLKDIV ((uint16_t volatile *)TWI_CLKDIV) /* Serial Clock Divider Register */
  1085. #define bfin_read_TWI_CLKDIV() bfin_read16(TWI_CLKDIV)
  1086. #define bfin_write_TWI_CLKDIV(val) bfin_write16(TWI_CLKDIV, val)
  1087. #define pTWI_CONTROL ((uint16_t volatile *)TWI_CONTROL) /* TWI Control Register */
  1088. #define bfin_read_TWI_CONTROL() bfin_read16(TWI_CONTROL)
  1089. #define bfin_write_TWI_CONTROL(val) bfin_write16(TWI_CONTROL, val)
  1090. #define pTWI_SLAVE_CTL ((uint16_t volatile *)TWI_SLAVE_CTL) /* Slave Mode Control Register */
  1091. #define bfin_read_TWI_SLAVE_CTL() bfin_read16(TWI_SLAVE_CTL)
  1092. #define bfin_write_TWI_SLAVE_CTL(val) bfin_write16(TWI_SLAVE_CTL, val)
  1093. #define pTWI_SLAVE_STAT ((uint16_t volatile *)TWI_SLAVE_STAT) /* Slave Mode Status Register */
  1094. #define bfin_read_TWI_SLAVE_STAT() bfin_read16(TWI_SLAVE_STAT)
  1095. #define bfin_write_TWI_SLAVE_STAT(val) bfin_write16(TWI_SLAVE_STAT, val)
  1096. #define pTWI_SLAVE_ADDR ((uint16_t volatile *)TWI_SLAVE_ADDR) /* Slave Mode Address Register */
  1097. #define bfin_read_TWI_SLAVE_ADDR() bfin_read16(TWI_SLAVE_ADDR)
  1098. #define bfin_write_TWI_SLAVE_ADDR(val) bfin_write16(TWI_SLAVE_ADDR, val)
  1099. #define pTWI_MASTER_CTL ((uint16_t volatile *)TWI_MASTER_CTL) /* Master Mode Control Register */
  1100. #define bfin_read_TWI_MASTER_CTL() bfin_read16(TWI_MASTER_CTL)
  1101. #define bfin_write_TWI_MASTER_CTL(val) bfin_write16(TWI_MASTER_CTL, val)
  1102. #define pTWI_MASTER_STAT ((uint16_t volatile *)TWI_MASTER_STAT) /* Master Mode Status Register */
  1103. #define bfin_read_TWI_MASTER_STAT() bfin_read16(TWI_MASTER_STAT)
  1104. #define bfin_write_TWI_MASTER_STAT(val) bfin_write16(TWI_MASTER_STAT, val)
  1105. #define pTWI_MASTER_ADDR ((uint16_t volatile *)TWI_MASTER_ADDR) /* Master Mode Address Register */
  1106. #define bfin_read_TWI_MASTER_ADDR() bfin_read16(TWI_MASTER_ADDR)
  1107. #define bfin_write_TWI_MASTER_ADDR(val) bfin_write16(TWI_MASTER_ADDR, val)
  1108. #define pTWI_INT_STAT ((uint16_t volatile *)TWI_INT_STAT) /* TWI Interrupt Status Register */
  1109. #define bfin_read_TWI_INT_STAT() bfin_read16(TWI_INT_STAT)
  1110. #define bfin_write_TWI_INT_STAT(val) bfin_write16(TWI_INT_STAT, val)
  1111. #define pTWI_INT_MASK ((uint16_t volatile *)TWI_INT_MASK) /* TWI Master Interrupt Mask Register */
  1112. #define bfin_read_TWI_INT_MASK() bfin_read16(TWI_INT_MASK)
  1113. #define bfin_write_TWI_INT_MASK(val) bfin_write16(TWI_INT_MASK, val)
  1114. #define pTWI_FIFO_CTL ((uint16_t volatile *)TWI_FIFO_CTL) /* FIFO Control Register */
  1115. #define bfin_read_TWI_FIFO_CTL() bfin_read16(TWI_FIFO_CTL)
  1116. #define bfin_write_TWI_FIFO_CTL(val) bfin_write16(TWI_FIFO_CTL, val)
  1117. #define pTWI_FIFO_STAT ((uint16_t volatile *)TWI_FIFO_STAT) /* FIFO Status Register */
  1118. #define bfin_read_TWI_FIFO_STAT() bfin_read16(TWI_FIFO_STAT)
  1119. #define bfin_write_TWI_FIFO_STAT(val) bfin_write16(TWI_FIFO_STAT, val)
  1120. #define pTWI_XMT_DATA8 ((uint16_t volatile *)TWI_XMT_DATA8) /* FIFO Transmit Data Single Byte Register */
  1121. #define bfin_read_TWI_XMT_DATA8() bfin_read16(TWI_XMT_DATA8)
  1122. #define bfin_write_TWI_XMT_DATA8(val) bfin_write16(TWI_XMT_DATA8, val)
  1123. #define pTWI_XMT_DATA16 ((uint16_t volatile *)TWI_XMT_DATA16) /* FIFO Transmit Data Double Byte Register */
  1124. #define bfin_read_TWI_XMT_DATA16() bfin_read16(TWI_XMT_DATA16)
  1125. #define bfin_write_TWI_XMT_DATA16(val) bfin_write16(TWI_XMT_DATA16, val)
  1126. #define pTWI_RCV_DATA8 ((uint16_t volatile *)TWI_RCV_DATA8) /* FIFO Receive Data Single Byte Register */
  1127. #define bfin_read_TWI_RCV_DATA8() bfin_read16(TWI_RCV_DATA8)
  1128. #define bfin_write_TWI_RCV_DATA8(val) bfin_write16(TWI_RCV_DATA8, val)
  1129. #define pTWI_RCV_DATA16 ((uint16_t volatile *)TWI_RCV_DATA16) /* FIFO Receive Data Double Byte Register */
  1130. #define bfin_read_TWI_RCV_DATA16() bfin_read16(TWI_RCV_DATA16)
  1131. #define bfin_write_TWI_RCV_DATA16(val) bfin_write16(TWI_RCV_DATA16, val)
  1132. #define pPORTGIO ((uint16_t volatile *)PORTGIO) /* Port G I/O Pin State Specify Register */
  1133. #define bfin_read_PORTGIO() bfin_read16(PORTGIO)
  1134. #define bfin_write_PORTGIO(val) bfin_write16(PORTGIO, val)
  1135. #define pPORTGIO_CLEAR ((uint16_t volatile *)PORTGIO_CLEAR) /* Port G I/O Peripheral Interrupt Clear Register */
  1136. #define bfin_read_PORTGIO_CLEAR() bfin_read16(PORTGIO_CLEAR)
  1137. #define bfin_write_PORTGIO_CLEAR(val) bfin_write16(PORTGIO_CLEAR, val)
  1138. #define pPORTGIO_SET ((uint16_t volatile *)PORTGIO_SET) /* Port G I/O Peripheral Interrupt Set Register */
  1139. #define bfin_read_PORTGIO_SET() bfin_read16(PORTGIO_SET)
  1140. #define bfin_write_PORTGIO_SET(val) bfin_write16(PORTGIO_SET, val)
  1141. #define pPORTGIO_TOGGLE ((uint16_t volatile *)PORTGIO_TOGGLE) /* Port G I/O Pin State Toggle Register */
  1142. #define bfin_read_PORTGIO_TOGGLE() bfin_read16(PORTGIO_TOGGLE)
  1143. #define bfin_write_PORTGIO_TOGGLE(val) bfin_write16(PORTGIO_TOGGLE, val)
  1144. #define pPORTGIO_MASKA ((uint16_t volatile *)PORTGIO_MASKA) /* Port G I/O Mask State Specify Interrupt A Register */
  1145. #define bfin_read_PORTGIO_MASKA() bfin_read16(PORTGIO_MASKA)
  1146. #define bfin_write_PORTGIO_MASKA(val) bfin_write16(PORTGIO_MASKA, val)
  1147. #define pPORTGIO_MASKA_CLEAR ((uint16_t volatile *)PORTGIO_MASKA_CLEAR) /* Port G I/O Mask Disable Interrupt A Register */
  1148. #define bfin_read_PORTGIO_MASKA_CLEAR() bfin_read16(PORTGIO_MASKA_CLEAR)
  1149. #define bfin_write_PORTGIO_MASKA_CLEAR(val) bfin_write16(PORTGIO_MASKA_CLEAR, val)
  1150. #define pPORTGIO_MASKA_SET ((uint16_t volatile *)PORTGIO_MASKA_SET) /* Port G I/O Mask Enable Interrupt A Register */
  1151. #define bfin_read_PORTGIO_MASKA_SET() bfin_read16(PORTGIO_MASKA_SET)
  1152. #define bfin_write_PORTGIO_MASKA_SET(val) bfin_write16(PORTGIO_MASKA_SET, val)
  1153. #define pPORTGIO_MASKA_TOGGLE ((uint16_t volatile *)PORTGIO_MASKA_TOGGLE) /* Port G I/O Mask Toggle Enable Interrupt A Register */
  1154. #define bfin_read_PORTGIO_MASKA_TOGGLE() bfin_read16(PORTGIO_MASKA_TOGGLE)
  1155. #define bfin_write_PORTGIO_MASKA_TOGGLE(val) bfin_write16(PORTGIO_MASKA_TOGGLE, val)
  1156. #define pPORTGIO_MASKB ((uint16_t volatile *)PORTGIO_MASKB) /* Port G I/O Mask State Specify Interrupt B Register */
  1157. #define bfin_read_PORTGIO_MASKB() bfin_read16(PORTGIO_MASKB)
  1158. #define bfin_write_PORTGIO_MASKB(val) bfin_write16(PORTGIO_MASKB, val)
  1159. #define pPORTGIO_MASKB_CLEAR ((uint16_t volatile *)PORTGIO_MASKB_CLEAR) /* Port G I/O Mask Disable Interrupt B Register */
  1160. #define bfin_read_PORTGIO_MASKB_CLEAR() bfin_read16(PORTGIO_MASKB_CLEAR)
  1161. #define bfin_write_PORTGIO_MASKB_CLEAR(val) bfin_write16(PORTGIO_MASKB_CLEAR, val)
  1162. #define pPORTGIO_MASKB_SET ((uint16_t volatile *)PORTGIO_MASKB_SET) /* Port G I/O Mask Enable Interrupt B Register */
  1163. #define bfin_read_PORTGIO_MASKB_SET() bfin_read16(PORTGIO_MASKB_SET)
  1164. #define bfin_write_PORTGIO_MASKB_SET(val) bfin_write16(PORTGIO_MASKB_SET, val)
  1165. #define pPORTGIO_MASKB_TOGGLE ((uint16_t volatile *)PORTGIO_MASKB_TOGGLE) /* Port G I/O Mask Toggle Enable Interrupt B Register */
  1166. #define bfin_read_PORTGIO_MASKB_TOGGLE() bfin_read16(PORTGIO_MASKB_TOGGLE)
  1167. #define bfin_write_PORTGIO_MASKB_TOGGLE(val) bfin_write16(PORTGIO_MASKB_TOGGLE, val)
  1168. #define pPORTGIO_DIR ((uint16_t volatile *)PORTGIO_DIR) /* Port G I/O Direction Register */
  1169. #define bfin_read_PORTGIO_DIR() bfin_read16(PORTGIO_DIR)
  1170. #define bfin_write_PORTGIO_DIR(val) bfin_write16(PORTGIO_DIR, val)
  1171. #define pPORTGIO_POLAR ((uint16_t volatile *)PORTGIO_POLAR) /* Port G I/O Source Polarity Register */
  1172. #define bfin_read_PORTGIO_POLAR() bfin_read16(PORTGIO_POLAR)
  1173. #define bfin_write_PORTGIO_POLAR(val) bfin_write16(PORTGIO_POLAR, val)
  1174. #define pPORTGIO_EDGE ((uint16_t volatile *)PORTGIO_EDGE) /* Port G I/O Source Sensitivity Register */
  1175. #define bfin_read_PORTGIO_EDGE() bfin_read16(PORTGIO_EDGE)
  1176. #define bfin_write_PORTGIO_EDGE(val) bfin_write16(PORTGIO_EDGE, val)
  1177. #define pPORTGIO_BOTH ((uint16_t volatile *)PORTGIO_BOTH) /* Port G I/O Set on BOTH Edges Register */
  1178. #define bfin_read_PORTGIO_BOTH() bfin_read16(PORTGIO_BOTH)
  1179. #define bfin_write_PORTGIO_BOTH(val) bfin_write16(PORTGIO_BOTH, val)
  1180. #define pPORTGIO_INEN ((uint16_t volatile *)PORTGIO_INEN) /* Port G I/O Input Enable Register */
  1181. #define bfin_read_PORTGIO_INEN() bfin_read16(PORTGIO_INEN)
  1182. #define bfin_write_PORTGIO_INEN(val) bfin_write16(PORTGIO_INEN, val)
  1183. #define pPORTHIO ((uint16_t volatile *)PORTHIO) /* Port H I/O Pin State Specify Register */
  1184. #define bfin_read_PORTHIO() bfin_read16(PORTHIO)
  1185. #define bfin_write_PORTHIO(val) bfin_write16(PORTHIO, val)
  1186. #define pPORTHIO_CLEAR ((uint16_t volatile *)PORTHIO_CLEAR) /* Port H I/O Peripheral Interrupt Clear Register */
  1187. #define bfin_read_PORTHIO_CLEAR() bfin_read16(PORTHIO_CLEAR)
  1188. #define bfin_write_PORTHIO_CLEAR(val) bfin_write16(PORTHIO_CLEAR, val)
  1189. #define pPORTHIO_SET ((uint16_t volatile *)PORTHIO_SET) /* Port H I/O Peripheral Interrupt Set Register */
  1190. #define bfin_read_PORTHIO_SET() bfin_read16(PORTHIO_SET)
  1191. #define bfin_write_PORTHIO_SET(val) bfin_write16(PORTHIO_SET, val)
  1192. #define pPORTHIO_TOGGLE ((uint16_t volatile *)PORTHIO_TOGGLE) /* Port H I/O Pin State Toggle Register */
  1193. #define bfin_read_PORTHIO_TOGGLE() bfin_read16(PORTHIO_TOGGLE)
  1194. #define bfin_write_PORTHIO_TOGGLE(val) bfin_write16(PORTHIO_TOGGLE, val)
  1195. #define pPORTHIO_MASKA ((uint16_t volatile *)PORTHIO_MASKA) /* Port H I/O Mask State Specify Interrupt A Register */
  1196. #define bfin_read_PORTHIO_MASKA() bfin_read16(PORTHIO_MASKA)
  1197. #define bfin_write_PORTHIO_MASKA(val) bfin_write16(PORTHIO_MASKA, val)
  1198. #define pPORTHIO_MASKA_CLEAR ((uint16_t volatile *)PORTHIO_MASKA_CLEAR) /* Port H I/O Mask Disable Interrupt A Register */
  1199. #define bfin_read_PORTHIO_MASKA_CLEAR() bfin_read16(PORTHIO_MASKA_CLEAR)
  1200. #define bfin_write_PORTHIO_MASKA_CLEAR(val) bfin_write16(PORTHIO_MASKA_CLEAR, val)
  1201. #define pPORTHIO_MASKA_SET ((uint16_t volatile *)PORTHIO_MASKA_SET) /* Port H I/O Mask Enable Interrupt A Register */
  1202. #define bfin_read_PORTHIO_MASKA_SET() bfin_read16(PORTHIO_MASKA_SET)
  1203. #define bfin_write_PORTHIO_MASKA_SET(val) bfin_write16(PORTHIO_MASKA_SET, val)
  1204. #define pPORTHIO_MASKA_TOGGLE ((uint16_t volatile *)PORTHIO_MASKA_TOGGLE) /* Port H I/O Mask Toggle Enable Interrupt A Register */
  1205. #define bfin_read_PORTHIO_MASKA_TOGGLE() bfin_read16(PORTHIO_MASKA_TOGGLE)
  1206. #define bfin_write_PORTHIO_MASKA_TOGGLE(val) bfin_write16(PORTHIO_MASKA_TOGGLE, val)
  1207. #define pPORTHIO_MASKB ((uint16_t volatile *)PORTHIO_MASKB) /* Port H I/O Mask State Specify Interrupt B Register */
  1208. #define bfin_read_PORTHIO_MASKB() bfin_read16(PORTHIO_MASKB)
  1209. #define bfin_write_PORTHIO_MASKB(val) bfin_write16(PORTHIO_MASKB, val)
  1210. #define pPORTHIO_MASKB_CLEAR ((uint16_t volatile *)PORTHIO_MASKB_CLEAR) /* Port H I/O Mask Disable Interrupt B Register */
  1211. #define bfin_read_PORTHIO_MASKB_CLEAR() bfin_read16(PORTHIO_MASKB_CLEAR)
  1212. #define bfin_write_PORTHIO_MASKB_CLEAR(val) bfin_write16(PORTHIO_MASKB_CLEAR, val)
  1213. #define pPORTHIO_MASKB_SET ((uint16_t volatile *)PORTHIO_MASKB_SET) /* Port H I/O Mask Enable Interrupt B Register */
  1214. #define bfin_read_PORTHIO_MASKB_SET() bfin_read16(PORTHIO_MASKB_SET)
  1215. #define bfin_write_PORTHIO_MASKB_SET(val) bfin_write16(PORTHIO_MASKB_SET, val)
  1216. #define pPORTHIO_MASKB_TOGGLE ((uint16_t volatile *)PORTHIO_MASKB_TOGGLE) /* Port H I/O Mask Toggle Enable Interrupt B Register */
  1217. #define bfin_read_PORTHIO_MASKB_TOGGLE() bfin_read16(PORTHIO_MASKB_TOGGLE)
  1218. #define bfin_write_PORTHIO_MASKB_TOGGLE(val) bfin_write16(PORTHIO_MASKB_TOGGLE, val)
  1219. #define pPORTHIO_DIR ((uint16_t volatile *)PORTHIO_DIR) /* Port H I/O Direction Register */
  1220. #define bfin_read_PORTHIO_DIR() bfin_read16(PORTHIO_DIR)
  1221. #define bfin_write_PORTHIO_DIR(val) bfin_write16(PORTHIO_DIR, val)
  1222. #define pPORTHIO_POLAR ((uint16_t volatile *)PORTHIO_POLAR) /* Port H I/O Source Polarity Register */
  1223. #define bfin_read_PORTHIO_POLAR() bfin_read16(PORTHIO_POLAR)
  1224. #define bfin_write_PORTHIO_POLAR(val) bfin_write16(PORTHIO_POLAR, val)
  1225. #define pPORTHIO_EDGE ((uint16_t volatile *)PORTHIO_EDGE) /* Port H I/O Source Sensitivity Register */
  1226. #define bfin_read_PORTHIO_EDGE() bfin_read16(PORTHIO_EDGE)
  1227. #define bfin_write_PORTHIO_EDGE(val) bfin_write16(PORTHIO_EDGE, val)
  1228. #define pPORTHIO_BOTH ((uint16_t volatile *)PORTHIO_BOTH) /* Port H I/O Set on BOTH Edges Register */
  1229. #define bfin_read_PORTHIO_BOTH() bfin_read16(PORTHIO_BOTH)
  1230. #define bfin_write_PORTHIO_BOTH(val) bfin_write16(PORTHIO_BOTH, val)
  1231. #define pPORTHIO_INEN ((uint16_t volatile *)PORTHIO_INEN) /* Port H I/O Input Enable Register */
  1232. #define bfin_read_PORTHIO_INEN() bfin_read16(PORTHIO_INEN)
  1233. #define bfin_write_PORTHIO_INEN(val) bfin_write16(PORTHIO_INEN, val)
  1234. #define pUART1_THR ((uint16_t volatile *)UART1_THR) /* Transmit Holding register */
  1235. #define bfin_read_UART1_THR() bfin_read16(UART1_THR)
  1236. #define bfin_write_UART1_THR(val) bfin_write16(UART1_THR, val)
  1237. #define pUART1_RBR ((uint16_t volatile *)UART1_RBR) /* Receive Buffer register */
  1238. #define bfin_read_UART1_RBR() bfin_read16(UART1_RBR)
  1239. #define bfin_write_UART1_RBR(val) bfin_write16(UART1_RBR, val)
  1240. #define pUART1_DLL ((uint16_t volatile *)UART1_DLL) /* Divisor Latch (Low-Byte) */
  1241. #define bfin_read_UART1_DLL() bfin_read16(UART1_DLL)
  1242. #define bfin_write_UART1_DLL(val) bfin_write16(UART1_DLL, val)
  1243. #define pUART1_IER ((uint16_t volatile *)UART1_IER) /* Interrupt Enable Register */
  1244. #define bfin_read_UART1_IER() bfin_read16(UART1_IER)
  1245. #define bfin_write_UART1_IER(val) bfin_write16(UART1_IER, val)
  1246. #define pUART1_DLH ((uint16_t volatile *)UART1_DLH) /* Divisor Latch (High-Byte) */
  1247. #define bfin_read_UART1_DLH() bfin_read16(UART1_DLH)
  1248. #define bfin_write_UART1_DLH(val) bfin_write16(UART1_DLH, val)
  1249. #define pUART1_IIR ((uint16_t volatile *)UART1_IIR) /* Interrupt Identification Register */
  1250. #define bfin_read_UART1_IIR() bfin_read16(UART1_IIR)
  1251. #define bfin_write_UART1_IIR(val) bfin_write16(UART1_IIR, val)
  1252. #define pUART1_LCR ((uint16_t volatile *)UART1_LCR) /* Line Control Register */
  1253. #define bfin_read_UART1_LCR() bfin_read16(UART1_LCR)
  1254. #define bfin_write_UART1_LCR(val) bfin_write16(UART1_LCR, val)
  1255. #define pUART1_MCR ((uint16_t volatile *)UART1_MCR) /* Modem Control Register */
  1256. #define bfin_read_UART1_MCR() bfin_read16(UART1_MCR)
  1257. #define bfin_write_UART1_MCR(val) bfin_write16(UART1_MCR, val)
  1258. #define pUART1_LSR ((uint16_t volatile *)UART1_LSR) /* Line Status Register */
  1259. #define bfin_read_UART1_LSR() bfin_read16(UART1_LSR)
  1260. #define bfin_write_UART1_LSR(val) bfin_write16(UART1_LSR, val)
  1261. #define pUART1_MSR ((uint16_t volatile *)UART1_MSR) /* Modem Status Register */
  1262. #define bfin_read_UART1_MSR() bfin_read16(UART1_MSR)
  1263. #define bfin_write_UART1_MSR(val) bfin_write16(UART1_MSR, val)
  1264. #define pUART1_SCR ((uint16_t volatile *)UART1_SCR) /* SCR Scratch Register */
  1265. #define bfin_read_UART1_SCR() bfin_read16(UART1_SCR)
  1266. #define bfin_write_UART1_SCR(val) bfin_write16(UART1_SCR, val)
  1267. #define pUART1_GCTL ((uint16_t volatile *)UART1_GCTL) /* Global Control Register */
  1268. #define bfin_read_UART1_GCTL() bfin_read16(UART1_GCTL)
  1269. #define bfin_write_UART1_GCTL(val) bfin_write16(UART1_GCTL, val)
  1270. #define pPORTF_FER ((uint16_t volatile *)PORTF_FER) /* Port F Function Enable Register (Alternate/Flag*) */
  1271. #define bfin_read_PORTF_FER() bfin_read16(PORTF_FER)
  1272. #define bfin_write_PORTF_FER(val) bfin_write16(PORTF_FER, val)
  1273. #define pPORTG_FER ((uint16_t volatile *)PORTG_FER) /* Port G Function Enable Register (Alternate/Flag*) */
  1274. #define bfin_read_PORTG_FER() bfin_read16(PORTG_FER)
  1275. #define bfin_write_PORTG_FER(val) bfin_write16(PORTG_FER, val)
  1276. #define pPORTH_FER ((uint16_t volatile *)PORTH_FER) /* Port H Function Enable Register (Alternate/Flag*) */
  1277. #define bfin_read_PORTH_FER() bfin_read16(PORTH_FER)
  1278. #define bfin_write_PORTH_FER(val) bfin_write16(PORTH_FER, val)
  1279. #define pHMDMA0_CONTROL ((uint16_t volatile *)HMDMA0_CONTROL) /* Handshake MDMA0 Control Register */
  1280. #define bfin_read_HMDMA0_CONTROL() bfin_read16(HMDMA0_CONTROL)
  1281. #define bfin_write_HMDMA0_CONTROL(val) bfin_write16(HMDMA0_CONTROL, val)
  1282. #define pHMDMA0_ECINIT ((uint16_t volatile *)HMDMA0_ECINIT) /* HMDMA0 Initial Edge Count Register */
  1283. #define bfin_read_HMDMA0_ECINIT() bfin_read16(HMDMA0_ECINIT)
  1284. #define bfin_write_HMDMA0_ECINIT(val) bfin_write16(HMDMA0_ECINIT, val)
  1285. #define pHMDMA0_BCINIT ((uint16_t volatile *)HMDMA0_BCINIT) /* HMDMA0 Initial Block Count Register */
  1286. #define bfin_read_HMDMA0_BCINIT() bfin_read16(HMDMA0_BCINIT)
  1287. #define bfin_write_HMDMA0_BCINIT(val) bfin_write16(HMDMA0_BCINIT, val)
  1288. #define pHMDMA0_ECURGENT ((uint16_t volatile *)HMDMA0_ECURGENT) /* HMDMA0 Urgent Edge Count Threshhold Register */
  1289. #define bfin_read_HMDMA0_ECURGENT() bfin_read16(HMDMA0_ECURGENT)
  1290. #define bfin_write_HMDMA0_ECURGENT(val) bfin_write16(HMDMA0_ECURGENT, val)
  1291. #define pHMDMA0_ECOVERFLOW ((uint16_t volatile *)HMDMA0_ECOVERFLOW) /* HMDMA0 Edge Count Overflow Interrupt Register */
  1292. #define bfin_read_HMDMA0_ECOVERFLOW() bfin_read16(HMDMA0_ECOVERFLOW)
  1293. #define bfin_write_HMDMA0_ECOVERFLOW(val) bfin_write16(HMDMA0_ECOVERFLOW, val)
  1294. #define pHMDMA0_ECOUNT ((uint16_t volatile *)HMDMA0_ECOUNT) /* HMDMA0 Current Edge Count Register */
  1295. #define bfin_read_HMDMA0_ECOUNT() bfin_read16(HMDMA0_ECOUNT)
  1296. #define bfin_write_HMDMA0_ECOUNT(val) bfin_write16(HMDMA0_ECOUNT, val)
  1297. #define pHMDMA0_BCOUNT ((uint16_t volatile *)HMDMA0_BCOUNT) /* HMDMA0 Current Block Count Register */
  1298. #define bfin_read_HMDMA0_BCOUNT() bfin_read16(HMDMA0_BCOUNT)
  1299. #define bfin_write_HMDMA0_BCOUNT(val) bfin_write16(HMDMA0_BCOUNT, val)
  1300. #define pHMDMA1_CONTROL ((uint16_t volatile *)HMDMA1_CONTROL) /* Handshake MDMA1 Control Register */
  1301. #define bfin_read_HMDMA1_CONTROL() bfin_read16(HMDMA1_CONTROL)
  1302. #define bfin_write_HMDMA1_CONTROL(val) bfin_write16(HMDMA1_CONTROL, val)
  1303. #define pHMDMA1_ECINIT ((uint16_t volatile *)HMDMA1_ECINIT) /* HMDMA1 Initial Edge Count Register */
  1304. #define bfin_read_HMDMA1_ECINIT() bfin_read16(HMDMA1_ECINIT)
  1305. #define bfin_write_HMDMA1_ECINIT(val) bfin_write16(HMDMA1_ECINIT, val)
  1306. #define pHMDMA1_BCINIT ((uint16_t volatile *)HMDMA1_BCINIT) /* HMDMA1 Initial Block Count Register */
  1307. #define bfin_read_HMDMA1_BCINIT() bfin_read16(HMDMA1_BCINIT)
  1308. #define bfin_write_HMDMA1_BCINIT(val) bfin_write16(HMDMA1_BCINIT, val)
  1309. #define pHMDMA1_ECURGENT ((uint16_t volatile *)HMDMA1_ECURGENT) /* HMDMA1 Urgent Edge Count Threshhold Register */
  1310. #define bfin_read_HMDMA1_ECURGENT() bfin_read16(HMDMA1_ECURGENT)
  1311. #define bfin_write_HMDMA1_ECURGENT(val) bfin_write16(HMDMA1_ECURGENT, val)
  1312. #define pHMDMA1_ECOVERFLOW ((uint16_t volatile *)HMDMA1_ECOVERFLOW) /* HMDMA1 Edge Count Overflow Interrupt Register */
  1313. #define bfin_read_HMDMA1_ECOVERFLOW() bfin_read16(HMDMA1_ECOVERFLOW)
  1314. #define bfin_write_HMDMA1_ECOVERFLOW(val) bfin_write16(HMDMA1_ECOVERFLOW, val)
  1315. #define pHMDMA1_ECOUNT ((uint16_t volatile *)HMDMA1_ECOUNT) /* HMDMA1 Current Edge Count Register */
  1316. #define bfin_read_HMDMA1_ECOUNT() bfin_read16(HMDMA1_ECOUNT)
  1317. #define bfin_write_HMDMA1_ECOUNT(val) bfin_write16(HMDMA1_ECOUNT, val)
  1318. #define pHMDMA1_BCOUNT ((uint16_t volatile *)HMDMA1_BCOUNT) /* HMDMA1 Current Block Count Register */
  1319. #define bfin_read_HMDMA1_BCOUNT() bfin_read16(HMDMA1_BCOUNT)
  1320. #define bfin_write_HMDMA1_BCOUNT(val) bfin_write16(HMDMA1_BCOUNT, val)
  1321. #define pPORTF_MUX ((uint16_t volatile *)PORTF_MUX) /* Port F mux control */
  1322. #define bfin_read_PORTF_MUX() bfin_read16(PORTF_MUX)
  1323. #define bfin_write_PORTF_MUX(val) bfin_write16(PORTF_MUX, val)
  1324. #define pPORTG_MUX ((uint16_t volatile *)PORTG_MUX) /* Port G mux control */
  1325. #define bfin_read_PORTG_MUX() bfin_read16(PORTG_MUX)
  1326. #define bfin_write_PORTG_MUX(val) bfin_write16(PORTG_MUX, val)
  1327. #define pPORTH_MUX ((uint16_t volatile *)PORTH_MUX) /* Port H mux control */
  1328. #define bfin_read_PORTH_MUX() bfin_read16(PORTH_MUX)
  1329. #define bfin_write_PORTH_MUX(val) bfin_write16(PORTH_MUX, val)
  1330. #define pPORTF_DRIVE ((uint16_t volatile *)PORTF_DRIVE) /* Port F drive strength control */
  1331. #define bfin_read_PORTF_DRIVE() bfin_read16(PORTF_DRIVE)
  1332. #define bfin_write_PORTF_DRIVE(val) bfin_write16(PORTF_DRIVE, val)
  1333. #define pPORTG_DRIVE ((uint16_t volatile *)PORTG_DRIVE) /* Port G drive strength control */
  1334. #define bfin_read_PORTG_DRIVE() bfin_read16(PORTG_DRIVE)
  1335. #define bfin_write_PORTG_DRIVE(val) bfin_write16(PORTG_DRIVE, val)
  1336. #define pPORTH_DRIVE ((uint16_t volatile *)PORTH_DRIVE) /* Port H drive strength control */
  1337. #define bfin_read_PORTH_DRIVE() bfin_read16(PORTH_DRIVE)
  1338. #define bfin_write_PORTH_DRIVE(val) bfin_write16(PORTH_DRIVE, val)
  1339. #define pPORTF_SLEW ((uint16_t volatile *)PORTF_SLEW) /* Port F slew control */
  1340. #define bfin_read_PORTF_SLEW() bfin_read16(PORTF_SLEW)
  1341. #define bfin_write_PORTF_SLEW(val) bfin_write16(PORTF_SLEW, val)
  1342. #define pPORTG_SLEW ((uint16_t volatile *)PORTG_SLEW) /* Port G slew control */
  1343. #define bfin_read_PORTG_SLEW() bfin_read16(PORTG_SLEW)
  1344. #define bfin_write_PORTG_SLEW(val) bfin_write16(PORTG_SLEW, val)
  1345. #define pPORTH_SLEW ((uint16_t volatile *)PORTH_SLEW) /* Port H slew control */
  1346. #define bfin_read_PORTH_SLEW() bfin_read16(PORTH_SLEW)
  1347. #define bfin_write_PORTH_SLEW(val) bfin_write16(PORTH_SLEW, val)
  1348. #define pPORTF_HYSTERESIS ((uint16_t volatile *)PORTF_HYSTERESIS) /* Port F Schmitt trigger control */
  1349. #define bfin_read_PORTF_HYSTERESIS() bfin_read16(PORTF_HYSTERESIS)
  1350. #define bfin_write_PORTF_HYSTERESIS(val) bfin_write16(PORTF_HYSTERESIS, val)
  1351. #define pPORTG_HYSTERESIS ((uint16_t volatile *)PORTG_HYSTERESIS) /* Port G Schmitt trigger control */
  1352. #define bfin_read_PORTG_HYSTERESIS() bfin_read16(PORTG_HYSTERESIS)
  1353. #define bfin_write_PORTG_HYSTERESIS(val) bfin_write16(PORTG_HYSTERESIS, val)
  1354. #define pPORTH_HYSTERESIS ((uint16_t volatile *)PORTH_HYSTERESIS) /* Port H Schmitt trigger control */
  1355. #define bfin_read_PORTH_HYSTERESIS() bfin_read16(PORTH_HYSTERESIS)
  1356. #define bfin_write_PORTH_HYSTERESIS(val) bfin_write16(PORTH_HYSTERESIS, val)
  1357. #define pNONGPIO_DRIVE ((uint16_t volatile *)NONGPIO_DRIVE) /* Non-GPIO Port drive strength control */
  1358. #define bfin_read_NONGPIO_DRIVE() bfin_read16(NONGPIO_DRIVE)
  1359. #define bfin_write_NONGPIO_DRIVE(val) bfin_write16(NONGPIO_DRIVE, val)
  1360. #define pNONGPIO_SLEW ((uint16_t volatile *)NONGPIO_SLEW) /* Non-GPIO Port slew control */
  1361. #define bfin_read_NONGPIO_SLEW() bfin_read16(NONGPIO_SLEW)
  1362. #define bfin_write_NONGPIO_SLEW(val) bfin_write16(NONGPIO_SLEW, val)
  1363. #define pNONGPIO_HYSTERESIS ((uint16_t volatile *)NONGPIO_HYSTERESIS) /* Non-GPIO Port Schmitt trigger control */
  1364. #define bfin_read_NONGPIO_HYSTERESIS() bfin_read16(NONGPIO_HYSTERESIS)
  1365. #define bfin_write_NONGPIO_HYSTERESIS(val) bfin_write16(NONGPIO_HYSTERESIS, val)
  1366. #define pHOST_CONTROL ((uint16_t volatile *)HOST_CONTROL) /* HOST Control Register */
  1367. #define bfin_read_HOST_CONTROL() bfin_read16(HOST_CONTROL)
  1368. #define bfin_write_HOST_CONTROL(val) bfin_write16(HOST_CONTROL, val)
  1369. #define pHOST_STATUS ((uint16_t volatile *)HOST_STATUS) /* HOST Status Register */
  1370. #define bfin_read_HOST_STATUS() bfin_read16(HOST_STATUS)
  1371. #define bfin_write_HOST_STATUS(val) bfin_write16(HOST_STATUS, val)
  1372. #define pHOST_TIMEOUT ((uint16_t volatile *)HOST_TIMEOUT) /* HOST Acknowledge Mode Timeout Register */
  1373. #define bfin_read_HOST_TIMEOUT() bfin_read16(HOST_TIMEOUT)
  1374. #define bfin_write_HOST_TIMEOUT(val) bfin_write16(HOST_TIMEOUT, val)
  1375. #define pCNT_CONFIG ((uint16_t volatile *)CNT_CONFIG) /* Configuration/Control Register */
  1376. #define bfin_read_CNT_CONFIG() bfin_read16(CNT_CONFIG)
  1377. #define bfin_write_CNT_CONFIG(val) bfin_write16(CNT_CONFIG, val)
  1378. #define pCNT_IMASK ((uint16_t volatile *)CNT_IMASK) /* Interrupt Mask Register */
  1379. #define bfin_read_CNT_IMASK() bfin_read16(CNT_IMASK)
  1380. #define bfin_write_CNT_IMASK(val) bfin_write16(CNT_IMASK, val)
  1381. #define pCNT_STATUS ((uint16_t volatile *)CNT_STATUS) /* Status Register */
  1382. #define bfin_read_CNT_STATUS() bfin_read16(CNT_STATUS)
  1383. #define bfin_write_CNT_STATUS(val) bfin_write16(CNT_STATUS, val)
  1384. #define pCNT_COMMAND ((uint16_t volatile *)CNT_COMMAND) /* Command Register */
  1385. #define bfin_read_CNT_COMMAND() bfin_read16(CNT_COMMAND)
  1386. #define bfin_write_CNT_COMMAND(val) bfin_write16(CNT_COMMAND, val)
  1387. #define pCNT_DEBOUNCE ((uint16_t volatile *)CNT_DEBOUNCE) /* Debounce Prescaler Register */
  1388. #define bfin_read_CNT_DEBOUNCE() bfin_read16(CNT_DEBOUNCE)
  1389. #define bfin_write_CNT_DEBOUNCE(val) bfin_write16(CNT_DEBOUNCE, val)
  1390. #define pCNT_COUNTER ((uint32_t volatile *)CNT_COUNTER) /* Counter Register */
  1391. #define bfin_read_CNT_COUNTER() bfin_read32(CNT_COUNTER)
  1392. #define bfin_write_CNT_COUNTER(val) bfin_write32(CNT_COUNTER, val)
  1393. #define pCNT_MAX ((uint32_t volatile *)CNT_MAX) /* Maximal Count Boundary Value Register */
  1394. #define bfin_read_CNT_MAX() bfin_read32(CNT_MAX)
  1395. #define bfin_write_CNT_MAX(val) bfin_write32(CNT_MAX, val)
  1396. #define pCNT_MIN ((uint32_t volatile *)CNT_MIN) /* Minimal Count Boundary Value Register */
  1397. #define bfin_read_CNT_MIN() bfin_read32(CNT_MIN)
  1398. #define bfin_write_CNT_MIN(val) bfin_write32(CNT_MIN, val)
  1399. #define pOTP_CONTROL ((uint16_t volatile *)OTP_CONTROL) /* OTP/Fuse Control Register */
  1400. #define bfin_read_OTP_CONTROL() bfin_read16(OTP_CONTROL)
  1401. #define bfin_write_OTP_CONTROL(val) bfin_write16(OTP_CONTROL, val)
  1402. #define pOTP_BEN ((uint16_t volatile *)OTP_BEN) /* OTP/Fuse Byte Enable */
  1403. #define bfin_read_OTP_BEN() bfin_read16(OTP_BEN)
  1404. #define bfin_write_OTP_BEN(val) bfin_write16(OTP_BEN, val)
  1405. #define pOTP_STATUS ((uint16_t volatile *)OTP_STATUS) /* OTP/Fuse Status */
  1406. #define bfin_read_OTP_STATUS() bfin_read16(OTP_STATUS)
  1407. #define bfin_write_OTP_STATUS(val) bfin_write16(OTP_STATUS, val)
  1408. #define pOTP_TIMING ((uint32_t volatile *)OTP_TIMING) /* OTP/Fuse Access Timing */
  1409. #define bfin_read_OTP_TIMING() bfin_read32(OTP_TIMING)
  1410. #define bfin_write_OTP_TIMING(val) bfin_write32(OTP_TIMING, val)
  1411. #define pSECURE_SYSSWT ((uint32_t volatile *)SECURE_SYSSWT) /* Secure System Switches */
  1412. #define bfin_read_SECURE_SYSSWT() bfin_read32(SECURE_SYSSWT)
  1413. #define bfin_write_SECURE_SYSSWT(val) bfin_write32(SECURE_SYSSWT, val)
  1414. #define pSECURE_CONTROL ((uint16_t volatile *)SECURE_CONTROL) /* Secure Control */
  1415. #define bfin_read_SECURE_CONTROL() bfin_read16(SECURE_CONTROL)
  1416. #define bfin_write_SECURE_CONTROL(val) bfin_write16(SECURE_CONTROL, val)
  1417. #define pSECURE_STATUS ((uint16_t volatile *)SECURE_STATUS) /* Secure Status */
  1418. #define bfin_read_SECURE_STATUS() bfin_read16(SECURE_STATUS)
  1419. #define bfin_write_SECURE_STATUS(val) bfin_write16(SECURE_STATUS, val)
  1420. #define pOTP_DATA0 ((uint32_t volatile *)OTP_DATA0) /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1421. #define bfin_read_OTP_DATA0() bfin_read32(OTP_DATA0)
  1422. #define bfin_write_OTP_DATA0(val) bfin_write32(OTP_DATA0, val)
  1423. #define pOTP_DATA1 ((uint32_t volatile *)OTP_DATA1) /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1424. #define bfin_read_OTP_DATA1() bfin_read32(OTP_DATA1)
  1425. #define bfin_write_OTP_DATA1(val) bfin_write32(OTP_DATA1, val)
  1426. #define pOTP_DATA2 ((uint32_t volatile *)OTP_DATA2) /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1427. #define bfin_read_OTP_DATA2() bfin_read32(OTP_DATA2)
  1428. #define bfin_write_OTP_DATA2(val) bfin_write32(OTP_DATA2, val)
  1429. #define pOTP_DATA3 ((uint32_t volatile *)OTP_DATA3) /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1430. #define bfin_read_OTP_DATA3() bfin_read32(OTP_DATA3)
  1431. #define bfin_write_OTP_DATA3(val) bfin_write32(OTP_DATA3, val)
  1432. #define pNFC_CTL ((uint16_t volatile *)NFC_CTL) /* NAND Control Register */
  1433. #define bfin_read_NFC_CTL() bfin_read16(NFC_CTL)
  1434. #define bfin_write_NFC_CTL(val) bfin_write16(NFC_CTL, val)
  1435. #define pNFC_STAT ((uint16_t volatile *)NFC_STAT) /* NAND Status Register */
  1436. #define bfin_read_NFC_STAT() bfin_read16(NFC_STAT)
  1437. #define bfin_write_NFC_STAT(val) bfin_write16(NFC_STAT, val)
  1438. #define pNFC_IRQSTAT ((uint16_t volatile *)NFC_IRQSTAT) /* NAND Interrupt Status Register */
  1439. #define bfin_read_NFC_IRQSTAT() bfin_read16(NFC_IRQSTAT)
  1440. #define bfin_write_NFC_IRQSTAT(val) bfin_write16(NFC_IRQSTAT, val)
  1441. #define pNFC_IRQMASK ((uint16_t volatile *)NFC_IRQMASK) /* NAND Interrupt Mask Register */
  1442. #define bfin_read_NFC_IRQMASK() bfin_read16(NFC_IRQMASK)
  1443. #define bfin_write_NFC_IRQMASK(val) bfin_write16(NFC_IRQMASK, val)
  1444. #define pNFC_ECC0 ((uint16_t volatile *)NFC_ECC0) /* NAND ECC Register 0 */
  1445. #define bfin_read_NFC_ECC0() bfin_read16(NFC_ECC0)
  1446. #define bfin_write_NFC_ECC0(val) bfin_write16(NFC_ECC0, val)
  1447. #define pNFC_ECC1 ((uint16_t volatile *)NFC_ECC1) /* NAND ECC Register 1 */
  1448. #define bfin_read_NFC_ECC1() bfin_read16(NFC_ECC1)
  1449. #define bfin_write_NFC_ECC1(val) bfin_write16(NFC_ECC1, val)
  1450. #define pNFC_ECC2 ((uint16_t volatile *)NFC_ECC2) /* NAND ECC Register 2 */
  1451. #define bfin_read_NFC_ECC2() bfin_read16(NFC_ECC2)
  1452. #define bfin_write_NFC_ECC2(val) bfin_write16(NFC_ECC2, val)
  1453. #define pNFC_ECC3 ((uint16_t volatile *)NFC_ECC3) /* NAND ECC Register 3 */
  1454. #define bfin_read_NFC_ECC3() bfin_read16(NFC_ECC3)
  1455. #define bfin_write_NFC_ECC3(val) bfin_write16(NFC_ECC3, val)
  1456. #define pNFC_COUNT ((uint16_t volatile *)NFC_COUNT) /* NAND ECC Count Register */
  1457. #define bfin_read_NFC_COUNT() bfin_read16(NFC_COUNT)
  1458. #define bfin_write_NFC_COUNT(val) bfin_write16(NFC_COUNT, val)
  1459. #define pNFC_RST ((uint16_t volatile *)NFC_RST) /* NAND ECC Reset Register */
  1460. #define bfin_read_NFC_RST() bfin_read16(NFC_RST)
  1461. #define bfin_write_NFC_RST(val) bfin_write16(NFC_RST, val)
  1462. #define pNFC_PGCTL ((uint16_t volatile *)NFC_PGCTL) /* NAND Page Control Register */
  1463. #define bfin_read_NFC_PGCTL() bfin_read16(NFC_PGCTL)
  1464. #define bfin_write_NFC_PGCTL(val) bfin_write16(NFC_PGCTL, val)
  1465. #define pNFC_READ ((uint16_t volatile *)NFC_READ) /* NAND Read Data Register */
  1466. #define bfin_read_NFC_READ() bfin_read16(NFC_READ)
  1467. #define bfin_write_NFC_READ(val) bfin_write16(NFC_READ, val)
  1468. #define pNFC_ADDR ((uint16_t volatile *)NFC_ADDR) /* NAND Address Register */
  1469. #define bfin_read_NFC_ADDR() bfin_read16(NFC_ADDR)
  1470. #define bfin_write_NFC_ADDR(val) bfin_write16(NFC_ADDR, val)
  1471. #define pNFC_CMD ((uint16_t volatile *)NFC_CMD) /* NAND Command Register */
  1472. #define bfin_read_NFC_CMD() bfin_read16(NFC_CMD)
  1473. #define bfin_write_NFC_CMD(val) bfin_write16(NFC_CMD, val)
  1474. #define pNFC_DATA_WR ((uint16_t volatile *)NFC_DATA_WR) /* NAND Data Write Register */
  1475. #define bfin_read_NFC_DATA_WR() bfin_read16(NFC_DATA_WR)
  1476. #define bfin_write_NFC_DATA_WR(val) bfin_write16(NFC_DATA_WR, val)
  1477. #define pNFC_DATA_RD ((uint16_t volatile *)NFC_DATA_RD) /* NAND Data Read Register */
  1478. #define bfin_read_NFC_DATA_RD() bfin_read16(NFC_DATA_RD)
  1479. #define bfin_write_NFC_DATA_RD(val) bfin_write16(NFC_DATA_RD, val)
  1480. #define pTBUFCTL ((uint32_t volatile *)TBUFCTL) /* Trace Buffer Control Register */
  1481. #define bfin_read_TBUFCTL() bfin_read32(TBUFCTL)
  1482. #define bfin_write_TBUFCTL(val) bfin_write32(TBUFCTL, val)
  1483. #define pTBUFSTAT ((uint32_t volatile *)TBUFSTAT) /* Trace Buffer Status Register */
  1484. #define bfin_read_TBUFSTAT() bfin_read32(TBUFSTAT)
  1485. #define bfin_write_TBUFSTAT(val) bfin_write32(TBUFSTAT, val)
  1486. #define pTBUF ((void * volatile *)TBUF) /* Trace Buffer */
  1487. #define bfin_read_TBUF() bfin_readPTR(TBUF)
  1488. #define bfin_write_TBUF(val) bfin_writePTR(TBUF, val)
  1489. #define pPFCTL ((uint32_t volatile *)PFCTL)
  1490. #define bfin_read_PFCTL() bfin_read32(PFCTL)
  1491. #define bfin_write_PFCTL(val) bfin_write32(PFCTL, val)
  1492. #define pPFCNTR0 ((uint32_t volatile *)PFCNTR0)
  1493. #define bfin_read_PFCNTR0() bfin_read32(PFCNTR0)
  1494. #define bfin_write_PFCNTR0(val) bfin_write32(PFCNTR0, val)
  1495. #define pPFCNTR1 ((uint32_t volatile *)PFCNTR1)
  1496. #define bfin_read_PFCNTR1() bfin_read32(PFCNTR1)
  1497. #define bfin_write_PFCNTR1(val) bfin_write32(PFCNTR1, val)
  1498. #define pDMA_TC_CNT ((uint16_t volatile *)DMA_TC_CNT)
  1499. #define bfin_read_DMA_TC_CNT() bfin_read16(DMA_TC_CNT)
  1500. #define bfin_write_DMA_TC_CNT(val) bfin_write16(DMA_TC_CNT, val)
  1501. #define pDMA_TC_PER ((uint16_t volatile *)DMA_TC_PER)
  1502. #define bfin_read_DMA_TC_PER() bfin_read16(DMA_TC_PER)
  1503. #define bfin_write_DMA_TC_PER(val) bfin_write16(DMA_TC_PER, val)
  1504. #endif /* __BFIN_CDEF_ADSP_EDN_BF52x_extended__ */