TOP5200.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
  6. *
  7. * TOP5200 differences from IceCube:
  8. * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
  9. * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
  10. * 1 SDRAM/DDRAM Bank up to 256 MB
  11. * local VPD I2C Bus is software driven and uses
  12. * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
  13. * FLASH is re-located at 0xff000000
  14. * Internal regs are at 0xf0000000
  15. * Reset jumps to 0x00000100
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. #define CONFIG_MPC5XXX 1 /* This is an MPC5xxx CPU */
  42. #define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
  43. #define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
  44. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  45. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  46. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  47. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  48. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  49. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  50. #endif
  51. /*
  52. * Serial console configuration
  53. */
  54. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  55. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  56. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  57. #ifdef CONFIG_EVAL5200 /* PCI is supported with Evaluation board only */
  58. /*
  59. * PCI Mapping:
  60. * 0x40000000 - 0x4fffffff - PCI Memory
  61. * 0x50000000 - 0x50ffffff - PCI IO Space
  62. */
  63. # define CONFIG_PCI 1
  64. # define CONFIG_PCI_PNP 1
  65. # define CONFIG_PCI_SCAN_SHOW 1
  66. # define CONFIG_PCI_MEM_BUS 0x40000000
  67. # define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  68. # define CONFIG_PCI_MEM_SIZE 0x10000000
  69. # define CONFIG_PCI_IO_BUS 0x50000000
  70. # define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  71. # define CONFIG_PCI_IO_SIZE 0x01000000
  72. # define ADD_PCI_CMD CFG_CMD_PCI
  73. #else /* no Evaluation board */
  74. # define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
  75. #endif
  76. /*
  77. * Supported commands
  78. */
  79. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | ADD_PCI_CMD | \
  80. CFG_CMD_I2C | CFG_CMD_EEPROM)
  81. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  82. #include <cmd_confdefs.h>
  83. /*
  84. * low boot
  85. */
  86. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  87. # define CFG_LOWBOOT 1
  88. # define CFG_LOWBOOT16 1
  89. #endif
  90. /*
  91. * Autobooting
  92. */
  93. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  94. #define CONFIG_PREBOOT "echo;" \
  95. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  96. "echo"
  97. #undef CONFIG_BOOTARGS
  98. #define CONFIG_EXTRA_ENV_SETTINGS \
  99. "netdev=eth0\0" \
  100. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  101. "nfsroot=$(serverip):$(rootpath)\0" \
  102. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  103. "addip=setenv bootargs $(bootargs) " \
  104. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  105. ":$(hostname):$(netdev):off panic=1\0" \
  106. "flash_nfs=run nfsargs addip;" \
  107. "bootm $(kernel_addr)\0" \
  108. "flash_self=run ramargs addip;" \
  109. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  110. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  111. "rootpath=/opt/eldk/ppc_82xx\0" \
  112. "bootfile=/tftpboot/MPC5200/uImage\0" \
  113. ""
  114. #define CONFIG_BOOTCOMMAND "run flash_self"
  115. /*
  116. * IPB Bus clocking configuration.
  117. */
  118. #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
  119. /*
  120. * I2C configuration
  121. */
  122. /*
  123. * EEPROM configuration
  124. */
  125. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  126. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  127. #define CFG_I2C_EEPROM_ADDR_LEN 2
  128. #define CFG_EEPROM_SIZE 0x2000
  129. #define CONFIG_ENV_OVERWRITE
  130. #define CONFIG_MISC_INIT_R
  131. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  132. #define CONFIG_SOFT_I2C 1
  133. #if defined (CONFIG_SOFT_I2C)
  134. # define SDA0 0x40
  135. # define SCL0 0x80
  136. # define GPIOE0 *((volatile uchar*)(CFG_MBAR+0x0c00))
  137. # define DDR0 *((volatile uchar*)(CFG_MBAR+0x0c08))
  138. # define DVO0 *((volatile uchar*)(CFG_MBAR+0x0c0c))
  139. # define DVI0 *((volatile uchar*)(CFG_MBAR+0x0c20))
  140. # define ODE0 *((volatile uchar*)(CFG_MBAR+0x0c04))
  141. # define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
  142. # define I2C_READ ((DVI0&SDA0)?1:0)
  143. # define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
  144. # define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
  145. # define I2C_DELAY {udelay(5);}
  146. # define I2C_ACTIVE {DDR0|=SDA0;}
  147. # define I2C_TRISTATE {DDR0&=~SDA0;}
  148. # define CFG_I2C_SPEED 100000
  149. # define CFG_I2C_SLAVE 0x7F
  150. #endif
  151. #if defined (CONFIG_HARD_I2C)
  152. # define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  153. # define CFG_I2C_SPEED 100000 /* 100 kHz */
  154. # define CFG_I2C_SLAVE 0x7F
  155. #endif
  156. /*
  157. * Flash configuration, expect one 16 Megabyte Bank at most
  158. */
  159. #define CFG_FLASH_BASE 0xff000000
  160. #define CFG_FLASH_SIZE 0x01000000
  161. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  162. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0)
  163. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  164. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  165. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  166. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  167. /*
  168. * DRAM configuration - will be read from VPD later... TODO!
  169. */
  170. #if 0
  171. /* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
  172. #define CFG_DRAM_DDR 0
  173. #define CFG_DRAM_EMODE 0
  174. #define CFG_DRAM_MODE 0x008D
  175. #define CFG_DRAM_CONTROL 0x514F0000
  176. #define CFG_DRAM_CONFIG1 0xC2233A00
  177. #define CFG_DRAM_CONFIG2 0x88B70004
  178. #define CFG_DRAM_TAP_DEL 0x08
  179. #define CFG_DRAM_RAM_SIZE 0x19
  180. #endif
  181. #if 1
  182. /* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
  183. #define CFG_DRAM_DDR 0
  184. #define CFG_DRAM_EMODE 0
  185. #define CFG_DRAM_MODE 0x00CD
  186. #define CFG_DRAM_CONTROL 0x514F0000
  187. #define CFG_DRAM_CONFIG1 0xD2333A00
  188. #define CFG_DRAM_CONFIG2 0x8AD70004
  189. #define CFG_DRAM_TAP_DEL 0x08
  190. #define CFG_DRAM_RAM_SIZE 0x19
  191. #endif
  192. /*
  193. * Environment settings
  194. */
  195. #define CFG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
  196. #define CFG_ENV_OFFSET 0x1000
  197. #define CFG_ENV_SIZE 0x0700
  198. #define CFG_I2C_EEPROM_ADDR 0x57
  199. /*
  200. * VPD settings
  201. */
  202. #define CFG_FACT_OFFSET 0x1800
  203. #define CFG_FACT_SIZE 0x0800
  204. #define CFG_I2C_FACT_ADDR 0x57
  205. /*
  206. * Memory map
  207. *
  208. * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
  209. */
  210. #define CFG_MBAR 0xf0000000 /* DO NOT CHANGE this */
  211. #define CFG_SDRAM_BASE 0x00000000
  212. #define CFG_DEFAULT_MBAR 0x80000000
  213. /* Use SRAM until RAM will be available */
  214. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  215. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  216. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  217. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  218. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  219. #define CFG_MONITOR_BASE TEXT_BASE
  220. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  221. # define CFG_RAMBOOT 1
  222. #endif
  223. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  224. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  225. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  226. /*
  227. * Ethernet configuration
  228. */
  229. #define CONFIG_MPC5XXX_FEC 1
  230. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  231. #define CONFIG_PHY_ADDR 0x1f
  232. #define CONFIG_PHY_TYPE 0x79c874
  233. /*
  234. * GPIO configuration:
  235. * PSC1,2,3 predefined as UART
  236. * PCI disabled
  237. * Ethernet 100 with MD
  238. */
  239. #define CFG_GPS_PORT_CONFIG 0x00058444
  240. /*
  241. * Miscellaneous configurable options
  242. */
  243. #define CFG_LONGHELP /* undef to save memory */
  244. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  245. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  246. # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  247. #else
  248. # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  249. #endif
  250. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  251. #define CFG_MAXARGS 16 /* max number of command args */
  252. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  253. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  254. #define CFG_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
  255. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  256. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  257. /*
  258. * Various low-level settings
  259. */
  260. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  261. #define CFG_HID0_FINAL HID0_ICE
  262. #define CFG_BOOTCS_START CFG_FLASH_BASE
  263. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  264. #define CFG_BOOTCS_CFG 0x00047801
  265. #define CFG_CS0_START CFG_FLASH_BASE
  266. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  267. #define CFG_CS_BURST 0x00000000
  268. #define CFG_CS_DEADCYCLE 0x33333333
  269. #define CFG_RESET_ADDRESS 0x7f000000
  270. #endif /* __CONFIG_H */