start.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000 - 2003 Wolfgang Denk <wd@denx.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * U-Boot - Startup Code for MPC5xxx CPUs
  26. */
  27. #include <config.h>
  28. #include <mpc5xxx.h>
  29. #include <version.h>
  30. #define CONFIG_MPC5XXX 1 /* needed for Linux kernel header files */
  31. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  32. #include <ppc_asm.tmpl>
  33. #include <ppc_defs.h>
  34. #include <asm/cache.h>
  35. #include <asm/mmu.h>
  36. #ifndef CONFIG_IDENT_STRING
  37. #define CONFIG_IDENT_STRING ""
  38. #endif
  39. /* We don't want the MMU yet.
  40. */
  41. #undef MSR_KERNEL
  42. /* Floating Point enable, Machine Check and Recoverable Interr. */
  43. #ifdef DEBUG
  44. #define MSR_KERNEL (MSR_FP|MSR_RI)
  45. #else
  46. #define MSR_KERNEL (MSR_FP|MSR_ME|MSR_RI)
  47. #endif
  48. /*
  49. * Set up GOT: Global Offset Table
  50. *
  51. * Use r14 to access the GOT
  52. */
  53. START_GOT
  54. GOT_ENTRY(_GOT2_TABLE_)
  55. GOT_ENTRY(_FIXUP_TABLE_)
  56. GOT_ENTRY(_start)
  57. GOT_ENTRY(_start_of_vectors)
  58. GOT_ENTRY(_end_of_vectors)
  59. GOT_ENTRY(transfer_to_handler)
  60. GOT_ENTRY(__init_end)
  61. GOT_ENTRY(_end)
  62. GOT_ENTRY(__bss_start)
  63. END_GOT
  64. /*
  65. * Version string
  66. */
  67. .data
  68. .globl version_string
  69. version_string:
  70. .ascii U_BOOT_VERSION
  71. .ascii " (", __DATE__, " - ", __TIME__, ")"
  72. .ascii CONFIG_IDENT_STRING, "\0"
  73. /*
  74. * Exception vectors
  75. */
  76. .text
  77. . = EXC_OFF_SYS_RESET
  78. .globl _start
  79. _start:
  80. li r21, BOOTFLAG_COLD /* Normal Power-On */
  81. nop
  82. b boot_cold
  83. . = EXC_OFF_SYS_RESET + 0x10
  84. .globl _start_warm
  85. _start_warm:
  86. li r21, BOOTFLAG_WARM /* Software reboot */
  87. b boot_warm
  88. boot_cold:
  89. boot_warm:
  90. mfmsr r5 /* save msr contents */
  91. #if defined(CFG_LOWBOOT)
  92. lis r4, CFG_DEFAULT_MBAR@h
  93. lis r3, 0x0000FF00@h
  94. ori r3, r3, 0x0000FF00@l
  95. stw r3, 0x4(r4)
  96. lis r3, 0x0000FFFF@h
  97. ori r3, r3, 0x0000FFFF@l
  98. stw r3, 0x8(r4)
  99. lis r3, 0x00047800@h
  100. ori r3, r3, 0x00047800@l
  101. stw r3, 0x300(r4)
  102. lis r3, 0x02010000@h
  103. ori r3, r3, 0x02010000@l
  104. stw r3, 0x54(r4)
  105. lis r3, lowboot_reentry@h
  106. ori r3, r3, lowboot_reentry@l
  107. mtlr r3
  108. blr /* jump to flash based address */
  109. lowboot_reentry:
  110. lis r3, 0x0000FF00@h
  111. ori r3, r3, 0x0000FF00@l
  112. stw r3, 0x4c(r4)
  113. lis r3, 0x0000FFFF@h
  114. ori r3, r3, 0x0000FFFF@l
  115. stw r3, 0x50(r4)
  116. lis r3, 0x00047800@h
  117. ori r3, r3, 0x00047800@l
  118. stw r3, 0x300(r4)
  119. lis r3, 0x02000001@h
  120. ori r3, r3, 0x02000001@l
  121. stw r3, 0x54(r4)
  122. #endif /* CFG_LOWBOOT */
  123. #if defined(CFG_DEFAULT_MBAR) && !defined(CFG_RAMBOOT)
  124. lis r3, CFG_MBAR@h
  125. ori r3, r3, CFG_MBAR@l
  126. #if defined(CONFIG_MPC5200)
  127. rlwinm r3, r3, 16, 16, 31
  128. #endif
  129. #if defined(CONFIG_MGT5100)
  130. rlwinm r3, r3, 17, 15, 31
  131. #endif
  132. lis r4, CFG_DEFAULT_MBAR@h
  133. stw r3, 0(r4)
  134. #endif /* CFG_DEFAULT_MBAR */
  135. /* Initialise the MPC5xxx processor core */
  136. /*--------------------------------------------------------------*/
  137. bl init_5xxx_core
  138. /* initialize some things that are hard to access from C */
  139. /*--------------------------------------------------------------*/
  140. /* set up stack in on-chip SRAM */
  141. lis r3, CFG_INIT_RAM_ADDR@h
  142. ori r3, r3, CFG_INIT_RAM_ADDR@l
  143. ori r1, r3, CFG_INIT_SP_OFFSET
  144. li r0, 0 /* Make room for stack frame header and */
  145. stwu r0, -4(r1) /* clear final stack frame so that */
  146. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  147. /* let the C-code set up the rest */
  148. /* */
  149. /* Be careful to keep code relocatable ! */
  150. /*--------------------------------------------------------------*/
  151. GET_GOT /* initialize GOT access */
  152. /* r3: IMMR */
  153. bl cpu_init_f /* run low-level CPU init code (in Flash)*/
  154. mr r3, r21
  155. /* r3: BOOTFLAG */
  156. bl board_init_f /* run 1st part of board init code (in Flash)*/
  157. /*
  158. * Vector Table
  159. */
  160. .globl _start_of_vectors
  161. _start_of_vectors:
  162. /* Machine check */
  163. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  164. /* Data Storage exception. */
  165. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  166. /* Instruction Storage exception. */
  167. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  168. /* External Interrupt exception. */
  169. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  170. /* Alignment exception. */
  171. . = 0x600
  172. Alignment:
  173. EXCEPTION_PROLOG
  174. mfspr r4,DAR
  175. stw r4,_DAR(r21)
  176. mfspr r5,DSISR
  177. stw r5,_DSISR(r21)
  178. addi r3,r1,STACK_FRAME_OVERHEAD
  179. li r20,MSR_KERNEL
  180. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  181. rlwimi r20,r23,0,25,25 /* copy IP bit from saved MSR */
  182. lwz r6,GOT(transfer_to_handler)
  183. mtlr r6
  184. blrl
  185. .L_Alignment:
  186. .long AlignmentException - _start + EXC_OFF_SYS_RESET
  187. .long int_return - _start + EXC_OFF_SYS_RESET
  188. /* Program check exception */
  189. . = 0x700
  190. ProgramCheck:
  191. EXCEPTION_PROLOG
  192. addi r3,r1,STACK_FRAME_OVERHEAD
  193. li r20,MSR_KERNEL
  194. rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
  195. rlwimi r20,r23,0,25,25 /* copy IP bit from saved MSR */
  196. lwz r6,GOT(transfer_to_handler)
  197. mtlr r6
  198. blrl
  199. .L_ProgramCheck:
  200. .long ProgramCheckException - _start + EXC_OFF_SYS_RESET
  201. .long int_return - _start + EXC_OFF_SYS_RESET
  202. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  203. /* I guess we could implement decrementer, and may have
  204. * to someday for timekeeping.
  205. */
  206. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  207. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  208. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  209. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  210. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  211. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  212. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  213. STD_EXCEPTION(0x1000, InstructionTLBMiss, UnknownException)
  214. STD_EXCEPTION(0x1100, DataLoadTLBMiss, UnknownException)
  215. STD_EXCEPTION(0x1200, DataStoreTLBMiss, UnknownException)
  216. #ifdef DEBUG
  217. . = 0x1300
  218. /*
  219. * This exception occurs when the program counter matches the
  220. * Instruction Address Breakpoint Register (IABR).
  221. *
  222. * I want the cpu to halt if this occurs so I can hunt around
  223. * with the debugger and look at things.
  224. *
  225. * When DEBUG is defined, both machine check enable (in the MSR)
  226. * and checkstop reset enable (in the reset mode register) are
  227. * turned off and so a checkstop condition will result in the cpu
  228. * halting.
  229. *
  230. * I force the cpu into a checkstop condition by putting an illegal
  231. * instruction here (at least this is the theory).
  232. *
  233. * well - that didnt work, so just do an infinite loop!
  234. */
  235. 1: b 1b
  236. #else
  237. STD_EXCEPTION(0x1300, InstructionBreakpoint, DebugException)
  238. #endif
  239. STD_EXCEPTION(0x1400, SMI, UnknownException)
  240. STD_EXCEPTION(0x1500, Trap_15, UnknownException)
  241. STD_EXCEPTION(0x1600, Trap_16, UnknownException)
  242. STD_EXCEPTION(0x1700, Trap_17, UnknownException)
  243. STD_EXCEPTION(0x1800, Trap_18, UnknownException)
  244. STD_EXCEPTION(0x1900, Trap_19, UnknownException)
  245. STD_EXCEPTION(0x1a00, Trap_1a, UnknownException)
  246. STD_EXCEPTION(0x1b00, Trap_1b, UnknownException)
  247. STD_EXCEPTION(0x1c00, Trap_1c, UnknownException)
  248. STD_EXCEPTION(0x1d00, Trap_1d, UnknownException)
  249. STD_EXCEPTION(0x1e00, Trap_1e, UnknownException)
  250. STD_EXCEPTION(0x1f00, Trap_1f, UnknownException)
  251. STD_EXCEPTION(0x2000, Trap_20, UnknownException)
  252. STD_EXCEPTION(0x2100, Trap_21, UnknownException)
  253. STD_EXCEPTION(0x2200, Trap_22, UnknownException)
  254. STD_EXCEPTION(0x2300, Trap_23, UnknownException)
  255. STD_EXCEPTION(0x2400, Trap_24, UnknownException)
  256. STD_EXCEPTION(0x2500, Trap_25, UnknownException)
  257. STD_EXCEPTION(0x2600, Trap_26, UnknownException)
  258. STD_EXCEPTION(0x2700, Trap_27, UnknownException)
  259. STD_EXCEPTION(0x2800, Trap_28, UnknownException)
  260. STD_EXCEPTION(0x2900, Trap_29, UnknownException)
  261. STD_EXCEPTION(0x2a00, Trap_2a, UnknownException)
  262. STD_EXCEPTION(0x2b00, Trap_2b, UnknownException)
  263. STD_EXCEPTION(0x2c00, Trap_2c, UnknownException)
  264. STD_EXCEPTION(0x2d00, Trap_2d, UnknownException)
  265. STD_EXCEPTION(0x2e00, Trap_2e, UnknownException)
  266. STD_EXCEPTION(0x2f00, Trap_2f, UnknownException)
  267. .globl _end_of_vectors
  268. _end_of_vectors:
  269. . = 0x3000
  270. /*
  271. * This code finishes saving the registers to the exception frame
  272. * and jumps to the appropriate handler for the exception.
  273. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  274. */
  275. .globl transfer_to_handler
  276. transfer_to_handler:
  277. stw r22,_NIP(r21)
  278. lis r22,MSR_POW@h
  279. andc r23,r23,r22
  280. stw r23,_MSR(r21)
  281. SAVE_GPR(7, r21)
  282. SAVE_4GPRS(8, r21)
  283. SAVE_8GPRS(12, r21)
  284. SAVE_8GPRS(24, r21)
  285. mflr r23
  286. andi. r24,r23,0x3f00 /* get vector offset */
  287. stw r24,TRAP(r21)
  288. li r22,0
  289. stw r22,RESULT(r21)
  290. lwz r24,0(r23) /* virtual address of handler */
  291. lwz r23,4(r23) /* where to go when done */
  292. mtspr SRR0,r24
  293. mtspr SRR1,r20
  294. mtlr r23
  295. SYNC
  296. rfi /* jump to handler, enable MMU */
  297. int_return:
  298. mfmsr r28 /* Disable interrupts */
  299. li r4,0
  300. ori r4,r4,MSR_EE
  301. andc r28,r28,r4
  302. SYNC /* Some chip revs need this... */
  303. mtmsr r28
  304. SYNC
  305. lwz r2,_CTR(r1)
  306. lwz r0,_LINK(r1)
  307. mtctr r2
  308. mtlr r0
  309. lwz r2,_XER(r1)
  310. lwz r0,_CCR(r1)
  311. mtspr XER,r2
  312. mtcrf 0xFF,r0
  313. REST_10GPRS(3, r1)
  314. REST_10GPRS(13, r1)
  315. REST_8GPRS(23, r1)
  316. REST_GPR(31, r1)
  317. lwz r2,_NIP(r1) /* Restore environment */
  318. lwz r0,_MSR(r1)
  319. mtspr SRR0,r2
  320. mtspr SRR1,r0
  321. lwz r0,GPR0(r1)
  322. lwz r2,GPR2(r1)
  323. lwz r1,GPR1(r1)
  324. SYNC
  325. rfi
  326. /*
  327. * This code initialises the MPC5xxx processor core
  328. * (conforms to PowerPC 603e spec)
  329. * Note: expects original MSR contents to be in r5.
  330. */
  331. .globl init_5xx_core
  332. init_5xxx_core:
  333. /* Initialize machine status; enable machine check interrupt */
  334. /*--------------------------------------------------------------*/
  335. li r3, MSR_KERNEL /* Set ME and RI flags */
  336. rlwimi r3, r5, 0, 25, 25 /* preserve IP bit set by HRCW */
  337. #ifdef DEBUG
  338. rlwimi r3, r5, 0, 21, 22 /* debugger might set SE & BE bits */
  339. #endif
  340. SYNC /* Some chip revs need this... */
  341. mtmsr r3
  342. SYNC
  343. mtspr SRR1, r3 /* Make SRR1 match MSR */
  344. /* Initialize the Hardware Implementation-dependent Registers */
  345. /* HID0 also contains cache control */
  346. /*--------------------------------------------------------------*/
  347. lis r3, CFG_HID0_INIT@h
  348. ori r3, r3, CFG_HID0_INIT@l
  349. SYNC
  350. mtspr HID0, r3
  351. lis r3, CFG_HID0_FINAL@h
  352. ori r3, r3, CFG_HID0_FINAL@l
  353. SYNC
  354. mtspr HID0, r3
  355. /* clear all BAT's */
  356. /*--------------------------------------------------------------*/
  357. li r0, 0
  358. mtspr DBAT0U, r0
  359. mtspr DBAT0L, r0
  360. mtspr DBAT1U, r0
  361. mtspr DBAT1L, r0
  362. mtspr DBAT2U, r0
  363. mtspr DBAT2L, r0
  364. mtspr DBAT3U, r0
  365. mtspr DBAT3L, r0
  366. mtspr DBAT4U, r0
  367. mtspr DBAT4L, r0
  368. mtspr DBAT5U, r0
  369. mtspr DBAT5L, r0
  370. mtspr DBAT6U, r0
  371. mtspr DBAT6L, r0
  372. mtspr DBAT7U, r0
  373. mtspr DBAT7L, r0
  374. mtspr IBAT0U, r0
  375. mtspr IBAT0L, r0
  376. mtspr IBAT1U, r0
  377. mtspr IBAT1L, r0
  378. mtspr IBAT2U, r0
  379. mtspr IBAT2L, r0
  380. mtspr IBAT3U, r0
  381. mtspr IBAT3L, r0
  382. mtspr IBAT4U, r0
  383. mtspr IBAT4L, r0
  384. mtspr IBAT5U, r0
  385. mtspr IBAT5L, r0
  386. mtspr IBAT6U, r0
  387. mtspr IBAT6L, r0
  388. mtspr IBAT7U, r0
  389. mtspr IBAT7L, r0
  390. SYNC
  391. /* invalidate all tlb's */
  392. /* */
  393. /* From the 603e User Manual: "The 603e provides the ability to */
  394. /* invalidate a TLB entry. The TLB Invalidate Entry (tlbie) */
  395. /* instruction invalidates the TLB entry indexed by the EA, and */
  396. /* operates on both the instruction and data TLBs simultaneously*/
  397. /* invalidating four TLB entries (both sets in each TLB). The */
  398. /* index corresponds to bits 15-19 of the EA. To invalidate all */
  399. /* entries within both TLBs, 32 tlbie instructions should be */
  400. /* issued, incrementing this field by one each time." */
  401. /* */
  402. /* "Note that the tlbia instruction is not implemented on the */
  403. /* 603e." */
  404. /* */
  405. /* bits 15-19 correspond to addresses 0x00000000 to 0x0001F000 */
  406. /* incrementing by 0x1000 each time. The code below is sort of */
  407. /* based on code in "flush_tlbs" from arch/ppc/kernel/head.S */
  408. /* */
  409. /*--------------------------------------------------------------*/
  410. li r3, 32
  411. mtctr r3
  412. li r3, 0
  413. 1: tlbie r3
  414. addi r3, r3, 0x1000
  415. bdnz 1b
  416. SYNC
  417. /* Done! */
  418. /*--------------------------------------------------------------*/
  419. blr
  420. /* Cache functions.
  421. *
  422. * Note: requires that all cache bits in
  423. * HID0 are in the low half word.
  424. */
  425. .globl icache_enable
  426. icache_enable:
  427. mfspr r3, HID0
  428. ori r3, r3, HID0_ICE
  429. lis r4, 0
  430. ori r4, r4, HID0_ILOCK
  431. andc r3, r3, r4
  432. ori r4, r3, HID0_ICFI
  433. isync
  434. mtspr HID0, r4 /* sets enable and invalidate, clears lock */
  435. isync
  436. mtspr HID0, r3 /* clears invalidate */
  437. blr
  438. .globl icache_disable
  439. icache_disable:
  440. mfspr r3, HID0
  441. lis r4, 0
  442. ori r4, r4, HID0_ICE|HID0_ILOCK
  443. andc r3, r3, r4
  444. ori r4, r3, HID0_ICFI
  445. isync
  446. mtspr HID0, r4 /* sets invalidate, clears enable and lock */
  447. isync
  448. mtspr HID0, r3 /* clears invalidate */
  449. blr
  450. .globl icache_status
  451. icache_status:
  452. mfspr r3, HID0
  453. rlwinm r3, r3, HID0_ICE_BITPOS + 1, 31, 31
  454. blr
  455. .globl dcache_enable
  456. dcache_enable:
  457. mfspr r3, HID0
  458. ori r3, r3, HID0_DCE
  459. lis r4, 0
  460. ori r4, r4, HID0_DLOCK
  461. andc r3, r3, r4
  462. ori r4, r3, HID0_DCI
  463. sync
  464. mtspr HID0, r4 /* sets enable and invalidate, clears lock */
  465. sync
  466. mtspr HID0, r3 /* clears invalidate */
  467. blr
  468. .globl dcache_disable
  469. dcache_disable:
  470. mfspr r3, HID0
  471. lis r4, 0
  472. ori r4, r4, HID0_DCE|HID0_DLOCK
  473. andc r3, r3, r4
  474. ori r4, r3, HID0_DCI
  475. sync
  476. mtspr HID0, r4 /* sets invalidate, clears enable and lock */
  477. sync
  478. mtspr HID0, r3 /* clears invalidate */
  479. blr
  480. .globl dcache_status
  481. dcache_status:
  482. mfspr r3, HID0
  483. rlwinm r3, r3, HID0_DCE_BITPOS + 1, 31, 31
  484. blr
  485. .globl get_pvr
  486. get_pvr:
  487. mfspr r3, PVR
  488. blr
  489. /*------------------------------------------------------------------------------*/
  490. /*
  491. * void relocate_code (addr_sp, gd, addr_moni)
  492. *
  493. * This "function" does not return, instead it continues in RAM
  494. * after relocating the monitor code.
  495. *
  496. * r3 = dest
  497. * r4 = src
  498. * r5 = length in bytes
  499. * r6 = cachelinesize
  500. */
  501. .globl relocate_code
  502. relocate_code:
  503. mr r1, r3 /* Set new stack pointer */
  504. mr r9, r4 /* Save copy of Global Data pointer */
  505. mr r10, r5 /* Save copy of Destination Address */
  506. mr r3, r5 /* Destination Address */
  507. lis r4, CFG_MONITOR_BASE@h /* Source Address */
  508. ori r4, r4, CFG_MONITOR_BASE@l
  509. lwz r5, GOT(__init_end)
  510. sub r5, r5, r4
  511. li r6, CFG_CACHELINE_SIZE /* Cache Line Size */
  512. /*
  513. * Fix GOT pointer:
  514. *
  515. * New GOT-PTR = (old GOT-PTR - CFG_MONITOR_BASE) + Destination Address
  516. *
  517. * Offset:
  518. */
  519. sub r15, r10, r4
  520. /* First our own GOT */
  521. add r14, r14, r15
  522. /* then the one used by the C code */
  523. add r30, r30, r15
  524. /*
  525. * Now relocate code
  526. */
  527. cmplw cr1,r3,r4
  528. addi r0,r5,3
  529. srwi. r0,r0,2
  530. beq cr1,4f /* In place copy is not necessary */
  531. beq 7f /* Protect against 0 count */
  532. mtctr r0
  533. bge cr1,2f
  534. la r8,-4(r4)
  535. la r7,-4(r3)
  536. 1: lwzu r0,4(r8)
  537. stwu r0,4(r7)
  538. bdnz 1b
  539. b 4f
  540. 2: slwi r0,r0,2
  541. add r8,r4,r0
  542. add r7,r3,r0
  543. 3: lwzu r0,-4(r8)
  544. stwu r0,-4(r7)
  545. bdnz 3b
  546. /*
  547. * Now flush the cache: note that we must start from a cache aligned
  548. * address. Otherwise we might miss one cache line.
  549. */
  550. 4: cmpwi r6,0
  551. add r5,r3,r5
  552. beq 7f /* Always flush prefetch queue in any case */
  553. subi r0,r6,1
  554. andc r3,r3,r0
  555. mfspr r7,HID0 /* don't do dcbst if dcache is disabled */
  556. rlwinm r7,r7,HID0_DCE_BITPOS+1,31,31
  557. cmpwi r7,0
  558. beq 9f
  559. mr r4,r3
  560. 5: dcbst 0,r4
  561. add r4,r4,r6
  562. cmplw r4,r5
  563. blt 5b
  564. sync /* Wait for all dcbst to complete on bus */
  565. 9: mfspr r7,HID0 /* don't do icbi if icache is disabled */
  566. rlwinm r7,r7,HID0_ICE_BITPOS+1,31,31
  567. cmpwi r7,0
  568. beq 7f
  569. mr r4,r3
  570. 6: icbi 0,r4
  571. add r4,r4,r6
  572. cmplw r4,r5
  573. blt 6b
  574. 7: sync /* Wait for all icbi to complete on bus */
  575. isync
  576. /*
  577. * We are done. Do not return, instead branch to second part of board
  578. * initialization, now running from RAM.
  579. */
  580. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  581. mtlr r0
  582. blr
  583. in_ram:
  584. /*
  585. * Relocation Function, r14 point to got2+0x8000
  586. *
  587. * Adjust got2 pointers, no need to check for 0, this code
  588. * already puts a few entries in the table.
  589. */
  590. li r0,__got2_entries@sectoff@l
  591. la r3,GOT(_GOT2_TABLE_)
  592. lwz r11,GOT(_GOT2_TABLE_)
  593. mtctr r0
  594. sub r11,r3,r11
  595. addi r3,r3,-4
  596. 1: lwzu r0,4(r3)
  597. add r0,r0,r11
  598. stw r0,0(r3)
  599. bdnz 1b
  600. /*
  601. * Now adjust the fixups and the pointers to the fixups
  602. * in case we need to move ourselves again.
  603. */
  604. 2: li r0,__fixup_entries@sectoff@l
  605. lwz r3,GOT(_FIXUP_TABLE_)
  606. cmpwi r0,0
  607. mtctr r0
  608. addi r3,r3,-4
  609. beq 4f
  610. 3: lwzu r4,4(r3)
  611. lwzux r0,r4,r11
  612. add r0,r0,r11
  613. stw r10,0(r3)
  614. stw r0,0(r4)
  615. bdnz 3b
  616. 4:
  617. clear_bss:
  618. /*
  619. * Now clear BSS segment
  620. */
  621. lwz r3,GOT(__bss_start)
  622. lwz r4,GOT(_end)
  623. cmplw 0, r3, r4
  624. beq 6f
  625. li r0, 0
  626. 5:
  627. stw r0, 0(r3)
  628. addi r3, r3, 4
  629. cmplw 0, r3, r4
  630. bne 5b
  631. 6:
  632. mr r3, r9 /* Global Data pointer */
  633. mr r4, r10 /* Destination Address */
  634. bl board_init_r
  635. /*
  636. * Copy exception vector code to low memory
  637. *
  638. * r3: dest_addr
  639. * r7: source address, r8: end address, r9: target address
  640. */
  641. .globl trap_init
  642. trap_init:
  643. lwz r7, GOT(_start)
  644. lwz r8, GOT(_end_of_vectors)
  645. li r9, 0x100 /* reset vector always at 0x100 */
  646. cmplw 0, r7, r8
  647. bgelr /* return if r7>=r8 - just in case */
  648. mflr r4 /* save link register */
  649. 1:
  650. lwz r0, 0(r7)
  651. stw r0, 0(r9)
  652. addi r7, r7, 4
  653. addi r9, r9, 4
  654. cmplw 0, r7, r8
  655. bne 1b
  656. /*
  657. * relocate `hdlr' and `int_return' entries
  658. */
  659. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  660. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  661. 2:
  662. bl trap_reloc
  663. addi r7, r7, 0x100 /* next exception vector */
  664. cmplw 0, r7, r8
  665. blt 2b
  666. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  667. bl trap_reloc
  668. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  669. bl trap_reloc
  670. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  671. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  672. 3:
  673. bl trap_reloc
  674. addi r7, r7, 0x100 /* next exception vector */
  675. cmplw 0, r7, r8
  676. blt 3b
  677. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  678. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  679. 4:
  680. bl trap_reloc
  681. addi r7, r7, 0x100 /* next exception vector */
  682. cmplw 0, r7, r8
  683. blt 4b
  684. mfmsr r3 /* now that the vectors have */
  685. lis r7, MSR_IP@h /* relocated into low memory */
  686. ori r7, r7, MSR_IP@l /* MSR[IP] can be turned off */
  687. andc r3, r3, r7 /* (if it was on) */
  688. SYNC /* Some chip revs need this... */
  689. mtmsr r3
  690. SYNC
  691. mtlr r4 /* restore link register */
  692. blr
  693. /*
  694. * Function: relocate entries for one exception vector
  695. */
  696. trap_reloc:
  697. lwz r0, 0(r7) /* hdlr ... */
  698. add r0, r0, r3 /* ... += dest_addr */
  699. stw r0, 0(r7)
  700. lwz r0, 4(r7) /* int_return ... */
  701. add r0, r0, r3 /* ... += dest_addr */
  702. stw r0, 4(r7)
  703. blr